blob: b7274ca0f52e06b365adf10cd7fa90610ba35213 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000010#include "ARM.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000011#include "ARMAddressingModes.h"
Jim Grosbach679cbd32010-11-09 01:37:15 +000012#include "ARMFixupKinds.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000013#include "llvm/ADT/Twine.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000015#include "llvm/MC/MCDirectives.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000016#include "llvm/MC/MCELFObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000017#include "llvm/MC/MCExpr.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Rafael Espindolaf230df92010-10-16 18:23:53 +000019#include "llvm/MC/MCObjectFormat.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000020#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000021#include "llvm/MC/MCSectionELF.h"
22#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000023#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000025#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
Jim Grosbachdff84b02010-12-02 00:28:45 +000027#include "llvm/Target/TargetAsmBackend.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000028#include "llvm/Target/TargetRegistry.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000029using namespace llvm;
30
31namespace {
Daniel Dunbarae5abd52010-12-16 16:09:19 +000032class ARMMachObjectWriter : public MCMachObjectTargetWriter {
Daniel Dunbar5d05d972010-12-16 17:21:02 +000033public:
34 ARMMachObjectWriter(bool Is64Bit, uint32_t CPUType,
35 uint32_t CPUSubtype)
Daniel Dunbar1139d502010-12-17 06:00:24 +000036 : MCMachObjectTargetWriter(Is64Bit, CPUType, CPUSubtype,
37 /*UseAggressiveSymbolFolding=*/true) {}
Daniel Dunbarae5abd52010-12-16 16:09:19 +000038};
39
Rafael Espindola6024c972010-12-17 17:45:22 +000040class ARMELFObjectWriter : public MCELFObjectTargetWriter {
41public:
Rafael Espindolabff66a82010-12-18 03:27:34 +000042 ARMELFObjectWriter(Triple::OSType OSType)
43 : MCELFObjectTargetWriter(/*Is64Bit*/ false, OSType, ELF::EM_ARM,
44 /*HasRelocationAddend*/ false) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000045};
46
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000047class ARMAsmBackend : public TargetAsmBackend {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000048 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000049public:
Jim Grosbach022ab372010-12-08 15:36:45 +000050 ARMAsmBackend(const Target &T) : TargetAsmBackend(), isThumbMode(false) {}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000051
Daniel Dunbar2761fc42010-12-16 03:20:06 +000052 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
53
54 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
55 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
56// This table *must* be in the order that the fixup_* kinds are defined in
57// ARMFixupKinds.h.
58//
59// Name Offset (bits) Size (bits) Flags
60{ "fixup_arm_ldst_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
61{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
62 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
63{ "fixup_arm_pcrel_10", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
64{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
65 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
66{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
67 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
68{ "fixup_arm_adr_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
69{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
70 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
71{ "fixup_arm_branch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
72{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
73{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
74{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
75{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
76{ "fixup_arm_thumb_blx", 7, 21, MCFixupKindInfo::FKF_IsPCRel },
77{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
78{ "fixup_arm_thumb_cp", 1, 8, MCFixupKindInfo::FKF_IsPCRel },
79{ "fixup_arm_thumb_bcc", 1, 8, MCFixupKindInfo::FKF_IsPCRel },
80{ "fixup_arm_movt_hi16", 0, 16, 0 },
81{ "fixup_arm_movw_lo16", 0, 16, 0 },
82 };
83
84 if (Kind < FirstTargetFixupKind)
85 return TargetAsmBackend::getFixupKindInfo(Kind);
86
87 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
88 "Invalid kind!");
89 return Infos[Kind - FirstTargetFixupKind];
90 }
91
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000092 bool MayNeedRelaxation(const MCInst &Inst) const;
93
94 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
95
96 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +000097
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000098 void HandleAssemblerFlag(MCAssemblerFlag Flag) {
99 switch (Flag) {
100 default: break;
101 case MCAF_Code16:
102 setIsThumb(true);
103 break;
104 case MCAF_Code32:
105 setIsThumb(false);
106 break;
107 }
Jim Grosbach3787a402010-09-30 17:45:51 +0000108 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000109
110 unsigned getPointerSize() const { return 4; }
111 bool isThumb() const { return isThumbMode; }
112 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000113};
Chris Lattnerb75c6512010-11-17 05:41:32 +0000114} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000115
116bool ARMAsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
117 // FIXME: Thumb targets, different move constant targets..
118 return false;
119}
120
121void ARMAsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
122 assert(0 && "ARMAsmBackend::RelaxInstruction() unimplemented");
123 return;
124}
125
126bool ARMAsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000127 if (isThumb()) {
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000128 // FIXME: 0xbf00 is the ARMv7 value. For v6 and before, we'll need to
129 // use 0x46c0 (which is a 'mov r8, r8' insn).
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000130 uint64_t NumNops = Count / 2;
131 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000132 OW->Write16(0xbf00);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000133 if (Count & 1)
134 OW->Write8(0);
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000135 return true;
136 }
137 // ARM mode
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000138 uint64_t NumNops = Count / 4;
139 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000140 OW->Write32(0xe1a00000);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000141 switch (Count % 4) {
142 default: break; // No leftover bytes to write
143 case 1: OW->Write8(0); break;
144 case 2: OW->Write16(0); break;
145 case 3: OW->Write16(0); OW->Write8(0xa0); break;
146 }
147
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000148 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000149}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000150
Jason W Kim0c628c22010-12-01 22:46:50 +0000151static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
152 switch (Kind) {
153 default:
154 llvm_unreachable("Unknown fixup kind!");
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000155 case FK_Data_1:
156 case FK_Data_2:
Jason W Kim0c628c22010-12-01 22:46:50 +0000157 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000158 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000159 case ARM::fixup_arm_movt_hi16:
160 case ARM::fixup_arm_movw_lo16: {
161 unsigned Hi4 = (Value & 0xF000) >> 12;
162 unsigned Lo12 = Value & 0x0FFF;
163 // inst{19-16} = Hi4;
164 // inst{11-0} = Lo12;
165 Value = (Hi4 << 16) | (Lo12);
166 return Value;
167 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000168 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000169 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000170 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000171 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000172 case ARM::fixup_t2_ldst_pcrel_12: {
173 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000174 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000175 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000176 if ((int64_t)Value < 0) {
177 Value = -Value;
178 isAdd = false;
179 }
180 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
181 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000182
Owen Andersond7b3f582010-12-09 01:51:07 +0000183 // Same addressing mode as fixup_arm_pcrel_10,
184 // but with 16-bit halfwords swapped.
185 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
186 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
187 swapped |= (Value & 0x0000FFFF) << 16;
188 return swapped;
189 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000190
Jason W Kim0c628c22010-12-01 22:46:50 +0000191 return Value;
192 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000193 case ARM::fixup_thumb_adr_pcrel_10:
194 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000195 case ARM::fixup_arm_adr_pcrel_12: {
196 // ARM PC-relative values are offset by 8.
197 Value -= 8;
198 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
199 if ((int64_t)Value < 0) {
200 Value = -Value;
201 opc = 2; // 0b0010
202 }
203 assert(ARM_AM::getSOImmVal(Value) != -1 &&
204 "Out of range pc-relative fixup value!");
205 // Encode the immediate and shift the opcode into place.
206 return ARM_AM::getSOImmVal(Value) | (opc << 21);
207 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000208
Owen Andersona838a252010-12-14 00:36:49 +0000209 case ARM::fixup_t2_adr_pcrel_12: {
210 Value -= 4;
211 unsigned opc = 0;
212 if ((int64_t)Value < 0) {
213 Value = -Value;
214 opc = 5;
215 }
216
217 uint32_t out = (opc << 21);
218 out |= (Value & 0x800) << 14;
219 out |= (Value & 0x700) << 4;
220 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000221
Owen Andersona838a252010-12-14 00:36:49 +0000222 uint64_t swapped = (out & 0xFFFF0000) >> 16;
223 swapped |= (out & 0x0000FFFF) << 16;
224 return swapped;
225 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000226
Jason W Kim0c628c22010-12-01 22:46:50 +0000227 case ARM::fixup_arm_branch:
228 // These values don't encode the low two bits since they're always zero.
229 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000230 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000231 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000232 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000233 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000234
Jim Grosbach56a25352010-12-13 19:25:46 +0000235 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000236 bool I = Value & 0x800000;
237 bool J1 = Value & 0x400000;
238 bool J2 = Value & 0x200000;
239 J1 ^= I;
240 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000241
Owen Andersonc2666002010-12-13 19:31:11 +0000242 out |= I << 26; // S bit
243 out |= !J1 << 13; // J1 bit
244 out |= !J2 << 11; // J2 bit
245 out |= (Value & 0x1FF800) << 5; // imm6 field
246 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000247
Owen Andersonc2666002010-12-13 19:31:11 +0000248 uint64_t swapped = (out & 0xFFFF0000) >> 16;
249 swapped |= (out & 0x0000FFFF) << 16;
250 return swapped;
251 }
252 case ARM::fixup_t2_condbranch: {
253 Value = Value - 4;
254 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000255
Owen Andersonc2666002010-12-13 19:31:11 +0000256 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000257 out |= (Value & 0x80000) << 7; // S bit
258 out |= (Value & 0x40000) >> 7; // J2 bit
259 out |= (Value & 0x20000) >> 4; // J1 bit
260 out |= (Value & 0x1F800) << 5; // imm6 field
261 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000262
Jim Grosbach56a25352010-12-13 19:25:46 +0000263 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000264 swapped |= (out & 0x0000FFFF) << 16;
265 return swapped;
266 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000267 case ARM::fixup_arm_thumb_bl: {
268 // The value doesn't encode the low bit (always zero) and is offset by
269 // four. The value is encoded into disjoint bit positions in the destination
270 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000271 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000272 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000273 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000274 // Note that the halfwords are stored high first, low second; so we need
275 // to transpose the fixup value here to map properly.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000276 unsigned isNeg = (int64_t(Value) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000277 uint32_t Binary = 0;
278 Value = 0x3fffff & ((Value - 4) >> 1);
279 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
280 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
281 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000282 return Binary;
283 }
284 case ARM::fixup_arm_thumb_blx: {
285 // The value doesn't encode the low two bits (always zero) and is offset by
286 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
287 // positions in the destination opcode. x = unchanged, I = immediate value
288 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000289 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000290 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000291 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000292 // Note that the halfwords are stored high first, low second; so we need
293 // to transpose the fixup value here to map properly.
294 unsigned isNeg = (int64_t(Value) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000295 uint32_t Binary = 0;
296 Value = 0xfffff & ((Value - 2) >> 2);
297 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
298 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
299 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000300 return Binary;
301 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000302 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000303 // Offset by 4, and don't encode the low two bits. Two bytes of that
304 // 'off by 4' is implicitly handled by the half-word ordering of the
305 // Thumb encoding, so we only need to adjust by 2 here.
306 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000307 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000308 // Offset by 4 and don't encode the lower bit, which is always 0.
309 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000310 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000311 }
Jim Grosbache2467172010-12-10 18:21:33 +0000312 case ARM::fixup_arm_thumb_br:
313 // Offset by 4 and don't encode the lower bit, which is always 0.
314 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000315 case ARM::fixup_arm_thumb_bcc:
316 // Offset by 4 and don't encode the lower bit, which is always 0.
317 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000318 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000319 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000320 // need to adjust for the half-word ordering.
321 // Fall through.
322 case ARM::fixup_t2_pcrel_10: {
323 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000324 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000325 bool isAdd = true;
326 if ((int64_t)Value < 0) {
327 Value = -Value;
328 isAdd = false;
329 }
330 // These values don't encode the low two bits since they're always zero.
331 Value >>= 2;
332 assert ((Value < 256) && "Out of range pc-relative fixup value!");
333 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000334
Owen Andersoncc78f5c2010-12-08 19:31:11 +0000335 // Same addressing mode as fixup_arm_pcrel_10,
336 // but with 16-bit halfwords swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000337 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000338 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000339 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000340 return swapped;
341 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000342
Jason W Kim0c628c22010-12-01 22:46:50 +0000343 return Value;
344 }
345 }
346}
347
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000348namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000349
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000350// FIXME: This should be in a separate file.
351// ELF is an ELF of course...
352class ELFARMAsmBackend : public ARMAsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000353 MCELFObjectFormat Format;
354
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000355public:
356 Triple::OSType OSType;
357 ELFARMAsmBackend(const Target &T, Triple::OSType _OSType)
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000358 : ARMAsmBackend(T), OSType(_OSType) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000359
Rafael Espindolaf230df92010-10-16 18:23:53 +0000360 virtual const MCObjectFormat &getObjectFormat() const {
361 return Format;
362 }
363
Rafael Espindola179821a2010-12-06 19:08:48 +0000364 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000365 uint64_t Value) const;
366
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000367 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolabff66a82010-12-18 03:27:34 +0000368 return createELFObjectWriter(new ARMELFObjectWriter(OSType), OS,
369 /*IsLittleEndian*/ true);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000370 }
371};
372
Bill Wendling52e635e2010-12-07 23:05:20 +0000373// FIXME: Raise this to share code between Darwin and ELF.
Rafael Espindola179821a2010-12-06 19:08:48 +0000374void ELFARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
375 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000376 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000377 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000378 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000379
380 unsigned Offset = Fixup.getOffset();
381 assert(Offset % NumBytes == 0 && "Offset mod NumBytes is nonzero!");
382
383 // For each byte of the fragment that the fixup touches, mask in the bits from
384 // the fixup value. The Value has been "split up" into the appropriate
385 // bitfields above.
386 for (unsigned i = 0; i != NumBytes; ++i)
387 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000388}
389
390// FIXME: This should be in a separate file.
391class DarwinARMAsmBackend : public ARMAsmBackend {
Rafael Espindolaf230df92010-10-16 18:23:53 +0000392 MCMachOObjectFormat Format;
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000393public:
Daniel Dunbar7b62afa2010-12-17 02:06:08 +0000394 DarwinARMAsmBackend(const Target &T) : ARMAsmBackend(T) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000395
Rafael Espindolaf230df92010-10-16 18:23:53 +0000396 virtual const MCObjectFormat &getObjectFormat() const {
397 return Format;
398 }
399
Rafael Espindola179821a2010-12-06 19:08:48 +0000400 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000401 uint64_t Value) const;
402
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000403 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jim Grosbachc9d14392010-11-05 18:48:58 +0000404 // FIXME: Subtarget info should be derived. Force v7 for now.
Daniel Dunbar5d05d972010-12-16 17:21:02 +0000405 return createMachObjectWriter(new ARMMachObjectWriter(
406 /*Is64Bit=*/false,
407 object::mach::CTM_ARM,
408 object::mach::CSARM_V7),
409 OS,
Daniel Dunbar115a3dd2010-11-13 07:33:40 +0000410 /*IsLittleEndian=*/true);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000411 }
412
413 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
414 return false;
415 }
416};
417
Bill Wendlingd832fa02010-12-07 23:11:00 +0000418/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000419static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000420 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000421 default:
422 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000423
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000424 case FK_Data_1:
Jim Grosbach01086452010-12-10 17:13:40 +0000425 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000426 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000427 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000428 return 1;
429
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000430 case FK_Data_2:
Jim Grosbache2467172010-12-10 18:21:33 +0000431 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000432 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000433 return 2;
434
Jim Grosbach662a8162010-12-06 23:57:07 +0000435 case ARM::fixup_arm_ldst_pcrel_12:
436 case ARM::fixup_arm_pcrel_10:
437 case ARM::fixup_arm_adr_pcrel_12:
438 case ARM::fixup_arm_branch:
439 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000440
441 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000442 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000443 case ARM::fixup_t2_condbranch:
444 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000445 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000446 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000447 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000448 case ARM::fixup_arm_thumb_blx:
Jim Grosbach662a8162010-12-06 23:57:07 +0000449 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000450 }
451}
452
Rafael Espindola179821a2010-12-06 19:08:48 +0000453void DarwinARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
454 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000455 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000456 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000457 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000458
Bill Wendlingd832fa02010-12-07 23:11:00 +0000459 unsigned Offset = Fixup.getOffset();
460 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
461
Jim Grosbach679cbd32010-11-09 01:37:15 +0000462 // For each byte of the fragment that the fixup touches, mask in the
463 // bits from the fixup value.
464 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000465 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000466}
Bill Wendling52e635e2010-12-07 23:05:20 +0000467
Jim Grosbachf73fd722010-09-30 03:21:00 +0000468} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000469
470TargetAsmBackend *llvm::createARMAsmBackend(const Target &T,
471 const std::string &TT) {
472 switch (Triple(TT).getOS()) {
473 case Triple::Darwin:
474 return new DarwinARMAsmBackend(T);
475 case Triple::MinGW32:
476 case Triple::Cygwin:
477 case Triple::Win32:
478 assert(0 && "Windows not supported on ARM");
479 default:
480 return new ELFARMAsmBackend(T, Triple(TT).getOS());
481 }
482}