blob: 45cee486d8e67e0fe89f4ecf0aca6bc289978898 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
17
18// Type profiles.
Bill Wendling7173da52007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021
22def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
23
24def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
25
26def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
29
30def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
42def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
44// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
46def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
Bill Wendling7173da52007-11-13 09:19:02 +000048def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6c02cd22008-02-27 06:33:05 +000049 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +000050def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6c02cd22008-02-27 06:33:05 +000051 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
58 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
59
Chris Lattner3d254552008-01-15 22:02:54 +000060def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 [SDNPHasChain, SDNPOptInFlag]>;
62
63def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
64 [SDNPInFlag]>;
65def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
66 [SDNPInFlag]>;
67
68def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
69 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
70
71def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
72 [SDNPHasChain]>;
73
74def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
75 [SDNPOutFlag]>;
76
77def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
78 [SDNPOutFlag]>;
79
80def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
81
82def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
83def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
85
86def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
87
88//===----------------------------------------------------------------------===//
89// ARM Instruction Predicate Definitions.
90//
91def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
92def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
93def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
94def IsThumb : Predicate<"Subtarget->isThumb()">;
95def IsARM : Predicate<"!Subtarget->isThumb()">;
96
97//===----------------------------------------------------------------------===//
98// ARM Flag Definitions.
99
100class RegConstraint<string C> {
101 string Constraints = C;
102}
103
104//===----------------------------------------------------------------------===//
105// ARM specific transformation functions and pattern fragments.
106//
107
108// so_imm_XFORM - Return a so_imm value packed into the format described for
109// so_imm def below.
110def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000111 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 MVT::i32);
113}]>;
114
115// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
116// so_imm_neg def below.
117def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000118 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 MVT::i32);
120}]>;
121
122// so_imm_not_XFORM - Return a so_imm value packed into the format described for
123// so_imm_not def below.
124def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000125 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 MVT::i32);
127}]>;
128
129// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
130def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000131 int32_t v = (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 return v == 8 || v == 16 || v == 24;
133}]>;
134
135/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
136def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000137 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138}]>;
139
140/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
141def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000142 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143}]>;
144
145def so_imm_neg :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000146 PatLeaf<(imm), [{
147 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
148 }], so_imm_neg_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
150def so_imm_not :
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000151 PatLeaf<(imm), [{
152 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
153 }], so_imm_not_XFORM>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154
155// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
156def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman8181bd12008-07-27 21:46:04 +0000157 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158}]>;
159
Evan Cheng7b0249b2008-08-28 23:39:26 +0000160class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
161class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162
163//===----------------------------------------------------------------------===//
164// Operand Definitions.
165//
166
167// Branch target.
168def brtarget : Operand<OtherVT>;
169
170// A list of registers separated by comma. Used by load/store multiple.
171def reglist : Operand<i32> {
172 let PrintMethod = "printRegisterList";
173}
174
175// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
176def cpinst_operand : Operand<i32> {
177 let PrintMethod = "printCPInstOperand";
178}
179
180def jtblock_operand : Operand<i32> {
181 let PrintMethod = "printJTBlockOperand";
182}
183
184// Local PC labels.
185def pclabel : Operand<i32> {
186 let PrintMethod = "printPCLabel";
187}
188
189// shifter_operand operands: so_reg and so_imm.
190def so_reg : Operand<i32>, // reg reg imm
191 ComplexPattern<i32, 3, "SelectShifterOperandReg",
192 [shl,srl,sra,rotr]> {
193 let PrintMethod = "printSORegOperand";
194 let MIOperandInfo = (ops GPR, GPR, i32imm);
195}
196
197// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
198// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
199// represented in the imm field in the same 12-bit form that they are encoded
200// into so_imm instructions: the 8-bit immediate is the least significant bits
201// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
202def so_imm : Operand<i32>,
203 PatLeaf<(imm),
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000204 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205 so_imm_XFORM> {
206 let PrintMethod = "printSOImmOperand";
207}
208
209// Break so_imm's up into two pieces. This handles immediates with up to 16
210// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
211// get the first/second pieces.
212def so_imm2part : Operand<i32>,
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
215 }]> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 let PrintMethod = "printSOImm2PartOperand";
217}
218
219def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000220 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
222}]>;
223
224def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000225 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
227}]>;
228
229
230// Define ARM specific addressing modes.
231
232// addrmode2 := reg +/- reg shop imm
233// addrmode2 := reg +/- imm12
234//
235def addrmode2 : Operand<i32>,
236 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
237 let PrintMethod = "printAddrMode2Operand";
238 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
239}
240
241def am2offset : Operand<i32>,
242 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
243 let PrintMethod = "printAddrMode2OffsetOperand";
244 let MIOperandInfo = (ops GPR, i32imm);
245}
246
247// addrmode3 := reg +/- reg
248// addrmode3 := reg +/- imm8
249//
250def addrmode3 : Operand<i32>,
251 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
252 let PrintMethod = "printAddrMode3Operand";
253 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
254}
255
256def am3offset : Operand<i32>,
257 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
258 let PrintMethod = "printAddrMode3OffsetOperand";
259 let MIOperandInfo = (ops GPR, i32imm);
260}
261
262// addrmode4 := reg, <mode|W>
263//
264def addrmode4 : Operand<i32>,
265 ComplexPattern<i32, 2, "", []> {
266 let PrintMethod = "printAddrMode4Operand";
267 let MIOperandInfo = (ops GPR, i32imm);
268}
269
270// addrmode5 := reg +/- imm8*4
271//
272def addrmode5 : Operand<i32>,
273 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
274 let PrintMethod = "printAddrMode5Operand";
275 let MIOperandInfo = (ops GPR, i32imm);
276}
277
278// addrmodepc := pc + reg
279//
280def addrmodepc : Operand<i32>,
281 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
282 let PrintMethod = "printAddrModePCOperand";
283 let MIOperandInfo = (ops GPR, i32imm);
284}
285
286// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
287// register whose default is 0 (no register).
288def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
289 (ops (i32 14), (i32 zero_reg))> {
290 let PrintMethod = "printPredicateOperand";
291}
292
293// Conditional code result for instructions whose 's' bit is set, e.g. subs.
294//
295def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
296 let PrintMethod = "printSBitModifierOperand";
297}
298
299//===----------------------------------------------------------------------===//
300// ARM Instruction flags. These need to match ARMInstrInfo.h.
301//
302
303// Addressing mode.
304class AddrMode<bits<4> val> {
305 bits<4> Value = val;
306}
307def AddrModeNone : AddrMode<0>;
308def AddrMode1 : AddrMode<1>;
309def AddrMode2 : AddrMode<2>;
310def AddrMode3 : AddrMode<3>;
311def AddrMode4 : AddrMode<4>;
312def AddrMode5 : AddrMode<5>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000313def AddrModeT1 : AddrMode<6>;
314def AddrModeT2 : AddrMode<7>;
315def AddrModeT4 : AddrMode<8>;
316def AddrModeTs : AddrMode<9>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317
318// Instruction size.
319class SizeFlagVal<bits<3> val> {
320 bits<3> Value = val;
321}
322def SizeInvalid : SizeFlagVal<0>; // Unset.
323def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
324def Size8Bytes : SizeFlagVal<2>;
325def Size4Bytes : SizeFlagVal<3>;
326def Size2Bytes : SizeFlagVal<4>;
327
328// Load / store index mode.
329class IndexMode<bits<2> val> {
330 bits<2> Value = val;
331}
332def IndexModeNone : IndexMode<0>;
333def IndexModePre : IndexMode<1>;
334def IndexModePost : IndexMode<2>;
335
336//===----------------------------------------------------------------------===//
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000337
Evan Cheng7b0249b2008-08-28 23:39:26 +0000338include "ARMInstrFormats.td"
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000339
340//===----------------------------------------------------------------------===//
Evan Cheng7b0249b2008-08-28 23:39:26 +0000341// Multiclass helpers...
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342//
343
Evan Cheng40d64532008-08-29 07:36:24 +0000344/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345/// binop that produces a value.
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000346multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000347 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 opc, " $dst, $a, $b",
349 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000350 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 opc, " $dst, $a, $b",
352 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000353 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 opc, " $dst, $a, $b",
355 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
356}
357
358/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
359/// instruction modifies the CSPR register.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000360let Defs = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000361multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000362 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000364 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000365 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000367 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000368 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 opc, "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000370 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
371}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372}
373
374/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
375/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
376/// a explicit result, only implicitly set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000377let Defs = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000378multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Cheng86a926a2008-11-05 18:35:52 +0000379 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000381 [(opnode GPR:$a, so_imm:$b)]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000382 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000384 [(opnode GPR:$a, GPR:$b)]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000385 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 opc, " $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000387 [(opnode GPR:$a, so_reg:$b)]>;
388}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000389}
390
391/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
392/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000393/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
394multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
395 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 opc, " $dst, $Src",
Evan Cheng37afa432008-11-06 22:15:19 +0000397 [(set GPR:$dst, (opnode GPR:$Src))]>,
398 Requires<[IsARM, HasV6]> {
399 let Inst{19-16} = 0b1111;
400 }
401 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000402 opc, " $dst, $Src, ror $rot",
403 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng37afa432008-11-06 22:15:19 +0000404 Requires<[IsARM, HasV6]> {
405 let Inst{19-16} = 0b1111;
406 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407}
408
409/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
410/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng37afa432008-11-06 22:15:19 +0000411multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
412 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
413 opc, " $dst, $LHS, $RHS",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
415 Requires<[IsARM, HasV6]>;
Evan Cheng37afa432008-11-06 22:15:19 +0000416 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
417 opc, " $dst, $LHS, $RHS, ror $rot",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000418 [(set GPR:$dst, (opnode GPR:$LHS,
419 (rotr GPR:$RHS, rot_imm:$rot)))]>,
420 Requires<[IsARM, HasV6]>;
421}
422
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
424/// setting carry bit. But it can optionally set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000425let Uses = [CPSR] in {
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000426multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
427 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng86a926a2008-11-05 18:35:52 +0000428 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000429 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000430 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Cheng86a926a2008-11-05 18:35:52 +0000431 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000432 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000433 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng86a926a2008-11-05 18:35:52 +0000434 DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000435 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
436}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000437}
438
439//===----------------------------------------------------------------------===//
440// Instructions
441//===----------------------------------------------------------------------===//
442
443//===----------------------------------------------------------------------===//
444// Miscellaneous Instructions.
445//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
447/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
448/// the function. The first operand is the ID# for this instruction, the second
449/// is the index into the MachineConstantPool that this is, the third is the
450/// size in bytes of this constant pool entry.
451let isNotDuplicable = 1 in
452def CONSTPOOL_ENTRY :
Evan Chengb783fa32007-07-19 01:14:50 +0000453PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Chengf8e8b622008-11-06 17:48:05 +0000454 i32imm:$size),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455 "${instid:label} ${cpidx:cpentry}", []>;
456
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000457let Defs = [SP], Uses = [SP] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458def ADJCALLSTACKUP :
Bill Wendling22f8deb2007-11-13 00:44:25 +0000459PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
460 "@ ADJCALLSTACKUP $amt1",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000461 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463def ADJCALLSTACKDOWN :
Evan Chengb783fa32007-07-19 01:14:50 +0000464PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000466 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000467}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468
469def DWARF_LOC :
Evan Chengb783fa32007-07-19 01:14:50 +0000470PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 ".loc $file, $line, $col",
472 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
473
Evan Chengf8e8b622008-11-06 17:48:05 +0000474
475// Address computation and loads and stores in PIC mode.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476let isNotDuplicable = 1 in {
Evan Cheng0d28b382008-10-31 19:11:09 +0000477def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000478 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
480
Evan Cheng8610a3b2008-01-07 23:56:57 +0000481let AddedComplexity = 10 in {
482let isSimpleLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000483def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000484 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000485 [(set GPR:$dst, (load addrmodepc:$addr))]>;
486
Evan Chengbe998242008-11-06 08:47:38 +0000487def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000488 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000489 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
490
Evan Chengbe998242008-11-06 08:47:38 +0000491def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000492 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
494
Evan Chengbe998242008-11-06 08:47:38 +0000495def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000496 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
498
Evan Chengbe998242008-11-06 08:47:38 +0000499def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000500 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
502}
Chris Lattnerf823faf2008-01-06 05:55:01 +0000503let AddedComplexity = 10 in {
Evan Chengbe998242008-11-06 08:47:38 +0000504def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 [(store GPR:$src, addrmodepc:$addr)]>;
507
Evan Chengbe998242008-11-06 08:47:38 +0000508def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000509 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
511
Evan Chengbe998242008-11-06 08:47:38 +0000512def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000513 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
515}
Evan Chengf8e8b622008-11-06 17:48:05 +0000516} // isNotDuplicable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517
518//===----------------------------------------------------------------------===//
519// Control Flow Instructions.
520//
521
522let isReturn = 1, isTerminator = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000523 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000524 let Inst{7-4} = 0b0001;
525 let Inst{19-8} = 0b111111111111;
526 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000527}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528
529// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengb783fa32007-07-19 01:14:50 +0000530// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
531// operand list.
Evan Chengf8e8b622008-11-06 17:48:05 +0000532// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng8610a3b2008-01-07 23:56:57 +0000533let isReturn = 1, isTerminator = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000534 def LDM_RET : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000535 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng86a926a2008-11-05 18:35:52 +0000536 LdMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 []>;
538
Evan Cheng37e7c752007-07-21 00:34:19 +0000539let isCall = 1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 Defs = [R0, R1, R2, R3, R12, LR,
541 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +0000542 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 "bl ${func:call}",
544 [(ARMcall tglobaladdr:$func)]>;
545
Evan Chengf8e8b622008-11-06 17:48:05 +0000546 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng10a9eb82008-09-01 08:25:56 +0000547 "bl", " ${func:call}",
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000548 [(ARMcall_pred tglobaladdr:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549
550 // ARMv5T and above
Evan Chengf8e8b622008-11-06 17:48:05 +0000551 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000552 "blx $func",
Evan Cheng469bc762008-09-17 07:53:38 +0000553 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]> {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000554 let Inst{7-4} = 0b0011;
555 let Inst{19-8} = 0b111111111111;
556 let Inst{27-20} = 0b00010010;
Evan Cheng469bc762008-09-17 07:53:38 +0000557 }
558
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559 let Uses = [LR] in {
560 // ARMv4T
Evan Chengf8e8b622008-11-06 17:48:05 +0000561 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
562 "mov lr, pc\n\tbx $func",
563 [(ARMcall_nolink GPR:$func)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 }
565}
566
Evan Cheng37e7c752007-07-21 00:34:19 +0000567let isBranch = 1, isTerminator = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 // B is "predicable" since it can be xformed into a Bcc.
569 let isBarrier = 1 in {
570 let isPredicable = 1 in
Evan Chengf8e8b622008-11-06 17:48:05 +0000571 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Chengb783fa32007-07-19 01:14:50 +0000572 [(br bb:$target)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573
Owen Andersonf8053082007-11-12 07:39:39 +0000574 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Chengbe998242008-11-06 08:47:38 +0000575 def BR_JTr : JTI<0b1101, (outs),
576 (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000577 "mov pc, $target \n$jt",
578 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Evan Chengbe998242008-11-06 08:47:38 +0000579 def BR_JTm : JTI2<0, (outs),
580 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Chengb783fa32007-07-19 01:14:50 +0000581 "ldr pc, $target \n$jt",
582 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 imm:$id)]>;
Evan Chengbe998242008-11-06 08:47:38 +0000584 def BR_JTadd : JTI1<0b0100, (outs),
585 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt,
586 i32imm:$id),
587 "add pc, $target, $idx \n$jt",
588 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
589 imm:$id)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 }
591 }
592
593 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
594 // a two-value operand where a dag node expects two operands. :(
Evan Chengf8e8b622008-11-06 17:48:05 +0000595 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000596 "b", " $target",
597 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598}
599
600//===----------------------------------------------------------------------===//
601// Load / store Instructions.
602//
603
604// Load
Evan Cheng8610a3b2008-01-07 23:56:57 +0000605let isSimpleLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000606def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 "ldr", " $dst, $addr",
608 [(set GPR:$dst, (load addrmode2:$addr))]>;
609
610// Special LDR for loads from non-pc-relative constpools.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000611let isSimpleLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000612def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 "ldr", " $dst, $addr", []>;
614
615// Loads with zero extension
Evan Chengbe998242008-11-06 08:47:38 +0000616def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 "ldr", "h $dst, $addr",
618 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
619
Evan Chengbe998242008-11-06 08:47:38 +0000620def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 "ldr", "b $dst, $addr",
622 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
623
624// Loads with sign extension
Evan Chengbe998242008-11-06 08:47:38 +0000625def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 "ldr", "sh $dst, $addr",
627 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
628
Evan Chengbe998242008-11-06 08:47:38 +0000629def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 "ldr", "sb $dst, $addr",
631 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
632
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000633let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634// Load doubleword
Evan Chengbe998242008-11-06 08:47:38 +0000635def LDRD : AI3ldd<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636 "ldr", "d $dst, $addr",
637 []>, Requires<[IsARM, HasV5T]>;
638
639// Indexed loads
Evan Chengbe998242008-11-06 08:47:38 +0000640def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000641 (ins addrmode2:$addr), LdFrm,
642 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643
Evan Chengbe998242008-11-06 08:47:38 +0000644def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000645 (ins GPR:$base, am2offset:$offset), LdFrm,
646 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647
Evan Chengbe998242008-11-06 08:47:38 +0000648def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000649 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
651
Evan Chengbe998242008-11-06 08:47:38 +0000652def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000653 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
655
Evan Chengbe998242008-11-06 08:47:38 +0000656def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000657 (ins addrmode2:$addr), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
659
Evan Chengbe998242008-11-06 08:47:38 +0000660def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000661 (ins GPR:$base,am2offset:$offset), LdFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
663
Evan Chengbe998242008-11-06 08:47:38 +0000664def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000665 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
667
Evan Chengbe998242008-11-06 08:47:38 +0000668def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000669 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
671
Evan Chengbe998242008-11-06 08:47:38 +0000672def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000673 (ins addrmode3:$addr), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
675
Evan Chengbe998242008-11-06 08:47:38 +0000676def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000677 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000679}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680
681// Store
Evan Chengbe998242008-11-06 08:47:38 +0000682def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683 "str", " $src, $addr",
684 [(store GPR:$src, addrmode2:$addr)]>;
685
686// Stores with truncate
Evan Chengbe998242008-11-06 08:47:38 +0000687def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 "str", "h $src, $addr",
689 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
690
Evan Chengbe998242008-11-06 08:47:38 +0000691def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 "str", "b $src, $addr",
693 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
694
695// Store doubleword
Chris Lattner6887b142008-01-06 08:36:04 +0000696let mayStore = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000697def STRD : AI3std<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 "str", "d $src, $addr",
699 []>, Requires<[IsARM, HasV5T]>;
700
701// Indexed stores
Evan Chengbe998242008-11-06 08:47:38 +0000702def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000703 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 "str", " $src, [$base, $offset]!", "$base = $base_wb",
705 [(set GPR:$base_wb,
706 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
707
Evan Chengbe998242008-11-06 08:47:38 +0000708def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000709 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 "str", " $src, [$base], $offset", "$base = $base_wb",
711 [(set GPR:$base_wb,
712 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
713
Evan Chengbe998242008-11-06 08:47:38 +0000714def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000715 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
717 [(set GPR:$base_wb,
718 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
719
Evan Chengbe998242008-11-06 08:47:38 +0000720def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng86a926a2008-11-05 18:35:52 +0000721 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 "str", "h $src, [$base], $offset", "$base = $base_wb",
723 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
724 GPR:$base, am3offset:$offset))]>;
725
Evan Chengbe998242008-11-06 08:47:38 +0000726def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000727 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
729 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
730 GPR:$base, am2offset:$offset))]>;
731
Evan Chengbe998242008-11-06 08:47:38 +0000732def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Chenga7b3e7c2007-08-07 01:37:15 +0000733 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000734 "str", "b $src, [$base], $offset", "$base = $base_wb",
735 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
736 GPR:$base, am2offset:$offset))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737
738//===----------------------------------------------------------------------===//
739// Load / store multiple Instructions.
740//
741
Evan Chengb783fa32007-07-19 01:14:50 +0000742// FIXME: $dst1 should be a def.
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000743let mayLoad = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000744def LDM : AXI4ld<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000745 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng86a926a2008-11-05 18:35:52 +0000746 LdMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 []>;
748
Chris Lattner6887b142008-01-06 08:36:04 +0000749let mayStore = 1 in
Evan Chengbe998242008-11-06 08:47:38 +0000750def STM : AXI4st<(outs),
Evan Chengb783fa32007-07-19 01:14:50 +0000751 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng86a926a2008-11-05 18:35:52 +0000752 StMulFrm, "stm${p}${addr:submode} $addr, $src1",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753 []>;
754
755//===----------------------------------------------------------------------===//
756// Move Instructions.
757//
758
Evan Cheng86a926a2008-11-05 18:35:52 +0000759def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
760 "mov", " $dst, $src", []>, UnaryDP;
761def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
762 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763
764let isReMaterializable = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000765def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
766 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767
Evan Cheng86a926a2008-11-05 18:35:52 +0000768def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000769 "mov", " $dst, $src, rrx",
Evan Cheng86a926a2008-11-05 18:35:52 +0000770 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771
772// These aren't really mov instructions, but we have to define them this way
773// due to flag operands.
774
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000775let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +0000776def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 "mov", "s $dst, $src, lsr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000778 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
779def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 "mov", "s $dst, $src, asr #1",
Evan Cheng86a926a2008-11-05 18:35:52 +0000781 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000782}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000783
784//===----------------------------------------------------------------------===//
785// Extend Instructions.
786//
787
788// Sign extenders
789
Evan Cheng37afa432008-11-06 22:15:19 +0000790defm SXTB : AI_unary_rrot<0b01101010,
791 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
792defm SXTH : AI_unary_rrot<0b01101011,
793 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794
Evan Cheng37afa432008-11-06 22:15:19 +0000795defm SXTAB : AI_bin_rrot<0b01101010,
796 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
797defm SXTAH : AI_bin_rrot<0b01101011,
798 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000799
800// TODO: SXT(A){B|H}16
801
802// Zero extenders
803
804let AddedComplexity = 16 in {
Evan Cheng37afa432008-11-06 22:15:19 +0000805defm UXTB : AI_unary_rrot<0b01101110,
806 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
807defm UXTH : AI_unary_rrot<0b01101111,
808 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
809defm UXTB16 : AI_unary_rrot<0b01101100,
810 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811
812def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
813 (UXTB16r_rot GPR:$Src, 24)>;
814def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
815 (UXTB16r_rot GPR:$Src, 8)>;
816
Evan Cheng37afa432008-11-06 22:15:19 +0000817defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng37afa432008-11-06 22:15:19 +0000819defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
821}
822
823// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
824//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
825
826// TODO: UXT(A){B|H}16
827
828//===----------------------------------------------------------------------===//
829// Arithmetic Instructions.
830//
831
Jim Grosbach88c246f2008-10-14 20:36:24 +0000832defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng469bc762008-09-17 07:53:38 +0000833 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000834defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000835 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000836
837// ADD and SUB with 's' bit set.
Jim Grosbach88c246f2008-10-14 20:36:24 +0000838defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng469bc762008-09-17 07:53:38 +0000839 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000840defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng469bc762008-09-17 07:53:38 +0000841 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842
843// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach88c246f2008-10-14 20:36:24 +0000844defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng469bc762008-09-17 07:53:38 +0000845 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000846defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng469bc762008-09-17 07:53:38 +0000847 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848
849// These don't define reg/reg forms, because they are handled above.
Evan Cheng86a926a2008-11-05 18:35:52 +0000850def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 "rsb", " $dst, $a, $b",
852 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
853
Evan Cheng86a926a2008-11-05 18:35:52 +0000854def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 "rsb", " $dst, $a, $b",
856 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
857
858// RSB with 's' bit set.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000859let Defs = [CPSR] in {
Evan Cheng86a926a2008-11-05 18:35:52 +0000860def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000862 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Cheng86a926a2008-11-05 18:35:52 +0000863def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 "rsb", "s $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000865 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
866}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867
868// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000869let Uses = [CPSR] in {
Jim Grosbach88c246f2008-10-14 20:36:24 +0000870def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Cheng86a926a2008-11-05 18:35:52 +0000871 DPFrm, "rsc${s} $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000872 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000873def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Cheng86a926a2008-11-05 18:35:52 +0000874 DPSoRegFrm, "rsc${s} $dst, $a, $b",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000875 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
876}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877
878// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
879def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
880 (SUBri GPR:$src, so_imm_neg:$imm)>;
881
882//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
883// (SUBSri GPR:$src, so_imm_neg:$imm)>;
884//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
885// (SBCri GPR:$src, so_imm_neg:$imm)>;
886
887// Note: These are implemented in C++ code, because they have to generate
888// ADD/SUBrs instructions, which use a complex pattern that a xform function
889// cannot produce.
890// (mul X, 2^n+1) -> (add (X << n), X)
891// (mul X, 2^n-1) -> (rsb X, (X << n))
892
893
894//===----------------------------------------------------------------------===//
895// Bitwise Instructions.
896//
897
Jim Grosbach88c246f2008-10-14 20:36:24 +0000898defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng469bc762008-09-17 07:53:38 +0000899 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000900defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng469bc762008-09-17 07:53:38 +0000901 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000902defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng469bc762008-09-17 07:53:38 +0000903 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +0000904defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng469bc762008-09-17 07:53:38 +0000905 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
Evan Cheng86a926a2008-11-05 18:35:52 +0000907def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
908 "mvn", " $dst, $src",
909 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
910def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
911 "mvn", " $dst, $src",
912 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913let isReMaterializable = 1 in
Evan Cheng86a926a2008-11-05 18:35:52 +0000914def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
915 "mvn", " $dst, $imm",
916 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917
918def : ARMPat<(and GPR:$src, so_imm_not:$imm),
919 (BICri GPR:$src, so_imm_not:$imm)>;
920
921//===----------------------------------------------------------------------===//
922// Multiply Instructions.
923//
924
Evan Chengee80fb72008-11-06 01:21:28 +0000925def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Chengf8e8b622008-11-06 17:48:05 +0000926 "mul", " $dst, $a, $b",
927 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928
Evan Chengee80fb72008-11-06 01:21:28 +0000929def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Chengf8e8b622008-11-06 17:48:05 +0000930 "mla", " $dst, $a, $b, $c",
931 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932
933// Extra precision multiplies with low / high results
Evan Chengee80fb72008-11-06 01:21:28 +0000934def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
935 (ins GPR:$a, GPR:$b),
936 "smull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937
Evan Chengee80fb72008-11-06 01:21:28 +0000938def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
939 (ins GPR:$a, GPR:$b),
940 "umull", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941
942// Multiply + accumulate
Evan Chengee80fb72008-11-06 01:21:28 +0000943def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
944 (ins GPR:$a, GPR:$b),
945 "smlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946
Evan Chengee80fb72008-11-06 01:21:28 +0000947def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
948 (ins GPR:$a, GPR:$b),
949 "umlal", " $ldst, $hdst, $a, $b", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950
Evan Chengee80fb72008-11-06 01:21:28 +0000951def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
952 (ins GPR:$a, GPR:$b),
953 "umaal", " $ldst, $hdst, $a, $b", []>,
954 Requires<[IsARM, HasV6]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955
956// Most significant word multiply
Evan Chengee80fb72008-11-06 01:21:28 +0000957def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 "smmul", " $dst, $a, $b",
959 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengee80fb72008-11-06 01:21:28 +0000960 Requires<[IsARM, HasV6]> {
961 let Inst{7-4} = 0b0001;
962 let Inst{15-12} = 0b1111;
963}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964
Evan Chengee80fb72008-11-06 01:21:28 +0000965def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 "smmla", " $dst, $a, $b, $c",
967 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengee80fb72008-11-06 01:21:28 +0000968 Requires<[IsARM, HasV6]> {
969 let Inst{7-4} = 0b0001;
970}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971
972
Evan Chengee80fb72008-11-06 01:21:28 +0000973def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974 "smmls", " $dst, $a, $b, $c",
975 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengee80fb72008-11-06 01:21:28 +0000976 Requires<[IsARM, HasV6]> {
977 let Inst{7-4} = 0b1101;
978}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000980multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +0000981 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 !strconcat(opc, "bb"), " $dst, $a, $b",
983 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
984 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +0000985 Requires<[IsARM, HasV5TE]> {
986 let Inst{5} = 0;
987 let Inst{6} = 0;
988 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000989
Evan Cheng38396be2008-11-06 03:35:07 +0000990 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 !strconcat(opc, "bt"), " $dst, $a, $b",
992 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
993 (sra GPR:$b, 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +0000994 Requires<[IsARM, HasV5TE]> {
995 let Inst{5} = 0;
996 let Inst{6} = 1;
997 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +0000998
Evan Cheng38396be2008-11-06 03:35:07 +0000999 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 !strconcat(opc, "tb"), " $dst, $a, $b",
1001 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1002 (sext_inreg GPR:$b, i16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001003 Requires<[IsARM, HasV5TE]> {
1004 let Inst{5} = 1;
1005 let Inst{6} = 0;
1006 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001007
Evan Cheng38396be2008-11-06 03:35:07 +00001008 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 !strconcat(opc, "tt"), " $dst, $a, $b",
1010 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1011 (sra GPR:$b, 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001012 Requires<[IsARM, HasV5TE]> {
1013 let Inst{5} = 1;
1014 let Inst{6} = 1;
1015 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001016
Evan Cheng38396be2008-11-06 03:35:07 +00001017 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 !strconcat(opc, "wb"), " $dst, $a, $b",
1019 [(set GPR:$dst, (sra (opnode GPR:$a,
1020 (sext_inreg GPR:$b, i16)), 16))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001021 Requires<[IsARM, HasV5TE]> {
1022 let Inst{5} = 1;
1023 let Inst{6} = 0;
1024 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001025
Evan Cheng38396be2008-11-06 03:35:07 +00001026 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 !strconcat(opc, "wt"), " $dst, $a, $b",
1028 [(set GPR:$dst, (sra (opnode GPR:$a,
1029 (sra GPR:$b, 16)), 16))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001030 Requires<[IsARM, HasV5TE]> {
1031 let Inst{5} = 1;
1032 let Inst{6} = 1;
1033 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034}
1035
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001036
1037multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng38396be2008-11-06 03:35:07 +00001038 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
1040 [(set GPR:$dst, (add GPR:$acc,
1041 (opnode (sext_inreg GPR:$a, i16),
1042 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001043 Requires<[IsARM, HasV5TE]> {
1044 let Inst{5} = 0;
1045 let Inst{6} = 0;
1046 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001047
Evan Cheng38396be2008-11-06 03:35:07 +00001048 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
1050 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
1051 (sra GPR:$b, 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001052 Requires<[IsARM, HasV5TE]> {
1053 let Inst{5} = 0;
1054 let Inst{6} = 1;
1055 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001056
Evan Cheng38396be2008-11-06 03:35:07 +00001057 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
1059 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1060 (sext_inreg GPR:$b, i16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001061 Requires<[IsARM, HasV5TE]> {
1062 let Inst{5} = 1;
1063 let Inst{6} = 0;
1064 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001065
Evan Cheng38396be2008-11-06 03:35:07 +00001066 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
1068 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1069 (sra GPR:$b, 16))))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001070 Requires<[IsARM, HasV5TE]> {
1071 let Inst{5} = 1;
1072 let Inst{6} = 1;
1073 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074
Evan Cheng38396be2008-11-06 03:35:07 +00001075 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
1077 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1078 (sext_inreg GPR:$b, i16)), 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001079 Requires<[IsARM, HasV5TE]> {
1080 let Inst{5} = 0;
1081 let Inst{6} = 0;
1082 }
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001083
Evan Cheng38396be2008-11-06 03:35:07 +00001084 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
1086 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1087 (sra GPR:$b, 16)), 16)))]>,
Evan Cheng38396be2008-11-06 03:35:07 +00001088 Requires<[IsARM, HasV5TE]> {
1089 let Inst{5} = 0;
1090 let Inst{6} = 1;
1091 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092}
1093
Raul Herbster2e07e8d2007-08-30 23:25:47 +00001094defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1095defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096
1097// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1098// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1099
1100//===----------------------------------------------------------------------===//
1101// Misc. Arithmetic Instructions.
1102//
1103
Evan Chengc2121a22008-11-07 01:41:35 +00001104def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001105 "clz", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001106 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1107 let Inst{7-4} = 0b0001;
1108 let Inst{11-8} = 0b1111;
1109 let Inst{19-16} = 0b1111;
1110}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111
Evan Chengc2121a22008-11-07 01:41:35 +00001112def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 "rev", " $dst, $src",
Evan Chengc2121a22008-11-07 01:41:35 +00001114 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1115 let Inst{7-4} = 0b0011;
1116 let Inst{11-8} = 0b1111;
1117 let Inst{19-16} = 0b1111;
1118}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119
Evan Chengc2121a22008-11-07 01:41:35 +00001120def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 "rev16", " $dst, $src",
1122 [(set GPR:$dst,
1123 (or (and (srl GPR:$src, 8), 0xFF),
1124 (or (and (shl GPR:$src, 8), 0xFF00),
1125 (or (and (srl GPR:$src, 8), 0xFF0000),
1126 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001127 Requires<[IsARM, HasV6]> {
1128 let Inst{7-4} = 0b1011;
1129 let Inst{11-8} = 0b1111;
1130 let Inst{19-16} = 0b1111;
1131}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132
Evan Chengc2121a22008-11-07 01:41:35 +00001133def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 "revsh", " $dst, $src",
1135 [(set GPR:$dst,
1136 (sext_inreg
1137 (or (srl (and GPR:$src, 0xFF00), 8),
1138 (shl GPR:$src, 8)), i16))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001139 Requires<[IsARM, HasV6]> {
1140 let Inst{7-4} = 0b1011;
1141 let Inst{11-8} = 0b1111;
1142 let Inst{19-16} = 0b1111;
1143}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144
Evan Chengc2121a22008-11-07 01:41:35 +00001145def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1146 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1147 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1149 (and (shl GPR:$src2, (i32 imm:$shamt)),
1150 0xFFFF0000)))]>,
Evan Chengc2121a22008-11-07 01:41:35 +00001151 Requires<[IsARM, HasV6]> {
1152 let Inst{6-4} = 0b001;
1153}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154
1155// Alternate cases for PKHBT where identities eliminate some nodes.
1156def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1157 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1158def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1159 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
1160
1161
Evan Chengc2121a22008-11-07 01:41:35 +00001162def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1163 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1164 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1166 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Chengc2121a22008-11-07 01:41:35 +00001167 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1168 let Inst{6-4} = 0b101;
1169}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170
1171// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1172// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1173def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1174 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1175def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1176 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1177 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
1178
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179//===----------------------------------------------------------------------===//
1180// Comparison Instructions...
1181//
1182
Jim Grosbach88c246f2008-10-14 20:36:24 +00001183defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001184 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001185defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001186 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187
1188// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengbe998242008-11-06 08:47:38 +00001189defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001190 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
Evan Chengbe998242008-11-06 08:47:38 +00001191defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001192 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193
Jim Grosbach88c246f2008-10-14 20:36:24 +00001194defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001195 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach88c246f2008-10-14 20:36:24 +00001196defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001197 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198
1199def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1200 (CMNri GPR:$src, so_imm_neg:$imm)>;
1201
1202def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1203 (CMNri GPR:$src, so_imm_neg:$imm)>;
1204
1205
1206// Conditional moves
1207// FIXME: should be able to write a pattern for ARMcmov, but can't use
1208// a two-value operand where a dag node expects two operands. :(
Evan Chengbe998242008-11-06 08:47:38 +00001209def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001210 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengbe998242008-11-06 08:47:38 +00001212 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213
Evan Chengbe998242008-11-06 08:47:38 +00001214def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1215 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001216 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001217 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001218 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219
Evan Chengbe998242008-11-06 08:47:38 +00001220def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1221 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Cheng86a926a2008-11-05 18:35:52 +00001222 "mov", " $dst, $true",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng86a926a2008-11-05 18:35:52 +00001224 RegConstraint<"$false = $dst">, UnaryDP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225
1226
1227// LEApcrel - Load a pc-relative address into a register without offending the
1228// assembler.
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001229def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1231 "${:private}PCRELL${:uid}+8))\n"),
1232 !strconcat("${:private}PCRELL${:uid}:\n\t",
1233 "add$p $dst, pc, #PCRELV${:uid}")),
1234 []>;
1235
Evan Chenga7b3e7c2007-08-07 01:37:15 +00001236def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1237 Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1239 "${:private}PCRELL${:uid}+8))\n"),
1240 !strconcat("${:private}PCRELL${:uid}:\n\t",
1241 "add$p $dst, pc, #PCRELV${:uid}")),
1242 []>;
1243
1244//===----------------------------------------------------------------------===//
1245// TLS Instructions
1246//
1247
1248// __aeabi_read_tp preserves the registers r1-r3.
1249let isCall = 1,
1250 Defs = [R0, R12, LR, CPSR] in {
Evan Chengf8e8b622008-11-06 17:48:05 +00001251 def TPsoft : ABXI<0b1011, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252 "bl __aeabi_read_tp",
1253 [(set R0, ARMthread_pointer)]>;
1254}
1255
1256//===----------------------------------------------------------------------===//
1257// Non-Instruction Patterns
1258//
1259
1260// ConstantPool, GlobalAddress, and JumpTable
1261def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1262def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1263def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1264 (LEApcrelJT tjumptable:$dst, imm:$id)>;
1265
1266// Large immediate handling.
1267
1268// Two piece so_imms.
1269let isReMaterializable = 1 in
Evan Chengbe998242008-11-06 08:47:38 +00001270def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271 "mov", " $dst, $src",
Evan Cheng7cd4acb2008-11-06 02:25:39 +00001272 [(set GPR:$dst, so_imm2part:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273
1274def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1275 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1276 (so_imm2part_2 imm:$RHS))>;
1277def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1278 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1279 (so_imm2part_2 imm:$RHS))>;
1280
1281// TODO: add,sub,and, 3-instr forms?
1282
1283
1284// Direct calls
1285def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
1286
1287// zextload i1 -> zextload i8
1288def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1289
1290// extload -> zextload
1291def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1292def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1293def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
1294
Evan Chengc41fb3152008-11-05 23:22:34 +00001295def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1296def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1297
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298// smul* and smla*
1299def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1300 (SMULBB GPR:$a, GPR:$b)>;
1301def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1302 (SMULBB GPR:$a, GPR:$b)>;
1303def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1304 (SMULBT GPR:$a, GPR:$b)>;
1305def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1306 (SMULBT GPR:$a, GPR:$b)>;
1307def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1308 (SMULTB GPR:$a, GPR:$b)>;
1309def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1310 (SMULTB GPR:$a, GPR:$b)>;
1311def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1312 (SMULWB GPR:$a, GPR:$b)>;
1313def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1314 (SMULWB GPR:$a, GPR:$b)>;
1315
1316def : ARMV5TEPat<(add GPR:$acc,
1317 (mul (sra (shl GPR:$a, 16), 16),
1318 (sra (shl GPR:$b, 16), 16))),
1319 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1320def : ARMV5TEPat<(add GPR:$acc,
1321 (mul sext_16_node:$a, sext_16_node:$b)),
1322 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1323def : ARMV5TEPat<(add GPR:$acc,
1324 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1325 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1326def : ARMV5TEPat<(add GPR:$acc,
1327 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1328 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1329def : ARMV5TEPat<(add GPR:$acc,
1330 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1331 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1332def : ARMV5TEPat<(add GPR:$acc,
1333 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1334 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1335def : ARMV5TEPat<(add GPR:$acc,
1336 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1337 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1338def : ARMV5TEPat<(add GPR:$acc,
1339 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1340 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1341
1342//===----------------------------------------------------------------------===//
1343// Thumb Support
1344//
1345
1346include "ARMInstrThumb.td"
1347
1348//===----------------------------------------------------------------------===//
1349// Floating Point Support
1350//
1351
1352include "ARMInstrVFP.td"