blob: 58fbb93c0987e4b8cf39dde3d3028cd50369e435 [file] [log] [blame]
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +00001//===- SchedGraph.cpp - Scheduling Graph Implementation -------------------===//
2//
3// Scheduling graph based on SSA graph plus extra dependence edges capturing
4// dependences due to machine resources (machine registers, CC registers, and
5// any others).
6//
7//===----------------------------------------------------------------------===//
Vikram S. Adve78ef1392001-08-28 23:06:02 +00008
Chris Lattner46cbff62001-09-14 16:56:32 +00009#include "SchedGraph.h"
Vikram S. Adve85b46d62001-10-17 23:53:16 +000010#include "llvm/CodeGen/InstrSelection.h"
Chris Lattner0861b0c2002-02-03 07:29:45 +000011#include "llvm/CodeGen/MachineCodeForInstruction.h"
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +000012#include "llvm/CodeGen/MachineFunction.h"
Chris Lattnerd0f166a2002-12-29 03:13:05 +000013#include "llvm/Target/TargetRegInfo.h"
Chris Lattner0861b0c2002-02-03 07:29:45 +000014#include "llvm/Target/TargetMachine.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000015#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner2fbfdcf2002-04-07 20:49:59 +000016#include "llvm/Function.h"
Chris Lattnerb00c5822001-10-02 03:41:24 +000017#include "llvm/iOther.h"
Chris Lattnercee8f9a2001-11-27 00:03:19 +000018#include "Support/StringExtras.h"
Chris Lattner697954c2002-01-20 22:54:45 +000019#include "Support/STLExtras.h"
Vikram S. Adve78ef1392001-08-28 23:06:02 +000020
Vikram S. Adve5316f8f2001-09-30 23:36:58 +000021//*********************** Internal Data Structures *************************/
22
Vikram S. Advec352d2c2001-11-05 04:04:23 +000023// The following two types need to be classes, not typedefs, so we can use
24// opaque declarations in SchedGraph.h
25//
Misha Brukmanc2312df2003-05-22 21:24:35 +000026struct RefVec: public std::vector<std::pair<SchedGraphNode*, int> > {
27 typedef std::vector<std::pair<SchedGraphNode*,int> >::iterator iterator;
28 typedef
29 std::vector<std::pair<SchedGraphNode*,int> >::const_iterator const_iterator;
Vikram S. Advec352d2c2001-11-05 04:04:23 +000030};
Vikram S. Adve5316f8f2001-09-30 23:36:58 +000031
Chris Lattner80c685f2001-10-13 06:51:01 +000032struct RegToRefVecMap: public hash_map<int, RefVec> {
Vikram S. Advec352d2c2001-11-05 04:04:23 +000033 typedef hash_map<int, RefVec>:: iterator iterator;
Vikram S. Adve5316f8f2001-09-30 23:36:58 +000034 typedef hash_map<int, RefVec>::const_iterator const_iterator;
35};
36
Vikram S. Advec352d2c2001-11-05 04:04:23 +000037struct ValueToDefVecMap: public hash_map<const Instruction*, RefVec> {
38 typedef hash_map<const Instruction*, RefVec>:: iterator iterator;
39 typedef hash_map<const Instruction*, RefVec>::const_iterator const_iterator;
40};
41
Vikram S. Adve78ef1392001-08-28 23:06:02 +000042//
43// class SchedGraphEdge
44//
45
46/*ctor*/
47SchedGraphEdge::SchedGraphEdge(SchedGraphNode* _src,
48 SchedGraphNode* _sink,
49 SchedGraphEdgeDepType _depType,
Vikram S. Advea93bbac2001-10-28 21:43:33 +000050 unsigned int _depOrderType,
Vikram S. Adve78ef1392001-08-28 23:06:02 +000051 int _minDelay)
52 : src(_src),
53 sink(_sink),
54 depType(_depType),
55 depOrderType(_depOrderType),
Chris Lattner80c685f2001-10-13 06:51:01 +000056 minDelay((_minDelay >= 0)? _minDelay : _src->getLatency()),
57 val(NULL)
Vikram S. Adve78ef1392001-08-28 23:06:02 +000058{
Vikram S. Adve200a4352001-11-12 18:53:43 +000059 assert(src != sink && "Self-loop in scheduling graph!");
Vikram S. Adve78ef1392001-08-28 23:06:02 +000060 src->addOutEdge(this);
61 sink->addInEdge(this);
62}
63
64
65/*ctor*/
Vikram S. Adve5316f8f2001-09-30 23:36:58 +000066SchedGraphEdge::SchedGraphEdge(SchedGraphNode* _src,
67 SchedGraphNode* _sink,
68 const Value* _val,
Vikram S. Advea93bbac2001-10-28 21:43:33 +000069 unsigned int _depOrderType,
Vikram S. Adve5316f8f2001-09-30 23:36:58 +000070 int _minDelay)
Vikram S. Adve78ef1392001-08-28 23:06:02 +000071 : src(_src),
72 sink(_sink),
Vikram S. Adve200a4352001-11-12 18:53:43 +000073 depType(ValueDep),
Vikram S. Adve78ef1392001-08-28 23:06:02 +000074 depOrderType(_depOrderType),
Chris Lattner80c685f2001-10-13 06:51:01 +000075 minDelay((_minDelay >= 0)? _minDelay : _src->getLatency()),
76 val(_val)
Vikram S. Adve78ef1392001-08-28 23:06:02 +000077{
Vikram S. Adve200a4352001-11-12 18:53:43 +000078 assert(src != sink && "Self-loop in scheduling graph!");
Vikram S. Adve78ef1392001-08-28 23:06:02 +000079 src->addOutEdge(this);
80 sink->addInEdge(this);
81}
82
83
84/*ctor*/
Vikram S. Adve5316f8f2001-09-30 23:36:58 +000085SchedGraphEdge::SchedGraphEdge(SchedGraphNode* _src,
86 SchedGraphNode* _sink,
87 unsigned int _regNum,
Vikram S. Advea93bbac2001-10-28 21:43:33 +000088 unsigned int _depOrderType,
Vikram S. Adve5316f8f2001-09-30 23:36:58 +000089 int _minDelay)
Vikram S. Adve78ef1392001-08-28 23:06:02 +000090 : src(_src),
91 sink(_sink),
92 depType(MachineRegister),
93 depOrderType(_depOrderType),
94 minDelay((_minDelay >= 0)? _minDelay : _src->getLatency()),
95 machineRegNum(_regNum)
96{
Vikram S. Adve200a4352001-11-12 18:53:43 +000097 assert(src != sink && "Self-loop in scheduling graph!");
Vikram S. Adve78ef1392001-08-28 23:06:02 +000098 src->addOutEdge(this);
99 sink->addInEdge(this);
100}
101
102
103/*ctor*/
104SchedGraphEdge::SchedGraphEdge(SchedGraphNode* _src,
105 SchedGraphNode* _sink,
106 ResourceId _resourceId,
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000107 int _minDelay)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000108 : src(_src),
109 sink(_sink),
110 depType(MachineResource),
111 depOrderType(NonDataDep),
112 minDelay((_minDelay >= 0)? _minDelay : _src->getLatency()),
113 resourceId(_resourceId)
114{
Vikram S. Adve200a4352001-11-12 18:53:43 +0000115 assert(src != sink && "Self-loop in scheduling graph!");
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000116 src->addOutEdge(this);
117 sink->addInEdge(this);
118}
119
Vikram S. Adve8b6d2452001-09-18 12:50:40 +0000120/*dtor*/
121SchedGraphEdge::~SchedGraphEdge()
122{
123}
124
Chris Lattner0c0edf82002-07-25 06:17:51 +0000125void SchedGraphEdge::dump(int indent) const {
Misha Brukmanc2312df2003-05-22 21:24:35 +0000126 std::cerr << std::string(indent*2, ' ') << *this;
Chris Lattnerc83e9542001-09-07 21:21:03 +0000127}
128
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000129
130//
131// class SchedGraphNode
132//
133
134/*ctor*/
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000135SchedGraphNode::SchedGraphNode(unsigned NID,
136 MachineBasicBlock *mbb,
Vikram S. Adve5b43af92001-11-11 01:23:27 +0000137 int indexInBB,
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000138 const TargetMachine& Target)
139 : nodeId(NID), MBB(mbb), minstr(mbb ? (*mbb)[indexInBB] : 0),
140 origIndexInBB(indexInBB), latency(0) {
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000141 if (minstr)
142 {
143 MachineOpCode mopCode = minstr->getOpCode();
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000144 latency = Target.getInstrInfo().hasResultInterlock(mopCode)
145 ? Target.getInstrInfo().minLatency(mopCode)
146 : Target.getInstrInfo().maxLatency(mopCode);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000147 }
148}
149
150
151/*dtor*/
152SchedGraphNode::~SchedGraphNode()
153{
Chris Lattnerf3dd05c2002-04-09 05:15:33 +0000154 // for each node, delete its out-edges
155 std::for_each(beginOutEdges(), endOutEdges(),
156 deleter<SchedGraphEdge>);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000157}
158
Chris Lattner0c0edf82002-07-25 06:17:51 +0000159void SchedGraphNode::dump(int indent) const {
Misha Brukmanc2312df2003-05-22 21:24:35 +0000160 std::cerr << std::string(indent*2, ' ') << *this;
Chris Lattnerc83e9542001-09-07 21:21:03 +0000161}
162
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000163
164inline void
165SchedGraphNode::addInEdge(SchedGraphEdge* edge)
166{
167 inEdges.push_back(edge);
168}
169
170
171inline void
172SchedGraphNode::addOutEdge(SchedGraphEdge* edge)
173{
174 outEdges.push_back(edge);
175}
176
177inline void
178SchedGraphNode::removeInEdge(const SchedGraphEdge* edge)
179{
180 assert(edge->getSink() == this);
Vikram S. Adve8b6d2452001-09-18 12:50:40 +0000181
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000182 for (iterator I = beginInEdges(); I != endInEdges(); ++I)
183 if ((*I) == edge)
184 {
185 inEdges.erase(I);
186 break;
187 }
188}
189
190inline void
191SchedGraphNode::removeOutEdge(const SchedGraphEdge* edge)
192{
193 assert(edge->getSrc() == this);
Vikram S. Adve8b6d2452001-09-18 12:50:40 +0000194
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000195 for (iterator I = beginOutEdges(); I != endOutEdges(); ++I)
196 if ((*I) == edge)
197 {
198 outEdges.erase(I);
199 break;
200 }
201}
202
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000203
204//
205// class SchedGraph
206//
207
208
209/*ctor*/
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000210SchedGraph::SchedGraph(MachineBasicBlock &mbb, const TargetMachine& target)
211 : MBB(mbb) {
Chris Lattner697954c2002-01-20 22:54:45 +0000212 buildGraph(target);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000213}
214
215
216/*dtor*/
217SchedGraph::~SchedGraph()
218{
Chris Lattner697954c2002-01-20 22:54:45 +0000219 for (const_iterator I = begin(); I != end(); ++I)
Chris Lattnerf3dd05c2002-04-09 05:15:33 +0000220 delete I->second;
221 delete graphRoot;
222 delete graphLeaf;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000223}
224
225
226void
227SchedGraph::dump() const
228{
Misha Brukmanc2312df2003-05-22 21:24:35 +0000229 std::cerr << " Sched Graph for Basic Block: ";
230 std::cerr << MBB.getBasicBlock()->getName()
231 << " (" << MBB.getBasicBlock() << ")";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000232
Misha Brukmanc2312df2003-05-22 21:24:35 +0000233 std::cerr << "\n\n Actual Root nodes : ";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000234 for (unsigned i=0, N=graphRoot->outEdges.size(); i < N; i++)
Misha Brukmanc2312df2003-05-22 21:24:35 +0000235 std::cerr << graphRoot->outEdges[i]->getSink()->getNodeId()
236 << ((i == N-1)? "" : ", ");
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000237
Misha Brukmanc2312df2003-05-22 21:24:35 +0000238 std::cerr << "\n Graph Nodes:\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000239 for (const_iterator I=begin(); I != end(); ++I)
Misha Brukmanc2312df2003-05-22 21:24:35 +0000240 std::cerr << "\n" << *I->second;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000241
Misha Brukmanc2312df2003-05-22 21:24:35 +0000242 std::cerr << "\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000243}
244
245
246void
Vikram S. Adve8b6d2452001-09-18 12:50:40 +0000247SchedGraph::eraseIncomingEdges(SchedGraphNode* node, bool addDummyEdges)
248{
249 // Delete and disconnect all in-edges for the node
250 for (SchedGraphNode::iterator I = node->beginInEdges();
251 I != node->endInEdges(); ++I)
252 {
253 SchedGraphNode* srcNode = (*I)->getSrc();
254 srcNode->removeOutEdge(*I);
255 delete *I;
256
257 if (addDummyEdges &&
258 srcNode != getRoot() &&
259 srcNode->beginOutEdges() == srcNode->endOutEdges())
260 { // srcNode has no more out edges, so add an edge to dummy EXIT node
261 assert(node != getLeaf() && "Adding edge that was just removed?");
262 (void) new SchedGraphEdge(srcNode, getLeaf(),
263 SchedGraphEdge::CtrlDep, SchedGraphEdge::NonDataDep, 0);
264 }
265 }
266
267 node->inEdges.clear();
268}
269
270void
271SchedGraph::eraseOutgoingEdges(SchedGraphNode* node, bool addDummyEdges)
272{
273 // Delete and disconnect all out-edges for the node
274 for (SchedGraphNode::iterator I = node->beginOutEdges();
275 I != node->endOutEdges(); ++I)
276 {
277 SchedGraphNode* sinkNode = (*I)->getSink();
278 sinkNode->removeInEdge(*I);
279 delete *I;
280
281 if (addDummyEdges &&
282 sinkNode != getLeaf() &&
283 sinkNode->beginInEdges() == sinkNode->endInEdges())
284 { //sinkNode has no more in edges, so add an edge from dummy ENTRY node
285 assert(node != getRoot() && "Adding edge that was just removed?");
286 (void) new SchedGraphEdge(getRoot(), sinkNode,
287 SchedGraphEdge::CtrlDep, SchedGraphEdge::NonDataDep, 0);
288 }
289 }
290
291 node->outEdges.clear();
292}
293
294void
295SchedGraph::eraseIncidentEdges(SchedGraphNode* node, bool addDummyEdges)
296{
297 this->eraseIncomingEdges(node, addDummyEdges);
298 this->eraseOutgoingEdges(node, addDummyEdges);
299}
300
301
302void
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000303SchedGraph::addDummyEdges()
304{
305 assert(graphRoot->outEdges.size() == 0);
306
307 for (const_iterator I=begin(); I != end(); ++I)
308 {
309 SchedGraphNode* node = (*I).second;
310 assert(node != graphRoot && node != graphLeaf);
311 if (node->beginInEdges() == node->endInEdges())
312 (void) new SchedGraphEdge(graphRoot, node, SchedGraphEdge::CtrlDep,
313 SchedGraphEdge::NonDataDep, 0);
314 if (node->beginOutEdges() == node->endOutEdges())
315 (void) new SchedGraphEdge(node, graphLeaf, SchedGraphEdge::CtrlDep,
316 SchedGraphEdge::NonDataDep, 0);
317 }
318}
319
320
321void
322SchedGraph::addCDEdges(const TerminatorInst* term,
323 const TargetMachine& target)
324{
Chris Lattner3501fea2003-01-14 22:00:31 +0000325 const TargetInstrInfo& mii = target.getInstrInfo();
Chris Lattner0861b0c2002-02-03 07:29:45 +0000326 MachineCodeForInstruction &termMvec = MachineCodeForInstruction::get(term);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000327
328 // Find the first branch instr in the sequence of machine instrs for term
329 //
330 unsigned first = 0;
Vikram S. Adveacf0f702002-10-13 00:39:22 +0000331 while (! mii.isBranch(termMvec[first]->getOpCode()) &&
332 ! mii.isReturn(termMvec[first]->getOpCode()))
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000333 ++first;
334 assert(first < termMvec.size() &&
Vikram S. Adveacf0f702002-10-13 00:39:22 +0000335 "No branch instructions for terminator? Ok, but weird!");
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000336 if (first == termMvec.size())
337 return;
Vikram S. Adveacf0f702002-10-13 00:39:22 +0000338
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +0000339 SchedGraphNode* firstBrNode = getGraphNodeForInstr(termMvec[first]);
Vikram S. Adveacf0f702002-10-13 00:39:22 +0000340
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000341 // Add CD edges from each instruction in the sequence to the
342 // *last preceding* branch instr. in the sequence
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000343 // Use a latency of 0 because we only need to prevent out-of-order issue.
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000344 //
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +0000345 for (unsigned i = termMvec.size(); i > first+1; --i)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000346 {
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +0000347 SchedGraphNode* toNode = getGraphNodeForInstr(termMvec[i-1]);
Vikram S. Adveacf0f702002-10-13 00:39:22 +0000348 assert(toNode && "No node for instr generated for branch/ret?");
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000349
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +0000350 for (unsigned j = i-1; j != 0; --j)
Vikram S. Adveacf0f702002-10-13 00:39:22 +0000351 if (mii.isBranch(termMvec[j-1]->getOpCode()) ||
352 mii.isReturn(termMvec[j-1]->getOpCode()))
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000353 {
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +0000354 SchedGraphNode* brNode = getGraphNodeForInstr(termMvec[j-1]);
Vikram S. Adveacf0f702002-10-13 00:39:22 +0000355 assert(brNode && "No node for instr generated for branch/ret?");
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000356 (void) new SchedGraphEdge(brNode, toNode, SchedGraphEdge::CtrlDep,
357 SchedGraphEdge::NonDataDep, 0);
358 break; // only one incoming edge is enough
359 }
360 }
361
362 // Add CD edges from each instruction preceding the first branch
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000363 // to the first branch. Use a latency of 0 as above.
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000364 //
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +0000365 for (unsigned i = first; i != 0; --i)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000366 {
Chris Lattnerb0cfa6d2002-08-09 18:55:18 +0000367 SchedGraphNode* fromNode = getGraphNodeForInstr(termMvec[i-1]);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000368 assert(fromNode && "No node for instr generated for branch?");
369 (void) new SchedGraphEdge(fromNode, firstBrNode, SchedGraphEdge::CtrlDep,
370 SchedGraphEdge::NonDataDep, 0);
371 }
372
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000373 // Now add CD edges to the first branch instruction in the sequence from
374 // all preceding instructions in the basic block. Use 0 latency again.
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000375 //
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000376 for (unsigned i=0, N=MBB.size(); i < N; i++)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000377 {
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000378 if (MBB[i] == termMvec[first]) // reached the first branch
Vikram S. Adve200a4352001-11-12 18:53:43 +0000379 break;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000380
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000381 SchedGraphNode* fromNode = this->getGraphNodeForInstr(MBB[i]);
Vikram S. Adve200a4352001-11-12 18:53:43 +0000382 if (fromNode == NULL)
383 continue; // dummy instruction, e.g., PHI
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000384
Vikram S. Adve200a4352001-11-12 18:53:43 +0000385 (void) new SchedGraphEdge(fromNode, firstBrNode,
386 SchedGraphEdge::CtrlDep,
387 SchedGraphEdge::NonDataDep, 0);
388
389 // If we find any other machine instructions (other than due to
390 // the terminator) that also have delay slots, add an outgoing edge
391 // from the instruction to the instructions in the delay slots.
392 //
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000393 unsigned d = mii.getNumDelaySlots(MBB[i]->getOpCode());
Vikram S. Adve200a4352001-11-12 18:53:43 +0000394 assert(i+d < N && "Insufficient delay slots for instruction?");
395
396 for (unsigned j=1; j <= d; j++)
397 {
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000398 SchedGraphNode* toNode = this->getGraphNodeForInstr(MBB[i+j]);
Vikram S. Adve200a4352001-11-12 18:53:43 +0000399 assert(toNode && "No node for machine instr in delay slot?");
400 (void) new SchedGraphEdge(fromNode, toNode,
401 SchedGraphEdge::CtrlDep,
402 SchedGraphEdge::NonDataDep, 0);
403 }
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000404 }
405}
406
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000407static const int SG_LOAD_REF = 0;
408static const int SG_STORE_REF = 1;
409static const int SG_CALL_REF = 2;
410
411static const unsigned int SG_DepOrderArray[][3] = {
412 { SchedGraphEdge::NonDataDep,
413 SchedGraphEdge::AntiDep,
414 SchedGraphEdge::AntiDep },
415 { SchedGraphEdge::TrueDep,
416 SchedGraphEdge::OutputDep,
417 SchedGraphEdge::TrueDep | SchedGraphEdge::OutputDep },
418 { SchedGraphEdge::TrueDep,
419 SchedGraphEdge::AntiDep | SchedGraphEdge::OutputDep,
420 SchedGraphEdge::TrueDep | SchedGraphEdge::AntiDep
421 | SchedGraphEdge::OutputDep }
422};
423
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000424
Vikram S. Advee64574c2001-11-08 05:20:23 +0000425// Add a dependence edge between every pair of machine load/store/call
426// instructions, where at least one is a store or a call.
427// Use latency 1 just to ensure that memory operations are ordered;
428// latency does not otherwise matter (true dependences enforce that).
429//
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000430void
Misha Brukmanc2312df2003-05-22 21:24:35 +0000431SchedGraph::addMemEdges(const std::vector<SchedGraphNode*>& memNodeVec,
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000432 const TargetMachine& target)
433{
Chris Lattner3501fea2003-01-14 22:00:31 +0000434 const TargetInstrInfo& mii = target.getInstrInfo();
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000435
Vikram S. Advee64574c2001-11-08 05:20:23 +0000436 // Instructions in memNodeVec are in execution order within the basic block,
437 // so simply look at all pairs <memNodeVec[i], memNodeVec[j: j > i]>.
438 //
439 for (unsigned im=0, NM=memNodeVec.size(); im < NM; im++)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000440 {
Vikram S. Advee64574c2001-11-08 05:20:23 +0000441 MachineOpCode fromOpCode = memNodeVec[im]->getOpCode();
442 int fromType = mii.isCall(fromOpCode)? SG_CALL_REF
443 : mii.isLoad(fromOpCode)? SG_LOAD_REF
444 : SG_STORE_REF;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000445 for (unsigned jm=im+1; jm < NM; jm++)
446 {
Vikram S. Advee64574c2001-11-08 05:20:23 +0000447 MachineOpCode toOpCode = memNodeVec[jm]->getOpCode();
448 int toType = mii.isCall(toOpCode)? SG_CALL_REF
449 : mii.isLoad(toOpCode)? SG_LOAD_REF
450 : SG_STORE_REF;
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000451
Vikram S. Advee64574c2001-11-08 05:20:23 +0000452 if (fromType != SG_LOAD_REF || toType != SG_LOAD_REF)
453 (void) new SchedGraphEdge(memNodeVec[im], memNodeVec[jm],
454 SchedGraphEdge::MemoryDep,
455 SG_DepOrderArray[fromType][toType], 1);
456 }
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000457 }
Vikram S. Advee64574c2001-11-08 05:20:23 +0000458}
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000459
Vikram S. Advee64574c2001-11-08 05:20:23 +0000460// Add edges from/to CC reg instrs to/from call instrs.
461// Essentially this prevents anything that sets or uses a CC reg from being
462// reordered w.r.t. a call.
463// Use a latency of 0 because we only need to prevent out-of-order issue,
464// like with control dependences.
465//
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000466void
Misha Brukmanc2312df2003-05-22 21:24:35 +0000467SchedGraph::addCallCCEdges(const std::vector<SchedGraphNode*>& memNodeVec,
Chris Lattner55291ea2002-10-28 01:41:47 +0000468 MachineBasicBlock& bbMvec,
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000469 const TargetMachine& target)
470{
Chris Lattner3501fea2003-01-14 22:00:31 +0000471 const TargetInstrInfo& mii = target.getInstrInfo();
Misha Brukmanc2312df2003-05-22 21:24:35 +0000472 std::vector<SchedGraphNode*> callNodeVec;
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000473
Vikram S. Advee64574c2001-11-08 05:20:23 +0000474 // Find the call instruction nodes and put them in a vector.
475 for (unsigned im=0, NM=memNodeVec.size(); im < NM; im++)
476 if (mii.isCall(memNodeVec[im]->getOpCode()))
477 callNodeVec.push_back(memNodeVec[im]);
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000478
Vikram S. Advee64574c2001-11-08 05:20:23 +0000479 // Now walk the entire basic block, looking for CC instructions *and*
480 // call instructions, and keep track of the order of the instructions.
481 // Use the call node vec to quickly find earlier and later call nodes
482 // relative to the current CC instruction.
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000483 //
484 int lastCallNodeIdx = -1;
485 for (unsigned i=0, N=bbMvec.size(); i < N; i++)
486 if (mii.isCall(bbMvec[i]->getOpCode()))
487 {
488 ++lastCallNodeIdx;
489 for ( ; lastCallNodeIdx < (int)callNodeVec.size(); ++lastCallNodeIdx)
490 if (callNodeVec[lastCallNodeIdx]->getMachineInstr() == bbMvec[i])
491 break;
492 assert(lastCallNodeIdx < (int)callNodeVec.size() && "Missed Call?");
493 }
494 else if (mii.isCCInstr(bbMvec[i]->getOpCode()))
495 { // Add incoming/outgoing edges from/to preceding/later calls
496 SchedGraphNode* ccNode = this->getGraphNodeForInstr(bbMvec[i]);
497 int j=0;
498 for ( ; j <= lastCallNodeIdx; j++)
499 (void) new SchedGraphEdge(callNodeVec[j], ccNode,
500 MachineCCRegsRID, 0);
501 for ( ; j < (int) callNodeVec.size(); j++)
502 (void) new SchedGraphEdge(ccNode, callNodeVec[j],
503 MachineCCRegsRID, 0);
504 }
505}
506
507
508void
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000509SchedGraph::addMachineRegEdges(RegToRefVecMap& regToRefVecMap,
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000510 const TargetMachine& target)
511{
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000512 // This assumes that such hardwired registers are never allocated
513 // to any LLVM value (since register allocation happens later), i.e.,
514 // any uses or defs of this register have been made explicit!
515 // Also assumes that two registers with different numbers are
516 // not aliased!
517 //
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000518 for (RegToRefVecMap::iterator I = regToRefVecMap.begin();
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000519 I != regToRefVecMap.end(); ++I)
520 {
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000521 int regNum = (*I).first;
522 RefVec& regRefVec = (*I).second;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000523
524 // regRefVec is ordered by control flow order in the basic block
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000525 for (unsigned i=0; i < regRefVec.size(); ++i)
526 {
527 SchedGraphNode* node = regRefVec[i].first;
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000528 unsigned int opNum = regRefVec[i].second;
529 bool isDef = node->getMachineInstr()->operandIsDefined(opNum);
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000530 bool isDefAndUse =
531 node->getMachineInstr()->operandIsDefinedAndUsed(opNum);
532
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000533 for (unsigned p=0; p < i; ++p)
534 {
535 SchedGraphNode* prevNode = regRefVec[p].first;
536 if (prevNode != node)
537 {
538 unsigned int prevOpNum = regRefVec[p].second;
539 bool prevIsDef =
540 prevNode->getMachineInstr()->operandIsDefined(prevOpNum);
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000541 bool prevIsDefAndUse =
542 prevNode->getMachineInstr()->operandIsDefinedAndUsed(prevOpNum);
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000543 if (isDef)
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000544 {
545 if (prevIsDef)
546 new SchedGraphEdge(prevNode, node, regNum,
547 SchedGraphEdge::OutputDep);
548 if (!prevIsDef || prevIsDefAndUse)
549 new SchedGraphEdge(prevNode, node, regNum,
550 SchedGraphEdge::AntiDep);
551 }
552
553 if (prevIsDef)
554 if (!isDef || isDefAndUse)
555 new SchedGraphEdge(prevNode, node, regNum,
556 SchedGraphEdge::TrueDep);
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000557 }
558 }
559 }
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000560 }
561}
562
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000563
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000564// Adds dependences to/from refNode from/to all other defs
565// in the basic block. refNode may be a use, a def, or both.
566// We do not consider other uses because we are not building use-use deps.
567//
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000568void
Vikram S. Adve200a4352001-11-12 18:53:43 +0000569SchedGraph::addEdgesForValue(SchedGraphNode* refNode,
570 const RefVec& defVec,
571 const Value* defValue,
572 bool refNodeIsDef,
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000573 bool refNodeIsDefAndUse,
Vikram S. Adve200a4352001-11-12 18:53:43 +0000574 const TargetMachine& target)
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000575{
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000576 bool refNodeIsUse = !refNodeIsDef || refNodeIsDefAndUse;
577
Vikram S. Adve200a4352001-11-12 18:53:43 +0000578 // Add true or output dep edges from all def nodes before refNode in BB.
579 // Add anti or output dep edges to all def nodes after refNode.
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000580 for (RefVec::const_iterator I=defVec.begin(), E=defVec.end(); I != E; ++I)
Vikram S. Adve200a4352001-11-12 18:53:43 +0000581 {
582 if ((*I).first == refNode)
583 continue; // Dont add any self-loops
584
585 if ((*I).first->getOrigIndexInBB() < refNode->getOrigIndexInBB())
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000586 { // (*).first is before refNode
587 if (refNodeIsDef)
588 (void) new SchedGraphEdge((*I).first, refNode, defValue,
589 SchedGraphEdge::OutputDep);
590 if (refNodeIsUse)
591 (void) new SchedGraphEdge((*I).first, refNode, defValue,
592 SchedGraphEdge::TrueDep);
593 }
Vikram S. Adve200a4352001-11-12 18:53:43 +0000594 else
Vikram S. Adve0baf1c02002-07-08 22:59:23 +0000595 { // (*).first is after refNode
596 if (refNodeIsDef)
597 (void) new SchedGraphEdge(refNode, (*I).first, defValue,
598 SchedGraphEdge::OutputDep);
599 if (refNodeIsUse)
600 (void) new SchedGraphEdge(refNode, (*I).first, defValue,
601 SchedGraphEdge::AntiDep);
602 }
Vikram S. Adve200a4352001-11-12 18:53:43 +0000603 }
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000604}
605
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000606
607void
Chris Lattner133f0792002-10-28 04:45:29 +0000608SchedGraph::addEdgesForInstruction(const MachineInstr& MI,
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000609 const ValueToDefVecMap& valueToDefVecMap,
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000610 const TargetMachine& target)
611{
Chris Lattner133f0792002-10-28 04:45:29 +0000612 SchedGraphNode* node = getGraphNodeForInstr(&MI);
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000613 if (node == NULL)
614 return;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000615
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000616 // Add edges for all operands of the machine instruction.
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000617 //
Chris Lattner133f0792002-10-28 04:45:29 +0000618 for (unsigned i = 0, numOps = MI.getNumOperands(); i != numOps; ++i)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000619 {
Chris Lattner133f0792002-10-28 04:45:29 +0000620 switch (MI.getOperandType(i))
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000621 {
622 case MachineOperand::MO_VirtualRegister:
623 case MachineOperand::MO_CCRegister:
Vikram S. Adve85b46d62001-10-17 23:53:16 +0000624 if (const Instruction* srcI =
Chris Lattner133f0792002-10-28 04:45:29 +0000625 dyn_cast_or_null<Instruction>(MI.getOperand(i).getVRegValue()))
Vikram S. Adve85b46d62001-10-17 23:53:16 +0000626 {
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000627 ValueToDefVecMap::const_iterator I = valueToDefVecMap.find(srcI);
628 if (I != valueToDefVecMap.end())
Chris Lattner133f0792002-10-28 04:45:29 +0000629 addEdgesForValue(node, I->second, srcI,
630 MI.operandIsDefined(i),
631 MI.operandIsDefinedAndUsed(i), target);
Vikram S. Adve85b46d62001-10-17 23:53:16 +0000632 }
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000633 break;
634
635 case MachineOperand::MO_MachineRegister:
636 break;
637
638 case MachineOperand::MO_SignExtendedImmed:
639 case MachineOperand::MO_UnextendedImmed:
640 case MachineOperand::MO_PCRelativeDisp:
641 break; // nothing to do for immediate fields
642
643 default:
644 assert(0 && "Unknown machine operand type in SchedGraph builder");
645 break;
646 }
647 }
Vikram S. Adve8d0ffa52001-10-11 04:22:45 +0000648
649 // Add edges for values implicitly used by the machine instruction.
650 // Examples include function arguments to a Call instructions or the return
651 // value of a Ret instruction.
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000652 //
Chris Lattner133f0792002-10-28 04:45:29 +0000653 for (unsigned i=0, N=MI.getNumImplicitRefs(); i < N; ++i)
654 if (! MI.implicitRefIsDefined(i) ||
655 MI.implicitRefIsDefinedAndUsed(i))
656 if (const Instruction *srcI =
657 dyn_cast_or_null<Instruction>(MI.getImplicitRef(i)))
Vikram S. Adve85b46d62001-10-17 23:53:16 +0000658 {
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000659 ValueToDefVecMap::const_iterator I = valueToDefVecMap.find(srcI);
660 if (I != valueToDefVecMap.end())
Chris Lattner133f0792002-10-28 04:45:29 +0000661 addEdgesForValue(node, I->second, srcI,
662 MI.implicitRefIsDefined(i),
663 MI.implicitRefIsDefinedAndUsed(i), target);
Vikram S. Adve85b46d62001-10-17 23:53:16 +0000664 }
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000665}
666
667
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000668void
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000669SchedGraph::findDefUseInfoAtInstr(const TargetMachine& target,
670 SchedGraphNode* node,
Misha Brukmanc2312df2003-05-22 21:24:35 +0000671 std::vector<SchedGraphNode*>& memNodeVec,
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000672 RegToRefVecMap& regToRefVecMap,
673 ValueToDefVecMap& valueToDefVecMap)
674{
Chris Lattner3501fea2003-01-14 22:00:31 +0000675 const TargetInstrInfo& mii = target.getInstrInfo();
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000676
Vikram S. Advee64574c2001-11-08 05:20:23 +0000677
678 MachineOpCode opCode = node->getOpCode();
679 if (mii.isLoad(opCode) || mii.isStore(opCode) || mii.isCall(opCode))
680 memNodeVec.push_back(node);
681
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000682 // Collect the register references and value defs. for explicit operands
683 //
Chris Lattner133f0792002-10-28 04:45:29 +0000684 const MachineInstr& minstr = *node->getMachineInstr();
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000685 for (int i=0, numOps = (int) minstr.getNumOperands(); i < numOps; i++)
686 {
687 const MachineOperand& mop = minstr.getOperand(i);
688
689 // if this references a register other than the hardwired
690 // "zero" register, record the reference.
Chris Lattner133f0792002-10-28 04:45:29 +0000691 if (mop.getType() == MachineOperand::MO_MachineRegister)
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000692 {
693 int regNum = mop.getMachineRegNum();
694 if (regNum != target.getRegInfo().getZeroRegNum())
Chris Lattner697954c2002-01-20 22:54:45 +0000695 regToRefVecMap[mop.getMachineRegNum()].push_back(
696 std::make_pair(node, i));
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000697 continue; // nothing more to do
698 }
699
700 // ignore all other non-def operands
701 if (! minstr.operandIsDefined(i))
702 continue;
703
704 // We must be defining a value.
Chris Lattner133f0792002-10-28 04:45:29 +0000705 assert((mop.getType() == MachineOperand::MO_VirtualRegister ||
706 mop.getType() == MachineOperand::MO_CCRegister)
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000707 && "Do not expect any other kind of operand to be defined!");
708
709 const Instruction* defInstr = cast<Instruction>(mop.getVRegValue());
Chris Lattner697954c2002-01-20 22:54:45 +0000710 valueToDefVecMap[defInstr].push_back(std::make_pair(node, i));
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000711 }
Vikram S. Advee64574c2001-11-08 05:20:23 +0000712
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000713 //
714 // Collect value defs. for implicit operands. The interface to extract
715 // them assumes they must be virtual registers!
716 //
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000717 for (unsigned i=0, N = minstr.getNumImplicitRefs(); i != N; ++i)
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000718 if (minstr.implicitRefIsDefined(i))
719 if (const Instruction* defInstr =
720 dyn_cast_or_null<Instruction>(minstr.getImplicitRef(i)))
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000721 valueToDefVecMap[defInstr].push_back(std::make_pair(node, -i));
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000722}
723
724
725void
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000726SchedGraph::buildNodesForBB(const TargetMachine& target,
727 MachineBasicBlock& MBB,
Misha Brukmanc2312df2003-05-22 21:24:35 +0000728 std::vector<SchedGraphNode*>& memNodeVec,
Vikram S. Adve5b43af92001-11-11 01:23:27 +0000729 RegToRefVecMap& regToRefVecMap,
730 ValueToDefVecMap& valueToDefVecMap)
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000731{
Chris Lattner3501fea2003-01-14 22:00:31 +0000732 const TargetInstrInfo& mii = target.getInstrInfo();
Vikram S. Adve5b43af92001-11-11 01:23:27 +0000733
734 // Build graph nodes for each VM instruction and gather def/use info.
735 // Do both those together in a single pass over all machine instructions.
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000736 for (unsigned i=0; i < MBB.size(); i++)
737 if (!mii.isDummyPhiInstr(MBB[i]->getOpCode())) {
738 SchedGraphNode* node = new SchedGraphNode(getNumNodes(), &MBB, i, target);
739 noteGraphNodeForInstr(MBB[i], node);
740
741 // Remember all register references and value defs
742 findDefUseInfoAtInstr(target, node, memNodeVec, regToRefVecMap,
743 valueToDefVecMap);
744 }
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000745}
746
747
748void
749SchedGraph::buildGraph(const TargetMachine& target)
750{
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000751 // Use this data structure to note all machine operands that compute
752 // ordinary LLVM values. These must be computed defs (i.e., instructions).
753 // Note that there may be multiple machine instructions that define
754 // each Value.
755 ValueToDefVecMap valueToDefVecMap;
756
Vikram S. Advee64574c2001-11-08 05:20:23 +0000757 // Use this data structure to note all memory instructions.
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000758 // We use this to add memory dependence edges without a second full walk.
759 //
Vikram S. Advee64574c2001-11-08 05:20:23 +0000760 // vector<const Instruction*> memVec;
Misha Brukmanc2312df2003-05-22 21:24:35 +0000761 std::vector<SchedGraphNode*> memNodeVec;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000762
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000763 // Use this data structure to note any uses or definitions of
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000764 // machine registers so we can add edges for those later without
765 // extra passes over the nodes.
766 // The vector holds an ordered list of references to the machine reg,
767 // ordered according to control-flow order. This only works for a
768 // single basic block, hence the assertion. Each reference is identified
769 // by the pair: <node, operand-number>.
770 //
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000771 RegToRefVecMap regToRefVecMap;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000772
773 // Make a dummy root node. We'll add edges to the real roots later.
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000774 graphRoot = new SchedGraphNode(0, NULL, -1, target);
775 graphLeaf = new SchedGraphNode(1, NULL, -1, target);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000776
777 //----------------------------------------------------------------
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000778 // First add nodes for all the machine instructions in the basic block
779 // because this greatly simplifies identifying which edges to add.
780 // Do this one VM instruction at a time since the SchedGraphNode needs that.
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000781 // Also, remember the load/store instructions to add memory deps later.
782 //----------------------------------------------------------------
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000783
784 buildNodesForBB(target, MBB, memNodeVec, regToRefVecMap, valueToDefVecMap);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000785
786 //----------------------------------------------------------------
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000787 // Now add edges for the following (all are incoming edges except (4)):
788 // (1) operands of the machine instruction, including hidden operands
789 // (2) machine register dependences
790 // (3) memory load/store dependences
791 // (3) other resource dependences for the machine instruction, if any
792 // (4) output dependences when multiple machine instructions define the
793 // same value; all must have been generated from a single VM instrn
794 // (5) control dependences to branch instructions generated for the
795 // terminator instruction of the BB. Because of delay slots and
796 // 2-way conditional branches, multiple CD edges are needed
797 // (see addCDEdges for details).
798 // Also, note any uses or defs of machine registers.
799 //
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000800 //----------------------------------------------------------------
801
802 // First, add edges to the terminator instruction of the basic block.
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000803 this->addCDEdges(MBB.getBasicBlock()->getTerminator(), target);
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000804
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000805 // Then add memory dep edges: store->load, load->store, and store->store.
806 // Call instructions are treated as both load and store.
Vikram S. Advee64574c2001-11-08 05:20:23 +0000807 this->addMemEdges(memNodeVec, target);
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000808
809 // Then add edges between call instructions and CC set/use instructions
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000810 this->addCallCCEdges(memNodeVec, MBB, target);
Vikram S. Advea93bbac2001-10-28 21:43:33 +0000811
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000812 // Then add incoming def-use (SSA) edges for each machine instruction.
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000813 for (unsigned i=0, N=MBB.size(); i < N; i++)
814 addEdgesForInstruction(*MBB[i], valueToDefVecMap, target);
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000815
Vikram S. Adve200a4352001-11-12 18:53:43 +0000816#ifdef NEED_SEPARATE_NONSSA_EDGES_CODE
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000817 // Then add non-SSA edges for all VM instructions in the block.
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000818 // We assume that all machine instructions that define a value are
819 // generated from the VM instruction corresponding to that value.
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000820 // TODO: This could probably be done much more efficiently.
Vikram S. Adve5316f8f2001-09-30 23:36:58 +0000821 for (BasicBlock::const_iterator II = bb->begin(); II != bb->end(); ++II)
Vikram S. Advec352d2c2001-11-05 04:04:23 +0000822 this->addNonSSAEdgesForValue(*II, target);
Chris Lattner4ed17ba2001-11-26 18:56:52 +0000823#endif //NEED_SEPARATE_NONSSA_EDGES_CODE
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000824
825 // Then add edges for dependences on machine registers
826 this->addMachineRegEdges(regToRefVecMap, target);
827
828 // Finally, add edges from the dummy root and to dummy leaf
829 this->addDummyEdges();
830}
831
832
833//
834// class SchedGraphSet
835//
836
837/*ctor*/
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000838SchedGraphSet::SchedGraphSet(const Function* _function,
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000839 const TargetMachine& target) :
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000840 method(_function)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000841{
842 buildGraphsForMethod(method, target);
843}
844
845
846/*dtor*/
847SchedGraphSet::~SchedGraphSet()
848{
849 // delete all the graphs
Chris Lattnerf3dd05c2002-04-09 05:15:33 +0000850 for(iterator I = begin(), E = end(); I != E; ++I)
851 delete *I; // destructor is a friend
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000852}
853
854
855void
856SchedGraphSet::dump() const
857{
Misha Brukmanc2312df2003-05-22 21:24:35 +0000858 std::cerr << "======== Sched graphs for function `" << method->getName()
859 << "' ========\n\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000860
861 for (const_iterator I=begin(); I != end(); ++I)
Vikram S. Advecf8a98f2002-03-24 03:40:59 +0000862 (*I)->dump();
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000863
Misha Brukmanc2312df2003-05-22 21:24:35 +0000864 std::cerr << "\n====== End graphs for function `" << method->getName()
865 << "' ========\n\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000866}
867
868
869void
Chris Lattner2fbfdcf2002-04-07 20:49:59 +0000870SchedGraphSet::buildGraphsForMethod(const Function *F,
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000871 const TargetMachine& target)
872{
Chris Lattnerfb3a0aed2002-10-28 18:50:08 +0000873 MachineFunction &MF = MachineFunction::get(F);
874 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
875 addGraph(new SchedGraph(*I, target));
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000876}
877
878
Chris Lattner697954c2002-01-20 22:54:45 +0000879std::ostream &operator<<(std::ostream &os, const SchedGraphEdge& edge)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000880{
881 os << "edge [" << edge.src->getNodeId() << "] -> ["
882 << edge.sink->getNodeId() << "] : ";
883
884 switch(edge.depType) {
885 case SchedGraphEdge::CtrlDep: os<< "Control Dep"; break;
Vikram S. Adve200a4352001-11-12 18:53:43 +0000886 case SchedGraphEdge::ValueDep: os<< "Reg Value " << edge.val; break;
887 case SchedGraphEdge::MemoryDep: os<< "Memory Dep"; break;
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000888 case SchedGraphEdge::MachineRegister: os<< "Reg " <<edge.machineRegNum;break;
889 case SchedGraphEdge::MachineResource: os<<"Resource "<<edge.resourceId;break;
890 default: assert(0); break;
891 }
892
Chris Lattner697954c2002-01-20 22:54:45 +0000893 os << " : delay = " << edge.minDelay << "\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000894
895 return os;
896}
897
Chris Lattner697954c2002-01-20 22:54:45 +0000898std::ostream &operator<<(std::ostream &os, const SchedGraphNode& node)
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000899{
Chris Lattner697954c2002-01-20 22:54:45 +0000900 os << std::string(8, ' ')
Chris Lattnercee8f9a2001-11-27 00:03:19 +0000901 << "Node " << node.nodeId << " : "
Chris Lattner697954c2002-01-20 22:54:45 +0000902 << "latency = " << node.latency << "\n" << std::string(12, ' ');
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000903
904 if (node.getMachineInstr() == NULL)
Chris Lattner697954c2002-01-20 22:54:45 +0000905 os << "(Dummy node)\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000906 else
907 {
Chris Lattner697954c2002-01-20 22:54:45 +0000908 os << *node.getMachineInstr() << "\n" << std::string(12, ' ');
909 os << node.inEdges.size() << " Incoming Edges:\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000910 for (unsigned i=0, N=node.inEdges.size(); i < N; i++)
Chris Lattner697954c2002-01-20 22:54:45 +0000911 os << std::string(16, ' ') << *node.inEdges[i];
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000912
Chris Lattner697954c2002-01-20 22:54:45 +0000913 os << std::string(12, ' ') << node.outEdges.size()
914 << " Outgoing Edges:\n";
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000915 for (unsigned i=0, N=node.outEdges.size(); i < N; i++)
Chris Lattner697954c2002-01-20 22:54:45 +0000916 os << std::string(16, ' ') << *node.outEdges[i];
Vikram S. Adve78ef1392001-08-28 23:06:02 +0000917 }
918
919 return os;
920}