blob: 471c212583caba3cab5191e729c61aec97705b19 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARM.h - Top-level interface for ARM representation---- --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the entry points for global functions defined in the LLVM
11// ARM back-end.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef TARGET_ARM_H
16#define TARGET_ARM_H
17
Torok Edwinc25e7582009-07-11 20:10:48 +000018#include "llvm/Support/ErrorHandling.h"
Bill Wendling98a366d2009-04-29 23:29:43 +000019#include "llvm/Target/TargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include <cassert>
21
22namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000023
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024class ARMBaseTargetMachine;
Evan Chenga8e29892007-01-19 07:51:42 +000025class FunctionPass;
Evan Cheng148b6a42007-07-05 21:15:40 +000026class MachineCodeEmitter;
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027class JITCodeEmitter;
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +000028class ObjectCodeEmitter;
Owen Andersoncb371882008-08-21 00:14:44 +000029class raw_ostream;
Evan Chenga8e29892007-01-19 07:51:42 +000030
31// Enums corresponding to ARM condition codes
32namespace ARMCC {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000033 // The CondCodes constants map directly to the 4-bit encoding of the
34 // condition field for predicated instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000035 enum CondCodes {
36 EQ,
37 NE,
38 HS,
39 LO,
40 MI,
41 PL,
42 VS,
43 VC,
44 HI,
45 LS,
46 GE,
47 LT,
48 GT,
49 LE,
50 AL
51 };
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000052
Evan Chenga8e29892007-01-19 07:51:42 +000053 inline static CondCodes getOppositeCondition(CondCodes CC){
54 switch (CC) {
Torok Edwinc25e7582009-07-11 20:10:48 +000055 default: LLVM_UNREACHABLE("Unknown condition code");
Evan Chenga8e29892007-01-19 07:51:42 +000056 case EQ: return NE;
57 case NE: return EQ;
58 case HS: return LO;
59 case LO: return HS;
60 case MI: return PL;
61 case PL: return MI;
62 case VS: return VC;
63 case VC: return VS;
64 case HI: return LS;
65 case LS: return HI;
66 case GE: return LT;
67 case LT: return GE;
68 case GT: return LE;
69 case LE: return GT;
70 }
Rafael Espindola6f602de2006-08-24 16:13:15 +000071 }
Evan Chenga8e29892007-01-19 07:51:42 +000072}
Rafael Espindola6f602de2006-08-24 16:13:15 +000073
Evan Chenga8e29892007-01-19 07:51:42 +000074inline static const char *ARMCondCodeToString(ARMCC::CondCodes CC) {
75 switch (CC) {
Torok Edwinc25e7582009-07-11 20:10:48 +000076 default: LLVM_UNREACHABLE("Unknown condition code");
Evan Chenga8e29892007-01-19 07:51:42 +000077 case ARMCC::EQ: return "eq";
78 case ARMCC::NE: return "ne";
79 case ARMCC::HS: return "hs";
80 case ARMCC::LO: return "lo";
81 case ARMCC::MI: return "mi";
82 case ARMCC::PL: return "pl";
83 case ARMCC::VS: return "vs";
84 case ARMCC::VC: return "vc";
85 case ARMCC::HI: return "hi";
86 case ARMCC::LS: return "ls";
87 case ARMCC::GE: return "ge";
88 case ARMCC::LT: return "lt";
89 case ARMCC::GT: return "gt";
90 case ARMCC::LE: return "le";
91 case ARMCC::AL: return "al";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000092 }
Evan Chenga8e29892007-01-19 07:51:42 +000093}
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000094
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000095FunctionPass *createARMISelDag(ARMBaseTargetMachine &TM);
Bill Wendling57f0db82009-02-24 08:30:20 +000096FunctionPass *createARMCodePrinterPass(raw_ostream &O,
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000097 ARMBaseTargetMachine &TM,
Bill Wendling98a366d2009-04-29 23:29:43 +000098 bool Verbose);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000099FunctionPass *createARMCodeEmitterPass(ARMBaseTargetMachine &TM,
Evan Cheng148b6a42007-07-05 21:15:40 +0000100 MachineCodeEmitter &MCE);
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000101
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000102FunctionPass *createARMCodeEmitterPass(ARMBaseTargetMachine &TM,
Evan Chenge7d6df72009-06-13 09:12:55 +0000103 MachineCodeEmitter &MCE);
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000104FunctionPass *createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
Evan Chenge7d6df72009-06-13 09:12:55 +0000105 JITCodeEmitter &JCE);
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000106FunctionPass *createARMObjectCodeEmitterPass(ARMBaseTargetMachine &TM,
107 ObjectCodeEmitter &OCE);
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000108
Evan Chenge7d6df72009-06-13 09:12:55 +0000109FunctionPass *createARMLoadStoreOptimizationPass(bool PreAlloc = false);
Evan Chenga8e29892007-01-19 07:51:42 +0000110FunctionPass *createARMConstantIslandPass();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000111
Evan Cheng06e16582009-07-10 01:54:42 +0000112FunctionPass *createThumb2ITBlockPass();
113
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000114} // end namespace llvm;
115
116// Defines symbolic names for ARM registers. This defines a mapping from
117// register name to register number.
118//
119#include "ARMGenRegisterNames.inc"
120
121// Defines symbolic names for the ARM instructions.
122//
123#include "ARMGenInstrNames.inc"
124
125
126#endif