blob: b12b1f2b5ad4091f27f946c5139e19bbff98aad4 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
Jia Liu8f5e8c12012-02-17 01:23:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This is the Conditional Moves implementation.
11//
12//===----------------------------------------------------------------------===//
13
Akira Hatanaka8f3af872011-10-17 18:43:19 +000014// Conditional moves:
15// These instructions are expanded in
16// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
17// conditional move instructions.
18// cond:int, data:int
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000019class CondMovIntInt<RegisterClass CRC, RegisterClass DRC, bits<6> funct,
20 string instr_asm> :
21 FR<0, funct, (outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
Akira Hatanaka8f3af872011-10-17 18:43:19 +000022 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], NoItinerary> {
23 let shamt = 0;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000024 let Constraints = "$F = $rd";
25}
26
27// cond:int, data:float
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000028class CondMovIntFP<RegisterClass CRC, RegisterClass DRC, bits<5> fmt,
29 bits<6> func, string instr_asm> :
30 FFR<0x11, func, fmt, (outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
Akira Hatanaka8f3af872011-10-17 18:43:19 +000031 !strconcat(instr_asm, "\t$fd, $fs, $rt"), []> {
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000032 bits<5> rt;
33 let ft = rt;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000034 let Constraints = "$F = $fd";
35}
36
37// cond:float, data:int
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000038class CondMovFPInt<RegisterClass RC, SDNode cmov, bits<1> tf,
39 string instr_asm> :
40 FCMOV<tf, (outs RC:$rd), (ins RC:$rs, RC:$F),
Akira Hatanaka8f3af872011-10-17 18:43:19 +000041 !strconcat(instr_asm, "\t$rd, $rs, $$fcc0"),
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000042 [(set RC:$rd, (cmov RC:$rs, RC:$F))]> {
Akira Hatanaka8f3af872011-10-17 18:43:19 +000043 let cc = 0;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000044 let Uses = [FCR31];
45 let Constraints = "$F = $rd";
46}
47
48// cond:float, data:float
49class CondMovFPFP<RegisterClass RC, SDNode cmov, bits<5> fmt, bits<1> tf,
50 string instr_asm> :
51 FFCMOV<fmt, tf, (outs RC:$fd), (ins RC:$fs, RC:$F),
52 !strconcat(instr_asm, "\t$fd, $fs, $$fcc0"),
53 [(set RC:$fd, (cmov RC:$fs, RC:$F))]> {
54 let cc = 0;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000055 let Uses = [FCR31];
56 let Constraints = "$F = $fd";
57}
58
59// select patterns
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000060multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC,
61 Instruction MOVZInst, Instruction SLTOp,
62 Instruction SLTuOp, Instruction SLTiOp,
63 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000064 def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
65 (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
66 def : MipsPat<
67 (select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
68 (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
69 def : MipsPat<
70 (select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
71 (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
72 def : MipsPat<
73 (select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
74 (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
75 def : MipsPat<
76 (select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
77 (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
78 def : MipsPat<
79 (select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
80 (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +000081}
82
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000083multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC,
84 Instruction MOVZInst, Instruction XOROp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000085 def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
86 (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
87 def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
88 (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000089}
90
Akira Hatanaka2b409b62012-05-09 02:29:29 +000091multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC,
92 Instruction MOVZInst, Instruction XORiOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +000093 def : MipsPat<
94 (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F),
Akira Hatanaka2b409b62012-05-09 02:29:29 +000095 (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>;
96}
97
Akira Hatanaka8ae330a2011-10-17 18:53:29 +000098multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
99 Instruction XOROp> {
Akira Hatanaka14180452012-06-14 21:03:23 +0000100 def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
101 (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
102 def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F),
103 (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
104 def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
105 (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000106}
107
108// Instantiation of instructions.
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000109def MOVZ_I_I : CondMovIntInt<CPURegs, CPURegs, 0x0a, "movz">;
Akira Hatanaka14180452012-06-14 21:03:23 +0000110let Predicates = [HasMips64, HasStandardEncoding],
111 DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000112 def MOVZ_I_I64 : CondMovIntInt<CPURegs, CPU64Regs, 0x0a, "movz">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000113 def MOVZ_I64_I : CondMovIntInt<CPU64Regs, CPURegs, 0x0a, "movz"> {
114 let isCodeGenOnly = 1;
115 }
116 def MOVZ_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0a, "movz"> {
117 let isCodeGenOnly = 1;
118 }
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000119}
120
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000121def MOVN_I_I : CondMovIntInt<CPURegs, CPURegs, 0x0b, "movn">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000122let Predicates = [HasMips64, HasStandardEncoding],
123 DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000124 def MOVN_I_I64 : CondMovIntInt<CPURegs, CPU64Regs, 0x0b, "movn">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000125 def MOVN_I64_I : CondMovIntInt<CPU64Regs, CPURegs, 0x0b, "movn"> {
126 let isCodeGenOnly = 1;
127 }
128 def MOVN_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0b, "movn"> {
129 let isCodeGenOnly = 1;
130 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000131}
132
133def MOVZ_I_S : CondMovIntFP<CPURegs, FGR32, 16, 18, "movz.s">;
134def MOVZ_I64_S : CondMovIntFP<CPU64Regs, FGR32, 16, 18, "movz.s">,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000135 Requires<[HasMips64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000136 let DecoderNamespace = "Mips64";
137}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000138
139def MOVN_I_S : CondMovIntFP<CPURegs, FGR32, 16, 19, "movn.s">;
140def MOVN_I64_S : CondMovIntFP<CPU64Regs, FGR32, 16, 19, "movn.s">,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000141 Requires<[HasMips64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000142 let DecoderNamespace = "Mips64";
143}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000144
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000145let Predicates = [NotFP64bit, HasStandardEncoding] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000146 def MOVZ_I_D32 : CondMovIntFP<CPURegs, AFGR64, 17, 18, "movz.d">;
147 def MOVN_I_D32 : CondMovIntFP<CPURegs, AFGR64, 17, 19, "movn.d">;
148}
Akira Hatanaka14180452012-06-14 21:03:23 +0000149let Predicates = [IsFP64bit, HasStandardEncoding],
150 DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000151 def MOVZ_I_D64 : CondMovIntFP<CPURegs, FGR64, 17, 18, "movz.d">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000152 def MOVZ_I64_D64 : CondMovIntFP<CPU64Regs, FGR64, 17, 18, "movz.d"> {
153 let isCodeGenOnly = 1;
154 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000155 def MOVN_I_D64 : CondMovIntFP<CPURegs, FGR64, 17, 19, "movn.d">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000156 def MOVN_I64_D64 : CondMovIntFP<CPU64Regs, FGR64, 17, 19, "movn.d"> {
157 let isCodeGenOnly = 1;
158 }
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000159}
160
161def MOVT_I : CondMovFPInt<CPURegs, MipsCMovFP_T, 1, "movt">;
162def MOVT_I64 : CondMovFPInt<CPU64Regs, MipsCMovFP_T, 1, "movt">,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000163 Requires<[HasMips64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000164 let DecoderNamespace = "Mips64";
165}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000166
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000167def MOVF_I : CondMovFPInt<CPURegs, MipsCMovFP_F, 0, "movf">;
168def MOVF_I64 : CondMovFPInt<CPU64Regs, MipsCMovFP_F, 0, "movf">,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000169 Requires<[HasMips64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000170 let DecoderNamespace = "Mips64";
171}
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000172
173def MOVT_S : CondMovFPFP<FGR32, MipsCMovFP_T, 16, 1, "movt.s">;
174def MOVF_S : CondMovFPFP<FGR32, MipsCMovFP_F, 16, 0, "movf.s">;
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000175
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000176let Predicates = [NotFP64bit, HasStandardEncoding] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000177 def MOVT_D32 : CondMovFPFP<AFGR64, MipsCMovFP_T, 17, 1, "movt.d">;
178 def MOVF_D32 : CondMovFPFP<AFGR64, MipsCMovFP_F, 17, 0, "movf.d">;
179}
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000180let Predicates = [IsFP64bit, HasStandardEncoding],
181 DecoderNamespace = "Mips64" in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000182 def MOVT_D64 : CondMovFPFP<FGR64, MipsCMovFP_T, 17, 1, "movt.d">;
183 def MOVF_D64 : CondMovFPFP<FGR64, MipsCMovFP_F, 17, 0, "movf.d">;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000184}
185
186// Instantiation of conditional move patterns.
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000187defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>;
188defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>;
Akira Hatanaka2b409b62012-05-09 02:29:29 +0000189defm : MovzPats2<CPURegs, CPURegs, MOVZ_I_I, XORi>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000190let Predicates = [HasMips64, HasStandardEncoding] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000191 defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>;
192 defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64,
193 SLTiu64>;
194 defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64,
195 SLTiu64>;
196 defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>;
197 defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>;
198 defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>;
Akira Hatanaka2b409b62012-05-09 02:29:29 +0000199 defm : MovzPats2<CPURegs, CPU64Regs, MOVZ_I_I64, XORi>;
200 defm : MovzPats2<CPU64Regs, CPURegs, MOVZ_I64_I, XORi64>;
201 defm : MovzPats2<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XORi64>;
Akira Hatanaka8f3af872011-10-17 18:43:19 +0000202}
203
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000204defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000205let Predicates = [HasMips64, HasStandardEncoding] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000206 defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>;
207 defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>;
208 defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>;
209}
210
211defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>;
212defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>;
213defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000214let Predicates = [HasMips64, HasStandardEncoding] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000215 defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64,
216 SLTiu64>;
217 defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>;
218 defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>;
219}
220
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000221let Predicates = [NotFP64bit, HasStandardEncoding] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000222 defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>;
223 defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>;
224 defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>;
225}
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000226let Predicates = [IsFP64bit, HasStandardEncoding] in {
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000227 defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>;
228 defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64,
229 SLTiu64>;
230 defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>;
231 defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>;
232 defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>;
233 defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>;
234}