blob: bdeb63ffbd69059a3bcec228c85df0249ce7031a [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- X86InstrShiftRotate.td - Shift and Rotate Instrs ---*- tablegen -*-===//
2//
Chris Lattner5f58e842010-10-05 07:00:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner5f58e842010-10-05 07:00:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the shift and rotate instructions.
11//
12//===----------------------------------------------------------------------===//
13
14// FIXME: Someone needs to smear multipattern goodness all over this file.
15
16let Defs = [EFLAGS] in {
17
18let Constraints = "$src1 = $dst" in {
19let Uses = [CL] in {
20def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1),
21 "shl{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000022 [(set GR8:$dst, (shl GR8:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000023def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
24 "shl{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000025 [(set GR16:$dst, (shl GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +000026def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
27 "shl{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000028 [(set GR32:$dst, (shl GR32:$src1, CL))], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +000029def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelb1666b92012-01-03 18:22:10 +000030 "shl{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000031 [(set GR64:$dst, (shl GR64:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000032} // Uses = [CL]
33
34def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
35 "shl{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +000036 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000037
38let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
39def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
40 "shl{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +000041 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))], IIC_SR>,
42 OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +000043def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
44 "shl{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +000045 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +000046def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst),
47 (ins GR64:$src1, i8imm:$src2),
48 "shl{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +000049 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))],
50 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000051
52// NOTE: We don't include patterns for shifts of a register by one, because
Chris Lattner5249ff32010-10-05 07:13:35 +000053// 'add reg,reg' is cheaper (and we have a Pat pattern for shift-by-one).
Chris Lattner5f58e842010-10-05 07:00:12 +000054def SHL8r1 : I<0xD0, MRM4r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +000055 "shl{b}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000056def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +000057 "shl{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +000058def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +000059 "shl{l}\t$dst", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +000060def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +000061 "shl{q}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000062} // isConvertibleToThreeAddress = 1
63} // Constraints = "$src = $dst"
64
65
Chris Lattner5249ff32010-10-05 07:13:35 +000066// FIXME: Why do we need an explicit "Uses = [CL]" when the instr has a pattern
67// using CL?
Chris Lattner5f58e842010-10-05 07:00:12 +000068let Uses = [CL] in {
69def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
70 "shl{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000071 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000072def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
73 "shl{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000074 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)], IIC_SR>,
75 OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +000076def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
77 "shl{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000078 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +000079def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Devang Patelb1666b92012-01-03 18:22:10 +000080 "shl{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +000081 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000082}
83def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
84 "shl{b}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +000085 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
86 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +000087def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
88 "shl{w}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +000089 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
90 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +000091 OpSize;
92def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
93 "shl{l}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +000094 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
95 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +000096def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
97 "shl{q}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +000098 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
99 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000100
101// Shift by 1
102def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
103 "shl{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000104 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)],
105 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000106def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
107 "shl{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000108 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)],
109 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000110 OpSize;
111def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
112 "shl{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000113 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)],
114 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000115def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
116 "shl{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000117 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)],
118 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000119
120let Constraints = "$src1 = $dst" in {
121let Uses = [CL] in {
122def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src1),
123 "shr{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000124 [(set GR8:$dst, (srl GR8:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000125def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
126 "shr{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000127 [(set GR16:$dst, (srl GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000128def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
129 "shr{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000130 [(set GR32:$dst, (srl GR32:$src1, CL))], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000131def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelb1666b92012-01-03 18:22:10 +0000132 "shr{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000133 [(set GR64:$dst, (srl GR64:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000134}
135
136def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
137 "shr{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000138 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000139def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
140 "shr{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000141 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))],
142 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000143def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
144 "shr{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000145 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))],
146 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000147def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
148 "shr{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000149 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000150
Chris Lattner5249ff32010-10-05 07:13:35 +0000151// Shift right by 1
Chris Lattner5f58e842010-10-05 07:00:12 +0000152def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
153 "shr{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000154 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000155def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
156 "shr{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000157 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000158def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
159 "shr{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000160 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000161def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
162 "shr{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000163 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000164} // Constraints = "$src = $dst"
165
166
167let Uses = [CL] in {
168def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
169 "shr{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000170 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000171def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
172 "shr{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000173 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)], IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000174 OpSize;
175def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
176 "shr{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000177 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000178def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Devang Patelb1666b92012-01-03 18:22:10 +0000179 "shr{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000180 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000181}
182def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
183 "shr{b}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000184 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
185 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000186def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
187 "shr{w}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000188 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
189 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000190 OpSize;
191def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
192 "shr{l}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000193 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
194 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000195def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
196 "shr{q}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000197 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
198 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000199
200// Shift by 1
201def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
202 "shr{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000203 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)],
204 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000205def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
206 "shr{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000207 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)],
208 IIC_SR>,OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000209def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
210 "shr{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000211 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)],
212 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000213def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
214 "shr{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000215 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)],
216 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000217
218let Constraints = "$src1 = $dst" in {
219let Uses = [CL] in {
220def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
221 "sar{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000222 [(set GR8:$dst, (sra GR8:$src1, CL))],
223 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000224def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
225 "sar{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000226 [(set GR16:$dst, (sra GR16:$src1, CL))],
227 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000228def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
229 "sar{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000230 [(set GR32:$dst, (sra GR32:$src1, CL))],
231 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000232def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelb1666b92012-01-03 18:22:10 +0000233 "sar{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000234 [(set GR64:$dst, (sra GR64:$src1, CL))],
235 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000236}
237
238def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
239 "sar{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000240 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))],
241 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000242def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
243 "sar{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000244 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))],
245 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000246 OpSize;
247def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
248 "sar{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000249 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))],
250 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000251def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst),
252 (ins GR64:$src1, i8imm:$src2),
253 "sar{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000254 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))],
255 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000256
257// Shift by 1
258def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
259 "sar{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000260 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))],
261 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000262def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
263 "sar{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000264 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))],
265 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000266def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
267 "sar{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000268 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))],
269 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000270def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
271 "sar{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000272 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))],
273 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000274} // Constraints = "$src = $dst"
275
276
277let Uses = [CL] in {
278def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
279 "sar{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000280 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)],
281 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000282def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
283 "sar{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000284 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)],
285 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000286def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
287 "sar{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000288 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)],
289 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000290def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Devang Patelb1666b92012-01-03 18:22:10 +0000291 "sar{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000292 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)],
293 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000294}
295def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
296 "sar{b}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000297 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
298 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000299def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
300 "sar{w}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000301 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
302 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000303 OpSize;
304def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
305 "sar{l}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000306 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
307 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000308def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
309 "sar{q}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000310 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
311 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000312
313// Shift by 1
314def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
315 "sar{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000316 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)],
317 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000318def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
319 "sar{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000320 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)],
321 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000322 OpSize;
323def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
324 "sar{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000325 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)],
326 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000327def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
328 "sar{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000329 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)],
330 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000331
332//===----------------------------------------------------------------------===//
333// Rotate instructions
334//===----------------------------------------------------------------------===//
335
336let Constraints = "$src1 = $dst" in {
337def RCL8r1 : I<0xD0, MRM2r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000338 "rcl{b}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000339def RCL8ri : Ii8<0xC0, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000340 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000341let Uses = [CL] in
342def RCL8rCL : I<0xD2, MRM2r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000343 "rcl{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000344
345def RCL16r1 : I<0xD1, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000346 "rcl{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000347def RCL16ri : Ii8<0xC1, MRM2r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000348 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner5249ff32010-10-05 07:13:35 +0000349let Uses = [CL] in
350def RCL16rCL : I<0xD3, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000351 "rcl{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000352
353def RCL32r1 : I<0xD1, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000354 "rcl{l}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000355def RCL32ri : Ii8<0xC1, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000356 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000357let Uses = [CL] in
358def RCL32rCL : I<0xD3, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000359 "rcl{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000360
361
362def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000363 "rcl{q}\t$dst", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000364def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000365 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000366let Uses = [CL] in
367def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000368 "rcl{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000369
370
Chris Lattner5f58e842010-10-05 07:00:12 +0000371def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000372 "rcr{b}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000373def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000374 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000375let Uses = [CL] in
376def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000377 "rcr{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000378
379def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000380 "rcr{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000381def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000382 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner5249ff32010-10-05 07:13:35 +0000383let Uses = [CL] in
384def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000385 "rcr{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000386
387def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000388 "rcr{l}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000389def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000390 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000391let Uses = [CL] in
392def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000393 "rcr{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000394
395def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000396 "rcr{q}\t$dst", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000397def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000398 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000399let Uses = [CL] in
400def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src1),
Andrew Trick922d3142012-02-01 23:20:51 +0000401 "rcr{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000402
Chris Lattner5f58e842010-10-05 07:00:12 +0000403} // Constraints = "$src = $dst"
404
405def RCL8m1 : I<0xD0, MRM2m, (outs), (ins i8mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000406 "rcl{b}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000407def RCL8mi : Ii8<0xC0, MRM2m, (outs), (ins i8mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000408 "rcl{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000409def RCL16m1 : I<0xD1, MRM2m, (outs), (ins i16mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000410 "rcl{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000411def RCL16mi : Ii8<0xC1, MRM2m, (outs), (ins i16mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000412 "rcl{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000413def RCL32m1 : I<0xD1, MRM2m, (outs), (ins i32mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000414 "rcl{l}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000415def RCL32mi : Ii8<0xC1, MRM2m, (outs), (ins i32mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000416 "rcl{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000417def RCL64m1 : RI<0xD1, MRM2m, (outs), (ins i64mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000418 "rcl{q}\t$dst", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000419def RCL64mi : RIi8<0xC1, MRM2m, (outs), (ins i64mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000420 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000421
Chris Lattner5f58e842010-10-05 07:00:12 +0000422def RCR8m1 : I<0xD0, MRM3m, (outs), (ins i8mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000423 "rcr{b}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000424def RCR8mi : Ii8<0xC0, MRM3m, (outs), (ins i8mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000425 "rcr{b}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000426def RCR16m1 : I<0xD1, MRM3m, (outs), (ins i16mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000427 "rcr{w}\t$dst", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000428def RCR16mi : Ii8<0xC1, MRM3m, (outs), (ins i16mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000429 "rcr{w}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000430def RCR32m1 : I<0xD1, MRM3m, (outs), (ins i32mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000431 "rcr{l}\t$dst", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000432def RCR32mi : Ii8<0xC1, MRM3m, (outs), (ins i32mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000433 "rcr{l}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000434def RCR64m1 : RI<0xD1, MRM3m, (outs), (ins i64mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000435 "rcr{q}\t$dst", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000436def RCR64mi : RIi8<0xC1, MRM3m, (outs), (ins i64mem:$dst, i8imm:$cnt),
Andrew Trick922d3142012-02-01 23:20:51 +0000437 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000438
439let Uses = [CL] in {
440def RCL8mCL : I<0xD2, MRM2m, (outs), (ins i8mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000441 "rcl{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000442def RCL16mCL : I<0xD3, MRM2m, (outs), (ins i16mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000443 "rcl{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000444def RCL32mCL : I<0xD3, MRM2m, (outs), (ins i32mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000445 "rcl{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000446def RCL64mCL : RI<0xD3, MRM2m, (outs), (ins i64mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000447 "rcl{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000448
Chris Lattner5f58e842010-10-05 07:00:12 +0000449def RCR8mCL : I<0xD2, MRM3m, (outs), (ins i8mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000450 "rcr{b}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000451def RCR16mCL : I<0xD3, MRM3m, (outs), (ins i16mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000452 "rcr{w}\t{%cl, $dst|$dst, CL}", [], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000453def RCR32mCL : I<0xD3, MRM3m, (outs), (ins i32mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000454 "rcr{l}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000455def RCR64mCL : RI<0xD3, MRM3m, (outs), (ins i64mem:$dst),
Andrew Trick922d3142012-02-01 23:20:51 +0000456 "rcr{q}\t{%cl, $dst|$dst, CL}", [], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000457}
458
459let Constraints = "$src1 = $dst" in {
460// FIXME: provide shorter instructions when imm8 == 1
461let Uses = [CL] in {
462def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
463 "rol{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000464 [(set GR8:$dst, (rotl GR8:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000465def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
466 "rol{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000467 [(set GR16:$dst, (rotl GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000468def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
469 "rol{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000470 [(set GR32:$dst, (rotl GR32:$src1, CL))], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000471def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelb1666b92012-01-03 18:22:10 +0000472 "rol{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000473 [(set GR64:$dst, (rotl GR64:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000474}
475
476def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
477 "rol{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000478 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000479def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
480 "rol{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000481 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))],
482 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000483 OpSize;
484def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
485 "rol{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000486 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))],
487 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000488def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst),
489 (ins GR64:$src1, i8imm:$src2),
490 "rol{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000491 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))],
492 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000493
494// Rotate by 1
495def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
496 "rol{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000497 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))],
498 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000499def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
500 "rol{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000501 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))],
502 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000503def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
504 "rol{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000505 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))],
506 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000507def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
508 "rol{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000509 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))],
510 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000511} // Constraints = "$src = $dst"
512
513let Uses = [CL] in {
514def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
515 "rol{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000516 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)],
517 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000518def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
519 "rol{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000520 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)],
521 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000522def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
523 "rol{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000524 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)],
525 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000526def ROL64mCL : RI<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Devang Patelb1666b92012-01-03 18:22:10 +0000527 "rol{q}\t{%cl, $dst|$dst, %cl}",
Andrew Trick922d3142012-02-01 23:20:51 +0000528 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)],
529 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000530}
Chris Lattner5249ff32010-10-05 07:13:35 +0000531def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src1),
532 "rol{b}\t{$src1, $dst|$dst, $src1}",
Andrew Trick922d3142012-02-01 23:20:51 +0000533 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src1)), addr:$dst)],
534 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000535def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src1),
536 "rol{w}\t{$src1, $dst|$dst, $src1}",
Andrew Trick922d3142012-02-01 23:20:51 +0000537 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src1)), addr:$dst)],
538 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000539 OpSize;
Chris Lattner5249ff32010-10-05 07:13:35 +0000540def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src1),
541 "rol{l}\t{$src1, $dst|$dst, $src1}",
Andrew Trick922d3142012-02-01 23:20:51 +0000542 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src1)), addr:$dst)],
543 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000544def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src1),
545 "rol{q}\t{$src1, $dst|$dst, $src1}",
Andrew Trick922d3142012-02-01 23:20:51 +0000546 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src1)), addr:$dst)],
547 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000548
549// Rotate by 1
550def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
551 "rol{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000552 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)],
553 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000554def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
555 "rol{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000556 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)],
557 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000558 OpSize;
559def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
560 "rol{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000561 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)],
562 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000563def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
564 "rol{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000565 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)],
566 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000567
568let Constraints = "$src1 = $dst" in {
569let Uses = [CL] in {
570def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
571 "ror{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000572 [(set GR8:$dst, (rotr GR8:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000573def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
574 "ror{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000575 [(set GR16:$dst, (rotr GR16:$src1, CL))], IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000576def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
577 "ror{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000578 [(set GR32:$dst, (rotr GR32:$src1, CL))], IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000579def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Devang Patelb1666b92012-01-03 18:22:10 +0000580 "ror{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000581 [(set GR64:$dst, (rotr GR64:$src1, CL))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000582}
583
584def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
585 "ror{b}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000586 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))], IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000587def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
588 "ror{w}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000589 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))],
590 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000591 OpSize;
592def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
593 "ror{l}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000594 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))],
595 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000596def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst),
597 (ins GR64:$src1, i8imm:$src2),
598 "ror{q}\t{$src2, $dst|$dst, $src2}",
Andrew Trick922d3142012-02-01 23:20:51 +0000599 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))],
600 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000601
602// Rotate by 1
603def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
604 "ror{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000605 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))],
606 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000607def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
608 "ror{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000609 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))],
610 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000611def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
612 "ror{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000613 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))],
614 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000615def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
616 "ror{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000617 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))],
618 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000619} // Constraints = "$src = $dst"
620
621let Uses = [CL] in {
622def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
623 "ror{b}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000624 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)],
625 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000626def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
627 "ror{w}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000628 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)],
629 IIC_SR>, OpSize;
Chris Lattner5f58e842010-10-05 07:00:12 +0000630def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
631 "ror{l}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000632 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)],
633 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000634def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Devang Patelb1666b92012-01-03 18:22:10 +0000635 "ror{q}\t{%cl, $dst|$dst, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000636 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)],
637 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000638}
639def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
640 "ror{b}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000641 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)],
642 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000643def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
644 "ror{w}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000645 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)],
646 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000647 OpSize;
648def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
649 "ror{l}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000650 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)],
651 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000652def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
653 "ror{q}\t{$src, $dst|$dst, $src}",
Andrew Trick922d3142012-02-01 23:20:51 +0000654 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)],
655 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000656
657// Rotate by 1
658def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
659 "ror{b}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000660 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)],
661 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000662def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
663 "ror{w}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000664 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)],
665 IIC_SR>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000666 OpSize;
667def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
668 "ror{l}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000669 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)],
670 IIC_SR>;
Chris Lattner5249ff32010-10-05 07:13:35 +0000671def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
672 "ror{q}\t$dst",
Andrew Trick922d3142012-02-01 23:20:51 +0000673 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)],
674 IIC_SR>;
Chris Lattner5f58e842010-10-05 07:00:12 +0000675
676
677//===----------------------------------------------------------------------===//
678// Double shift instructions (generalizations of rotate)
679//===----------------------------------------------------------------------===//
680
681let Constraints = "$src1 = $dst" in {
682
683let Uses = [CL] in {
Chris Lattner5f58e842010-10-05 07:00:12 +0000684def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst),
685 (ins GR16:$src1, GR16:$src2),
686 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000687 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))],
688 IIC_SHD16_REG_CL>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000689 TB, OpSize;
690def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst),
691 (ins GR16:$src1, GR16:$src2),
692 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000693 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))],
694 IIC_SHD16_REG_CL>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000695 TB, OpSize;
Chris Lattner5249ff32010-10-05 07:13:35 +0000696def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst),
697 (ins GR32:$src1, GR32:$src2),
698 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000699 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))],
700 IIC_SHD32_REG_CL>, TB;
Chris Lattner5249ff32010-10-05 07:13:35 +0000701def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst),
702 (ins GR32:$src1, GR32:$src2),
703 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000704 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))],
705 IIC_SHD32_REG_CL>, TB;
Chris Lattner5249ff32010-10-05 07:13:35 +0000706def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst),
707 (ins GR64:$src1, GR64:$src2),
Devang Patelb1666b92012-01-03 18:22:10 +0000708 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000709 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))],
710 IIC_SHD64_REG_CL>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000711 TB;
712def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst),
713 (ins GR64:$src1, GR64:$src2),
Devang Patelb1666b92012-01-03 18:22:10 +0000714 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Andrew Trick922d3142012-02-01 23:20:51 +0000715 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))],
716 IIC_SHD64_REG_CL>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000717 TB;
Chris Lattner5f58e842010-10-05 07:00:12 +0000718}
719
720let isCommutable = 1 in { // These instructions commute to each other.
Chris Lattner5f58e842010-10-05 07:00:12 +0000721def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
722 (outs GR16:$dst),
723 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
724 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
725 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000726 (i8 imm:$src3)))], IIC_SHD16_REG_IM>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000727 TB, OpSize;
728def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
729 (outs GR16:$dst),
730 (ins GR16:$src1, GR16:$src2, i8imm:$src3),
731 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
732 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000733 (i8 imm:$src3)))], IIC_SHD16_REG_IM>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000734 TB, OpSize;
Chris Lattner5249ff32010-10-05 07:13:35 +0000735def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
736 (outs GR32:$dst),
737 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
738 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
739 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000740 (i8 imm:$src3)))], IIC_SHD32_REG_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000741 TB;
742def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
743 (outs GR32:$dst),
744 (ins GR32:$src1, GR32:$src2, i8imm:$src3),
745 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
746 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000747 (i8 imm:$src3)))], IIC_SHD32_REG_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000748 TB;
749def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
750 (outs GR64:$dst),
751 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
752 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
753 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000754 (i8 imm:$src3)))], IIC_SHD64_REG_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000755 TB;
756def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
757 (outs GR64:$dst),
758 (ins GR64:$src1, GR64:$src2, i8imm:$src3),
759 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
760 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000761 (i8 imm:$src3)))], IIC_SHD64_REG_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000762 TB;
Chris Lattner5f58e842010-10-05 07:00:12 +0000763}
764} // Constraints = "$src = $dst"
765
766let Uses = [CL] in {
Chris Lattner5249ff32010-10-05 07:13:35 +0000767def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
768 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
769 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Andrew Trick922d3142012-02-01 23:20:51 +0000770 addr:$dst)], IIC_SHD16_MEM_CL>, TB, OpSize;
Chris Lattner5249ff32010-10-05 07:13:35 +0000771def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
772 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
773 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Andrew Trick922d3142012-02-01 23:20:51 +0000774 addr:$dst)], IIC_SHD16_MEM_CL>, TB, OpSize;
Chris Lattner5249ff32010-10-05 07:13:35 +0000775
Chris Lattner5f58e842010-10-05 07:00:12 +0000776def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
777 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
778 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Andrew Trick922d3142012-02-01 23:20:51 +0000779 addr:$dst)], IIC_SHD32_MEM_CL>, TB;
Chris Lattner5f58e842010-10-05 07:00:12 +0000780def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
781 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
782 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Andrew Trick922d3142012-02-01 23:20:51 +0000783 addr:$dst)], IIC_SHD32_MEM_CL>, TB;
Chris Lattner5249ff32010-10-05 07:13:35 +0000784
785def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Devang Patelb1666b92012-01-03 18:22:10 +0000786 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Chris Lattner5249ff32010-10-05 07:13:35 +0000787 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
Andrew Trick922d3142012-02-01 23:20:51 +0000788 addr:$dst)], IIC_SHD64_MEM_CL>, TB;
Chris Lattner5249ff32010-10-05 07:13:35 +0000789def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Devang Patelb1666b92012-01-03 18:22:10 +0000790 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Chris Lattner5249ff32010-10-05 07:13:35 +0000791 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
Andrew Trick922d3142012-02-01 23:20:51 +0000792 addr:$dst)], IIC_SHD64_MEM_CL>, TB;
Chris Lattner5f58e842010-10-05 07:00:12 +0000793}
Chris Lattner5249ff32010-10-05 07:13:35 +0000794
795def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
796 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
797 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
798 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000799 (i8 imm:$src3)), addr:$dst)],
800 IIC_SHD16_MEM_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000801 TB, OpSize;
802def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
803 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
804 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
805 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000806 (i8 imm:$src3)), addr:$dst)],
807 IIC_SHD16_MEM_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000808 TB, OpSize;
809
Chris Lattner5f58e842010-10-05 07:00:12 +0000810def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
811 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
812 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
813 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000814 (i8 imm:$src3)), addr:$dst)],
815 IIC_SHD32_MEM_IM>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000816 TB;
817def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
818 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
819 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
820 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000821 (i8 imm:$src3)), addr:$dst)],
822 IIC_SHD32_MEM_IM>,
Chris Lattner5f58e842010-10-05 07:00:12 +0000823 TB;
824
Chris Lattner5249ff32010-10-05 07:13:35 +0000825def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
826 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
827 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
828 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000829 (i8 imm:$src3)), addr:$dst)],
830 IIC_SHD64_MEM_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000831 TB;
832def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
833 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
834 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
835 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
Andrew Trick922d3142012-02-01 23:20:51 +0000836 (i8 imm:$src3)), addr:$dst)],
837 IIC_SHD64_MEM_IM>,
Chris Lattner5249ff32010-10-05 07:13:35 +0000838 TB;
839
Chris Lattner5f58e842010-10-05 07:00:12 +0000840} // Defs = [EFLAGS]
841
Craig Topper5679ec32011-10-23 22:18:24 +0000842multiclass bmi_rotate<string asm, RegisterClass RC, X86MemOperand x86memop> {
843let neverHasSideEffects = 1 in {
844 def ri : Ii8<0xF0, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, i8imm:$src2),
845 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
846 []>, TAXD, VEX;
Craig Topper75485d62011-10-23 07:34:00 +0000847 let mayLoad = 1 in
Craig Topper5679ec32011-10-23 22:18:24 +0000848 def mi : Ii8<0xF0, MRMSrcMem, (outs RC:$dst),
849 (ins x86memop:$src1, i8imm:$src2),
850 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
851 []>, TAXD, VEX;
852}
853}
Craig Topper75485d62011-10-23 07:34:00 +0000854
Craig Topper5679ec32011-10-23 22:18:24 +0000855multiclass bmi_shift<string asm, RegisterClass RC, X86MemOperand x86memop> {
856let neverHasSideEffects = 1 in {
857 def rr : I<0xF7, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
858 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
859 VEX_4VOp3;
Craig Topper75485d62011-10-23 07:34:00 +0000860 let mayLoad = 1 in
Craig Topper5679ec32011-10-23 22:18:24 +0000861 def rm : I<0xF7, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src1, RC:$src2),
862 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
863 VEX_4VOp3;
864}
865}
866
867let Predicates = [HasBMI2] in {
868 defm RORX32 : bmi_rotate<"rorx{l}", GR32, i32mem>;
869 defm RORX64 : bmi_rotate<"rorx{q}", GR64, i64mem>, VEX_W;
870 defm SARX32 : bmi_shift<"sarx{l}", GR32, i32mem>, T8XS;
871 defm SARX64 : bmi_shift<"sarx{q}", GR64, i64mem>, T8XS, VEX_W;
872 defm SHRX32 : bmi_shift<"shrx{l}", GR32, i32mem>, T8XD;
873 defm SHRX64 : bmi_shift<"shrx{q}", GR64, i64mem>, T8XD, VEX_W;
874 defm SHLX32 : bmi_shift<"shlx{l}", GR32, i32mem>, T8, OpSize;
875 defm SHLX64 : bmi_shift<"shlx{q}", GR64, i64mem>, T8, OpSize, VEX_W;
Craig Topper75485d62011-10-23 07:34:00 +0000876}