blob: aaa5845d66e872098e80788151633528fb01bb53 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000016#include "llvm/MC/MCObjectWriter.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000017#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000018#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar1a9158c2010-03-19 10:43:26 +000019#include "llvm/MC/MachObjectWriter.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000020#include "llvm/Support/ErrorHandling.h"
21#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000022#include "llvm/Target/TargetRegistry.h"
23#include "llvm/Target/TargetAsmBackend.h"
24using namespace llvm;
25
26namespace {
27
Daniel Dunbar87190c42010-03-19 09:28:12 +000028static unsigned getFixupKindLog2Size(unsigned Kind) {
29 switch (Kind) {
30 default: assert(0 && "invalid fixup kind!");
31 case X86::reloc_pcrel_1byte:
32 case FK_Data_1: return 0;
33 case FK_Data_2: return 1;
34 case X86::reloc_pcrel_4byte:
35 case X86::reloc_riprel_4byte:
36 case X86::reloc_riprel_4byte_movq_load:
37 case FK_Data_4: return 2;
38 case FK_Data_8: return 3;
39 }
40}
41
Daniel Dunbar12783d12010-02-21 21:54:14 +000042class X86AsmBackend : public TargetAsmBackend {
43public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000044 X86AsmBackend(const Target &T)
Daniel Dunbar12783d12010-02-21 21:54:14 +000045 : TargetAsmBackend(T) {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000046
Daniel Dunbarc90e30a2010-05-26 15:18:56 +000047 void ApplyFixup(const MCFixup &Fixup, MCDataFragment &DF,
Daniel Dunbar87190c42010-03-19 09:28:12 +000048 uint64_t Value) const {
Daniel Dunbar482ad802010-05-26 15:18:31 +000049 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbar87190c42010-03-19 09:28:12 +000050
Daniel Dunbar482ad802010-05-26 15:18:31 +000051 assert(Fixup.getOffset() + Size <= DF.getContents().size() &&
Daniel Dunbar87190c42010-03-19 09:28:12 +000052 "Invalid fixup offset!");
53 for (unsigned i = 0; i != Size; ++i)
Daniel Dunbar482ad802010-05-26 15:18:31 +000054 DF.getContents()[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbar87190c42010-03-19 09:28:12 +000055 }
Daniel Dunbar82968002010-03-23 01:39:09 +000056
Daniel Dunbar337055e2010-03-23 03:13:05 +000057 bool MayNeedRelaxation(const MCInst &Inst,
Daniel Dunbarc90e30a2010-05-26 15:18:56 +000058 const SmallVectorImpl<MCFixup> &Fixups) const;
Daniel Dunbar337055e2010-03-23 03:13:05 +000059
Daniel Dunbar82968002010-03-23 01:39:09 +000060 void RelaxInstruction(const MCInstFragment *IF, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000061
62 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +000063};
64
Daniel Dunbar82968002010-03-23 01:39:09 +000065static unsigned getRelaxedOpcode(unsigned Op) {
66 switch (Op) {
67 default:
68 return Op;
69
70 case X86::JAE_1: return X86::JAE_4;
71 case X86::JA_1: return X86::JA_4;
72 case X86::JBE_1: return X86::JBE_4;
73 case X86::JB_1: return X86::JB_4;
74 case X86::JE_1: return X86::JE_4;
75 case X86::JGE_1: return X86::JGE_4;
76 case X86::JG_1: return X86::JG_4;
77 case X86::JLE_1: return X86::JLE_4;
78 case X86::JL_1: return X86::JL_4;
Daniel Dunbard94406a2010-05-19 17:20:58 +000079 case X86::TAILJMP_1:
Daniel Dunbar82968002010-03-23 01:39:09 +000080 case X86::JMP_1: return X86::JMP_4;
81 case X86::JNE_1: return X86::JNE_4;
82 case X86::JNO_1: return X86::JNO_4;
83 case X86::JNP_1: return X86::JNP_4;
84 case X86::JNS_1: return X86::JNS_4;
85 case X86::JO_1: return X86::JO_4;
86 case X86::JP_1: return X86::JP_4;
87 case X86::JS_1: return X86::JS_4;
88 }
89}
90
Daniel Dunbar337055e2010-03-23 03:13:05 +000091bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst,
Daniel Dunbarc90e30a2010-05-26 15:18:56 +000092 const SmallVectorImpl<MCFixup> &Fixups) const {
Daniel Dunbar337055e2010-03-23 03:13:05 +000093 for (unsigned i = 0, e = Fixups.size(); i != e; ++i) {
Daniel Dunbarc90e30a2010-05-26 15:18:56 +000094 const MCFixup &F = Fixups[i];
Daniel Dunbar482ad802010-05-26 15:18:31 +000095
Daniel Dunbara5d0b542010-05-06 20:34:01 +000096 // We don't support relaxing anything else currently. Make sure we error out
97 // if we see a non-constant 1 or 2 byte fixup.
98 //
99 // FIXME: We should need to check this here, this is better checked in the
100 // object writer which should be verifying that any final relocations match
101 // the expected fixup. However, that code is more complicated and hasn't
102 // been written yet. See the FIXMEs in MachObjectWriter.cpp.
Daniel Dunbar482ad802010-05-26 15:18:31 +0000103 if ((F.getKind() == FK_Data_1 || F.getKind() == FK_Data_2) &&
104 !isa<MCConstantExpr>(F.getValue()))
Daniel Dunbara5d0b542010-05-06 20:34:01 +0000105 report_fatal_error("unexpected small fixup with a non-constant operand!");
106
107 // Check for a 1byte pcrel fixup, and enforce that we would know how to
108 // relax this instruction.
Daniel Dunbar482ad802010-05-26 15:18:31 +0000109 if (unsigned(F.getKind()) == X86::reloc_pcrel_1byte) {
Daniel Dunbar337055e2010-03-23 03:13:05 +0000110 assert(getRelaxedOpcode(Inst.getOpcode()) != Inst.getOpcode());
111 return true;
112 }
113 }
114
115 return false;
116}
117
Daniel Dunbar82968002010-03-23 01:39:09 +0000118// FIXME: Can tblgen help at all here to verify there aren't other instructions
119// we can relax?
120void X86AsmBackend::RelaxInstruction(const MCInstFragment *IF,
121 MCInst &Res) const {
122 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
123 unsigned RelaxedOp = getRelaxedOpcode(IF->getInst().getOpcode());
124
125 if (RelaxedOp == IF->getInst().getOpcode()) {
126 SmallString<256> Tmp;
127 raw_svector_ostream OS(Tmp);
128 IF->getInst().dump_pretty(OS);
Daniel Dunbarc9adb8c2010-05-26 15:18:13 +0000129 OS << "\n";
Chris Lattner75361b62010-04-07 22:58:41 +0000130 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000131 }
132
133 Res = IF->getInst();
134 Res.setOpcode(RelaxedOp);
135}
136
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000137/// WriteNopData - Write optimal nops to the output file for the \arg Count
138/// bytes. This returns the number of bytes written. It may return 0 if
139/// the \arg Count is more than the maximum optimal nops.
140///
141/// FIXME this is X86 32-bit specific and should move to a better place.
142bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
143 static const uint8_t Nops[16][16] = {
144 // nop
145 {0x90},
146 // xchg %ax,%ax
147 {0x66, 0x90},
148 // nopl (%[re]ax)
149 {0x0f, 0x1f, 0x00},
150 // nopl 0(%[re]ax)
151 {0x0f, 0x1f, 0x40, 0x00},
152 // nopl 0(%[re]ax,%[re]ax,1)
153 {0x0f, 0x1f, 0x44, 0x00, 0x00},
154 // nopw 0(%[re]ax,%[re]ax,1)
155 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
156 // nopl 0L(%[re]ax)
157 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
158 // nopl 0L(%[re]ax,%[re]ax,1)
159 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
160 // nopw 0L(%[re]ax,%[re]ax,1)
161 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
162 // nopw %cs:0L(%[re]ax,%[re]ax,1)
163 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
164 // nopl 0(%[re]ax,%[re]ax,1)
165 // nopw 0(%[re]ax,%[re]ax,1)
166 {0x0f, 0x1f, 0x44, 0x00, 0x00,
167 0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
168 // nopw 0(%[re]ax,%[re]ax,1)
169 // nopw 0(%[re]ax,%[re]ax,1)
170 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00,
171 0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
172 // nopw 0(%[re]ax,%[re]ax,1)
173 // nopl 0L(%[re]ax) */
174 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00,
175 0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
176 // nopl 0L(%[re]ax)
177 // nopl 0L(%[re]ax)
178 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00,
179 0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
180 // nopl 0L(%[re]ax)
181 // nopl 0L(%[re]ax,%[re]ax,1)
182 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00,
183 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00}
184 };
185
186 // Write an optimal sequence for the first 15 bytes.
187 uint64_t OptimalCount = (Count < 16) ? Count : 15;
188 for (uint64_t i = 0, e = OptimalCount; i != e; i++)
189 OW->Write8(Nops[OptimalCount - 1][i]);
190
191 // Finish with single byte nops.
192 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
193 OW->Write8(0x90);
194
195 return true;
196}
197
Daniel Dunbar82968002010-03-23 01:39:09 +0000198/* *** */
199
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000200class ELFX86AsmBackend : public X86AsmBackend {
201public:
202 ELFX86AsmBackend(const Target &T)
203 : X86AsmBackend(T) {
204 HasAbsolutizedSet = true;
205 HasScatteredSymbols = true;
206 }
207
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000208 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
209 return 0;
210 }
211
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000212 bool isVirtualSection(const MCSection &Section) const {
213 const MCSectionELF &SE = static_cast<const MCSectionELF&>(Section);
214 return SE.getType() == MCSectionELF::SHT_NOBITS;;
215 }
216};
217
Matt Fleming7efaef62010-05-21 11:39:07 +0000218class ELFX86_32AsmBackend : public ELFX86AsmBackend {
219public:
220 ELFX86_32AsmBackend(const Target &T)
221 : ELFX86AsmBackend(T) {}
222};
223
224class ELFX86_64AsmBackend : public ELFX86AsmBackend {
225public:
226 ELFX86_64AsmBackend(const Target &T)
227 : ELFX86AsmBackend(T) {}
228};
229
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000230class DarwinX86AsmBackend : public X86AsmBackend {
231public:
232 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000233 : X86AsmBackend(T) {
234 HasAbsolutizedSet = true;
235 HasScatteredSymbols = true;
236 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000237
238 bool isVirtualSection(const MCSection &Section) const {
239 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
240 return (SMO.getType() == MCSectionMachO::S_ZEROFILL ||
Eric Christopher423c9e32010-05-17 21:02:07 +0000241 SMO.getType() == MCSectionMachO::S_GB_ZEROFILL ||
242 SMO.getType() == MCSectionMachO::S_THREAD_LOCAL_ZEROFILL);
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000243 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000244};
245
Daniel Dunbard6e59082010-03-15 21:56:50 +0000246class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
247public:
248 DarwinX86_32AsmBackend(const Target &T)
249 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000250
251 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
252 return new MachObjectWriter(OS, /*Is64Bit=*/false);
253 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000254};
255
256class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
257public:
258 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000259 : DarwinX86AsmBackend(T) {
260 HasReliableSymbolDifference = true;
261 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000262
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000263 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
264 return new MachObjectWriter(OS, /*Is64Bit=*/true);
265 }
266
Daniel Dunbard6e59082010-03-15 21:56:50 +0000267 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
268 // Temporary labels in the string literals sections require symbols. The
269 // issue is that the x86_64 relocation format does not allow symbol +
270 // offset, and so the linker does not have enough information to resolve the
271 // access to the appropriate atom unless an external relocation is used. For
272 // non-cstring sections, we expect the compiler to use a non-temporary label
273 // for anything that could have an addend pointing outside the symbol.
274 //
275 // See <rdar://problem/4765733>.
276 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
277 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
278 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000279
280 virtual bool isSectionAtomizable(const MCSection &Section) const {
281 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
282 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
283 switch (SMO.getType()) {
284 default:
285 return true;
286
287 case MCSectionMachO::S_4BYTE_LITERALS:
288 case MCSectionMachO::S_8BYTE_LITERALS:
289 case MCSectionMachO::S_16BYTE_LITERALS:
290 case MCSectionMachO::S_LITERAL_POINTERS:
291 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
292 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
293 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
294 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
295 case MCSectionMachO::S_INTERPOSING:
296 return false;
297 }
298 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000299};
300
Daniel Dunbar12783d12010-02-21 21:54:14 +0000301}
302
303TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000304 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000305 switch (Triple(TT).getOS()) {
306 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000307 return new DarwinX86_32AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000308 default:
Matt Fleming7efaef62010-05-21 11:39:07 +0000309 return new ELFX86_32AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000310 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000311}
312
313TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000314 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000315 switch (Triple(TT).getOS()) {
316 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000317 return new DarwinX86_64AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000318 default:
Matt Fleming7efaef62010-05-21 11:39:07 +0000319 return new ELFX86_64AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000320 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000321}