blob: 27baa521e84df5280e42a71c8ae5e3e008f4df4b [file] [log] [blame]
Chris Lattnera960d952003-01-13 01:01:59 +00001//===-- PeepholeOptimizer.cpp - X86 Peephole Optimizer --------------------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file contains a peephole optimizer for the X86.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
15#include "llvm/CodeGen/MachineFunctionPass.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000017#include "llvm/Target/MRegisterInfo.h"
Chris Lattner45370762003-12-01 05:15:28 +000018#include "Support/Statistic.h"
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000019#include "Support/STLExtras.h"
20
Chris Lattnere1cc79f2003-11-30 06:13:25 +000021using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000022
Chris Lattnera960d952003-01-13 01:01:59 +000023namespace {
Chris Lattner45370762003-12-01 05:15:28 +000024 Statistic<> NumPHOpts("x86-peephole",
25 "Number of peephole optimization performed");
Chris Lattnera960d952003-01-13 01:01:59 +000026 struct PH : public MachineFunctionPass {
27 virtual bool runOnMachineFunction(MachineFunction &MF);
28
29 bool PeepholeOptimize(MachineBasicBlock &MBB,
30 MachineBasicBlock::iterator &I);
31
32 virtual const char *getPassName() const { return "X86 Peephole Optimizer"; }
33 };
34}
35
Chris Lattnere1cc79f2003-11-30 06:13:25 +000036FunctionPass *llvm::createX86PeepholeOptimizerPass() { return new PH(); }
Chris Lattnera960d952003-01-13 01:01:59 +000037
38bool PH::runOnMachineFunction(MachineFunction &MF) {
39 bool Changed = false;
40
41 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
Chris Lattneree3e4352003-01-16 18:07:13 +000042 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
Chris Lattner45370762003-12-01 05:15:28 +000043 if (PeepholeOptimize(*BI, I)) {
Chris Lattnera960d952003-01-13 01:01:59 +000044 Changed = true;
Chris Lattner45370762003-12-01 05:15:28 +000045 ++NumPHOpts;
46 } else
Chris Lattnera960d952003-01-13 01:01:59 +000047 ++I;
48
49 return Changed;
50}
51
52
53bool PH::PeepholeOptimize(MachineBasicBlock &MBB,
54 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000055 assert(I != MBB.end());
Alkis Evlogimenosf81af212004-02-14 01:18:34 +000056 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000057
58 MachineInstr *MI = I;
59 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattnera960d952003-01-13 01:01:59 +000060 unsigned Size = 0;
61 switch (MI->getOpcode()) {
62 case X86::MOVrr8:
63 case X86::MOVrr16:
64 case X86::MOVrr32: // Destroy X = X copies...
65 if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
66 I = MBB.erase(I);
Chris Lattnera960d952003-01-13 01:01:59 +000067 return true;
68 }
69 return false;
70
Chris Lattner43a5ff82003-10-20 05:53:31 +000071 // A large number of X86 instructions have forms which take an 8-bit
72 // immediate despite the fact that the operands are 16 or 32 bits. Because
73 // this can save three bytes of code size (and icache space), we want to
74 // shrink them if possible.
Chris Lattner55b54812004-02-17 04:26:43 +000075 case X86::IMULrri16: case X86::IMULrri32:
Chris Lattner43a5ff82003-10-20 05:53:31 +000076 assert(MI->getNumOperands() == 3 && "These should all have 3 operands!");
77 if (MI->getOperand(2).isImmediate()) {
78 int Val = MI->getOperand(2).getImmedValue();
79 // If the value is the same when signed extended from 8 bits...
80 if (Val == (signed int)(signed char)Val) {
81 unsigned Opcode;
82 switch (MI->getOpcode()) {
83 default: assert(0 && "Unknown opcode value!");
Chris Lattner55b54812004-02-17 04:26:43 +000084 case X86::IMULrri16: Opcode = X86::IMULrri16b; break;
85 case X86::IMULrri32: Opcode = X86::IMULrri32b; break;
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000086 }
87 unsigned R0 = MI->getOperand(0).getReg();
88 unsigned R1 = MI->getOperand(1).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +000089 I = MBB.insert(MBB.erase(I),
90 BuildMI(Opcode, 2, R0).addReg(R1).addZImm((char)Val));
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000091 return true;
92 }
93 }
94 return false;
95
Chris Lattner651fd552004-02-17 07:36:32 +000096#if 0
Chris Lattner55b54812004-02-17 04:26:43 +000097 case X86::IMULrmi16: case X86::IMULrmi32:
98 assert(MI->getNumOperands() == 6 && "These should all have 6 operands!");
99 if (MI->getOperand(5).isImmediate()) {
100 int Val = MI->getOperand(5).getImmedValue();
101 // If the value is the same when signed extended from 8 bits...
102 if (Val == (signed int)(signed char)Val) {
103 unsigned Opcode;
104 switch (MI->getOpcode()) {
105 default: assert(0 && "Unknown opcode value!");
106 case X86::IMULrmi16: Opcode = X86::IMULrmi16b; break;
107 case X86::IMULrmi32: Opcode = X86::IMULrmi32b; break;
108 }
109 unsigned R0 = MI->getOperand(0).getReg();
110 unsigned R1 = MI->getOperand(1).getReg();
111 unsigned Scale = MI->getOperand(2).getImmedValue();
112 unsigned R2 = MI->getOperand(3).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000113 unsigned Offset = MI->getOperand(4).getImmedValue();
Chris Lattner55b54812004-02-17 04:26:43 +0000114 I = MBB.insert(MBB.erase(I),
Chris Lattner4ff78762004-02-17 05:25:50 +0000115 BuildMI(Opcode, 5, R0).addReg(R1).addZImm(Scale).
Chris Lattner55b54812004-02-17 04:26:43 +0000116 addReg(R2).addSImm(Offset).addZImm((char)Val));
117 return true;
118 }
119 }
120 return false;
Chris Lattner651fd552004-02-17 07:36:32 +0000121#endif
Chris Lattner55b54812004-02-17 04:26:43 +0000122
Alkis Evlogimenos14be6402004-02-04 22:17:40 +0000123 case X86::ADDri16: case X86::ADDri32:
124 case X86::SUBri16: case X86::SUBri32:
125 case X86::ANDri16: case X86::ANDri32:
126 case X86::ORri16: case X86::ORri32:
127 case X86::XORri16: case X86::XORri32:
128 assert(MI->getNumOperands() == 2 && "These should all have 2 operands!");
129 if (MI->getOperand(1).isImmediate()) {
130 int Val = MI->getOperand(1).getImmedValue();
131 // If the value is the same when signed extended from 8 bits...
132 if (Val == (signed int)(signed char)Val) {
133 unsigned Opcode;
134 switch (MI->getOpcode()) {
135 default: assert(0 && "Unknown opcode value!");
Chris Lattner43a5ff82003-10-20 05:53:31 +0000136 case X86::ADDri16: Opcode = X86::ADDri16b; break;
137 case X86::ADDri32: Opcode = X86::ADDri32b; break;
138 case X86::SUBri16: Opcode = X86::SUBri16b; break;
139 case X86::SUBri32: Opcode = X86::SUBri32b; break;
Chris Lattner43a5ff82003-10-20 05:53:31 +0000140 case X86::ANDri16: Opcode = X86::ANDri16b; break;
141 case X86::ANDri32: Opcode = X86::ANDri32b; break;
142 case X86::ORri16: Opcode = X86::ORri16b; break;
143 case X86::ORri32: Opcode = X86::ORri32b; break;
144 case X86::XORri16: Opcode = X86::XORri16b; break;
145 case X86::XORri32: Opcode = X86::XORri32b; break;
146 }
147 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner4ff78762004-02-17 05:25:50 +0000148 I = MBB.insert(MBB.erase(I),
Chris Lattner90c38c82004-02-17 06:02:15 +0000149 BuildMI(Opcode, 1, R0, MOTy::UseAndDef).addZImm((char)Val));
Chris Lattner4ff78762004-02-17 05:25:50 +0000150 return true;
151 }
152 }
153 return false;
154
155
Alkis Evlogimenoscacca822004-02-17 15:10:11 +0000156 case X86::ADDmi16: case X86::ADDmi32:
Chris Lattner4ff78762004-02-17 05:25:50 +0000157 case X86::ANDmi16: case X86::ANDmi32:
158 assert(MI->getNumOperands() == 5 && "These should all have 5 operands!");
159 if (MI->getOperand(4).isImmediate()) {
160 int Val = MI->getOperand(4).getImmedValue();
161 // If the value is the same when signed extended from 8 bits...
162 if (Val == (signed int)(signed char)Val) {
163 unsigned Opcode;
164 switch (MI->getOpcode()) {
165 default: assert(0 && "Unknown opcode value!");
Alkis Evlogimenoscacca822004-02-17 15:10:11 +0000166 case X86::ADDmi16: Opcode = X86::ADDmi16b; break;
167 case X86::ADDmi32: Opcode = X86::ADDmi32b; break;
Chris Lattner4ff78762004-02-17 05:25:50 +0000168 case X86::ANDmi16: Opcode = X86::ANDmi16b; break;
169 case X86::ANDmi32: Opcode = X86::ANDmi32b; break;
170 }
171 unsigned R0 = MI->getOperand(0).getReg();
Chris Lattner90c38c82004-02-17 06:02:15 +0000172 unsigned Scale = MI->getOperand(1).getImmedValue();
173 unsigned R1 = MI->getOperand(2).getReg();
174 unsigned Offset = MI->getOperand(3).getImmedValue();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000175 I = MBB.insert(MBB.erase(I),
Chris Lattner90c38c82004-02-17 06:02:15 +0000176 BuildMI(Opcode, 5).addReg(R0).addZImm(Scale).
177 addReg(R1).addSImm(Offset).addZImm((char)Val));
Chris Lattner43a5ff82003-10-20 05:53:31 +0000178 return true;
179 }
180 }
181 return false;
182
Chris Lattnera960d952003-01-13 01:01:59 +0000183#if 0
Chris Lattner6e173a02004-02-17 06:16:44 +0000184 case X86::MOVri32: Size++;
185 case X86::MOVri16: Size++;
186 case X86::MOVri8:
Chris Lattnera960d952003-01-13 01:01:59 +0000187 // FIXME: We can only do this transformation if we know that flags are not
188 // used here, because XOR clobbers the flags!
189 if (MI->getOperand(1).isImmediate()) { // avoid mov EAX, <value>
190 int Val = MI->getOperand(1).getImmedValue();
191 if (Val == 0) { // mov EAX, 0 -> xor EAX, EAX
192 static const unsigned Opcode[] ={X86::XORrr8,X86::XORrr16,X86::XORrr32};
193 unsigned Reg = MI->getOperand(0).getReg();
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000194 I = MBB.insert(MBB.erase(I),
195 BuildMI(Opcode[Size], 2, Reg).addReg(Reg).addReg(Reg));
Chris Lattnera960d952003-01-13 01:01:59 +0000196 return true;
197 } else if (Val == -1) { // mov EAX, -1 -> or EAX, -1
198 // TODO: 'or Reg, -1' has a smaller encoding than 'mov Reg, -1'
199 }
200 }
201 return false;
202#endif
203 case X86::BSWAPr32: // Change bswap EAX, bswap EAX into nothing
204 if (Next->getOpcode() == X86::BSWAPr32 &&
205 MI->getOperand(0).getReg() == Next->getOperand(0).getReg()) {
206 I = MBB.erase(MBB.erase(I));
Chris Lattnera960d952003-01-13 01:01:59 +0000207 return true;
208 }
209 return false;
210 default:
211 return false;
212 }
213}
Brian Gaeked0fde302003-11-11 22:41:34 +0000214
Chris Lattner45370762003-12-01 05:15:28 +0000215namespace {
216 class UseDefChains : public MachineFunctionPass {
217 std::vector<MachineInstr*> DefiningInst;
218 public:
219 // getDefinition - Return the machine instruction that defines the specified
220 // SSA virtual register.
221 MachineInstr *getDefinition(unsigned Reg) {
Alkis Evlogimenos859a18b2004-02-15 21:37:17 +0000222 assert(MRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattner45370762003-12-01 05:15:28 +0000223 "use-def chains only exist for SSA registers!");
224 assert(Reg - MRegisterInfo::FirstVirtualRegister < DefiningInst.size() &&
225 "Unknown register number!");
226 assert(DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] &&
227 "Unknown register number!");
228 return DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister];
229 }
230
231 // setDefinition - Update the use-def chains to indicate that MI defines
232 // register Reg.
233 void setDefinition(unsigned Reg, MachineInstr *MI) {
234 if (Reg-MRegisterInfo::FirstVirtualRegister >= DefiningInst.size())
235 DefiningInst.resize(Reg-MRegisterInfo::FirstVirtualRegister+1);
236 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = MI;
237 }
238
239 // removeDefinition - Update the use-def chains to forget about Reg
240 // entirely.
241 void removeDefinition(unsigned Reg) {
242 assert(getDefinition(Reg)); // Check validity
243 DefiningInst[Reg-MRegisterInfo::FirstVirtualRegister] = 0;
244 }
245
246 virtual bool runOnMachineFunction(MachineFunction &MF) {
247 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI!=E; ++BI)
248 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000249 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
250 MachineOperand &MO = I->getOperand(i);
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000251 if (MO.isRegister() && MO.isDef() && !MO.isUse() &&
252 MRegisterInfo::isVirtualRegister(MO.getReg()))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000253 setDefinition(MO.getReg(), I);
Chris Lattner45370762003-12-01 05:15:28 +0000254 }
255 }
256 return false;
257 }
258
259 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
260 AU.setPreservesAll();
261 MachineFunctionPass::getAnalysisUsage(AU);
262 }
263
264 virtual void releaseMemory() {
265 std::vector<MachineInstr*>().swap(DefiningInst);
266 }
267 };
268
269 RegisterAnalysis<UseDefChains> X("use-def-chains",
270 "use-def chain construction for machine code");
271}
272
273
274namespace {
275 Statistic<> NumSSAPHOpts("x86-ssa-peephole",
276 "Number of SSA peephole optimization performed");
277
278 /// SSAPH - This pass is an X86-specific, SSA-based, peephole optimizer. This
279 /// pass is really a bad idea: a better instruction selector should completely
280 /// supersume it. However, that will take some time to develop, and the
281 /// simple things this can do are important now.
282 class SSAPH : public MachineFunctionPass {
283 UseDefChains *UDC;
284 public:
285 virtual bool runOnMachineFunction(MachineFunction &MF);
286
287 bool PeepholeOptimize(MachineBasicBlock &MBB,
288 MachineBasicBlock::iterator &I);
289
290 virtual const char *getPassName() const {
291 return "X86 SSA-based Peephole Optimizer";
292 }
293
294 /// Propagate - Set MI[DestOpNo] = Src[SrcOpNo], optionally change the
295 /// opcode of the instruction, then return true.
296 bool Propagate(MachineInstr *MI, unsigned DestOpNo,
297 MachineInstr *Src, unsigned SrcOpNo, unsigned NewOpcode = 0){
298 MI->getOperand(DestOpNo) = Src->getOperand(SrcOpNo);
299 if (NewOpcode) MI->setOpcode(NewOpcode);
300 return true;
301 }
302
303 /// OptimizeAddress - If we can fold the addressing arithmetic for this
304 /// memory instruction into the instruction itself, do so and return true.
305 bool OptimizeAddress(MachineInstr *MI, unsigned OpNo);
306
307 /// getDefininingInst - If the specified operand is a read of an SSA
308 /// register, return the machine instruction defining it, otherwise, return
309 /// null.
310 MachineInstr *getDefiningInst(MachineOperand &MO) {
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000311 if (MO.isDef() || !MO.isRegister() ||
312 !MRegisterInfo::isVirtualRegister(MO.getReg())) return 0;
Chris Lattner45370762003-12-01 05:15:28 +0000313 return UDC->getDefinition(MO.getReg());
314 }
315
316 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
317 AU.addRequired<UseDefChains>();
318 AU.addPreserved<UseDefChains>();
319 MachineFunctionPass::getAnalysisUsage(AU);
320 }
321 };
322}
323
324FunctionPass *llvm::createX86SSAPeepholeOptimizerPass() { return new SSAPH(); }
325
326bool SSAPH::runOnMachineFunction(MachineFunction &MF) {
327 bool Changed = false;
328 bool LocalChanged;
329
330 UDC = &getAnalysis<UseDefChains>();
331
332 do {
333 LocalChanged = false;
334
335 for (MachineFunction::iterator BI = MF.begin(), E = MF.end(); BI != E; ++BI)
336 for (MachineBasicBlock::iterator I = BI->begin(); I != BI->end(); )
337 if (PeepholeOptimize(*BI, I)) {
338 LocalChanged = true;
339 ++NumSSAPHOpts;
340 } else
341 ++I;
342 Changed |= LocalChanged;
343 } while (LocalChanged);
344
345 return Changed;
346}
347
348static bool isValidScaleAmount(unsigned Scale) {
349 return Scale == 1 || Scale == 2 || Scale == 4 || Scale == 8;
350}
351
352/// OptimizeAddress - If we can fold the addressing arithmetic for this
353/// memory instruction into the instruction itself, do so and return true.
354bool SSAPH::OptimizeAddress(MachineInstr *MI, unsigned OpNo) {
355 MachineOperand &BaseRegOp = MI->getOperand(OpNo+0);
356 MachineOperand &ScaleOp = MI->getOperand(OpNo+1);
357 MachineOperand &IndexRegOp = MI->getOperand(OpNo+2);
358 MachineOperand &DisplacementOp = MI->getOperand(OpNo+3);
359
360 unsigned BaseReg = BaseRegOp.hasAllocatedReg() ? BaseRegOp.getReg() : 0;
361 unsigned Scale = ScaleOp.getImmedValue();
362 unsigned IndexReg = IndexRegOp.hasAllocatedReg() ? IndexRegOp.getReg() : 0;
363
364 bool Changed = false;
365
366 // If the base register is unset, and the index register is set with a scale
367 // of 1, move it to be the base register.
368 if (BaseRegOp.hasAllocatedReg() && BaseReg == 0 &&
369 Scale == 1 && IndexReg != 0) {
370 BaseRegOp.setReg(IndexReg);
371 IndexRegOp.setReg(0);
372 return true;
373 }
374
375 // Attempt to fold instructions used by the base register into the instruction
376 if (MachineInstr *DefInst = getDefiningInst(BaseRegOp)) {
377 switch (DefInst->getOpcode()) {
Chris Lattner6e173a02004-02-17 06:16:44 +0000378 case X86::MOVri32:
Chris Lattner45370762003-12-01 05:15:28 +0000379 // If there is no displacement set for this instruction set one now.
380 // FIXME: If we can fold two immediates together, we should do so!
381 if (DisplacementOp.isImmediate() && !DisplacementOp.getImmedValue()) {
382 if (DefInst->getOperand(1).isImmediate()) {
383 BaseRegOp.setReg(0);
384 return Propagate(MI, OpNo+3, DefInst, 1);
385 }
386 }
387 break;
388
389 case X86::ADDrr32:
390 // If the source is a register-register add, and we do not yet have an
391 // index register, fold the add into the memory address.
392 if (IndexReg == 0) {
393 BaseRegOp = DefInst->getOperand(1);
394 IndexRegOp = DefInst->getOperand(2);
395 ScaleOp.setImmedValue(1);
396 return true;
397 }
398 break;
399
Chris Lattner7ddc3fb2004-02-17 06:24:02 +0000400 case X86::SHLri32:
Chris Lattner45370762003-12-01 05:15:28 +0000401 // If this shift could be folded into the index portion of the address if
402 // it were the index register, move it to the index register operand now,
403 // so it will be folded in below.
404 if ((Scale == 1 || (IndexReg == 0 && IndexRegOp.hasAllocatedReg())) &&
405 DefInst->getOperand(2).getImmedValue() < 4) {
406 std::swap(BaseRegOp, IndexRegOp);
407 ScaleOp.setImmedValue(1); Scale = 1;
408 std::swap(IndexReg, BaseReg);
409 Changed = true;
410 break;
411 }
412 }
413 }
414
415 // Attempt to fold instructions used by the index into the instruction
416 if (MachineInstr *DefInst = getDefiningInst(IndexRegOp)) {
417 switch (DefInst->getOpcode()) {
Chris Lattner7ddc3fb2004-02-17 06:24:02 +0000418 case X86::SHLri32: {
Chris Lattner45370762003-12-01 05:15:28 +0000419 // Figure out what the resulting scale would be if we folded this shift.
420 unsigned ResScale = Scale * (1 << DefInst->getOperand(2).getImmedValue());
421 if (isValidScaleAmount(ResScale)) {
422 IndexRegOp = DefInst->getOperand(1);
423 ScaleOp.setImmedValue(ResScale);
424 return true;
425 }
426 break;
427 }
428 }
429 }
430
431 return Changed;
432}
433
434bool SSAPH::PeepholeOptimize(MachineBasicBlock &MBB,
435 MachineBasicBlock::iterator &I) {
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000436 MachineBasicBlock::iterator NextI = next(I);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000437
438 MachineInstr *MI = I;
439 MachineInstr *Next = (NextI != MBB.end()) ? &*NextI : (MachineInstr*)0;
Chris Lattner45370762003-12-01 05:15:28 +0000440
441 bool Changed = false;
442
443 // Scan the operands of this instruction. If any operands are
444 // register-register copies, replace the operand with the source.
445 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i)
446 // Is this an SSA register use?
447 if (MachineInstr *DefInst = getDefiningInst(MI->getOperand(i)))
448 // If the operand is a vreg-vreg copy, it is always safe to replace the
449 // source value with the input operand.
450 if (DefInst->getOpcode() == X86::MOVrr8 ||
451 DefInst->getOpcode() == X86::MOVrr16 ||
452 DefInst->getOpcode() == X86::MOVrr32) {
453 // Don't propagate physical registers into PHI nodes...
454 if (MI->getOpcode() != X86::PHI ||
Chris Lattnerc31ecb92004-02-10 20:55:47 +0000455 (DefInst->getOperand(1).isRegister() &&
456 MRegisterInfo::isVirtualRegister(DefInst->getOperand(1).getReg())))
Chris Lattner45370762003-12-01 05:15:28 +0000457 Changed = Propagate(MI, i, DefInst, 1);
458 }
459
460
461 // Perform instruction specific optimizations.
462 switch (MI->getOpcode()) {
463
464 // Register to memory stores. Format: <base,scale,indexreg,immdisp>, srcreg
Chris Lattnere87331d2004-02-17 06:28:19 +0000465 case X86::MOVmr32: case X86::MOVmr16: case X86::MOVmr8:
Chris Lattner6e173a02004-02-17 06:16:44 +0000466 case X86::MOVmi32: case X86::MOVmi16: case X86::MOVmi8:
Chris Lattner45370762003-12-01 05:15:28 +0000467 // Check to see if we can fold the source instruction into this one...
468 if (MachineInstr *SrcInst = getDefiningInst(MI->getOperand(4))) {
469 switch (SrcInst->getOpcode()) {
470 // Fold the immediate value into the store, if possible.
Chris Lattner6e173a02004-02-17 06:16:44 +0000471 case X86::MOVri8: return Propagate(MI, 4, SrcInst, 1, X86::MOVmi8);
472 case X86::MOVri16: return Propagate(MI, 4, SrcInst, 1, X86::MOVmi16);
473 case X86::MOVri32: return Propagate(MI, 4, SrcInst, 1, X86::MOVmi32);
Chris Lattner45370762003-12-01 05:15:28 +0000474 default: break;
475 }
476 }
477
478 // If we can optimize the addressing expression, do so now.
479 if (OptimizeAddress(MI, 0))
480 return true;
481 break;
482
Chris Lattnere87331d2004-02-17 06:28:19 +0000483 case X86::MOVrm32:
484 case X86::MOVrm16:
485 case X86::MOVrm8:
Chris Lattner45370762003-12-01 05:15:28 +0000486 // If we can optimize the addressing expression, do so now.
487 if (OptimizeAddress(MI, 1))
488 return true;
489 break;
490
491 default: break;
492 }
493
494 return Changed;
495}