blob: e7812d4886773ae7ec8b06c10450b6454f443181 [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "lowersubregs"
11#include "llvm/CodeGen/Passes.h"
12#include "llvm/Function.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
14#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000016#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000017#include "llvm/Target/TargetInstrInfo.h"
18#include "llvm/Target/TargetMachine.h"
19#include "llvm/Support/Debug.h"
20#include "llvm/Support/Compiler.h"
21using namespace llvm;
22
23namespace {
24 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
25 : public MachineFunctionPass {
26 static char ID; // Pass identification, replacement for typeid
27 LowerSubregsInstructionPass() : MachineFunctionPass((intptr_t)&ID) {}
28
29 const char *getPassName() const {
30 return "Subregister lowering instruction pass";
31 }
32
33 /// runOnMachineFunction - pass entry point
34 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000035
36 bool LowerExtract(MachineInstr *MI);
37 bool LowerInsert(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000038 };
39
40 char LowerSubregsInstructionPass::ID = 0;
41}
42
43FunctionPass *llvm::createLowerSubregsPass() {
44 return new LowerSubregsInstructionPass();
45}
46
Christopher Lamb98363222007-08-06 16:33:56 +000047// Returns the Register Class of a physical register.
Christopher Lambbab24742007-07-26 08:18:32 +000048static const TargetRegisterClass *getPhysicalRegisterRegClass(
Dan Gohman6f0d0242008-02-10 18:45:23 +000049 const TargetRegisterInfo &TRI,
Christopher Lambbab24742007-07-26 08:18:32 +000050 unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000051 assert(TargetRegisterInfo::isPhysicalRegister(reg) &&
Christopher Lambbab24742007-07-26 08:18:32 +000052 "reg must be a physical register");
53 // Pick the register class of the right type that contains this physreg.
Dan Gohman6f0d0242008-02-10 18:45:23 +000054 for (TargetRegisterInfo::regclass_iterator I = TRI.regclass_begin(),
55 E = TRI.regclass_end(); I != E; ++I)
Christopher Lambbab24742007-07-26 08:18:32 +000056 if ((*I)->contains(reg))
57 return *I;
58 assert(false && "Couldn't find the register class");
59 return 0;
60}
61
Christopher Lamb98363222007-08-06 16:33:56 +000062bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
63 MachineBasicBlock *MBB = MI->getParent();
64 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +000065 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +000066 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb98363222007-08-06 16:33:56 +000067
68 assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() &&
69 MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() &&
Dan Gohman92dfe202007-09-14 20:33:02 +000070 MI->getOperand(2).isImmediate() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000071
72 unsigned SuperReg = MI->getOperand(1).getReg();
73 unsigned SubIdx = MI->getOperand(2).getImm();
74
Dan Gohman6f0d0242008-02-10 18:45:23 +000075 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000076 "Extract supperg source must be a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +000077 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +000078 unsigned DstReg = MI->getOperand(0).getReg();
79
80 DOUT << "subreg: CONVERTING: " << *MI;
81
82 if (SrcReg != DstReg) {
83 const TargetRegisterClass *TRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +000084 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
85 TRC = getPhysicalRegisterRegClass(TRI, DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +000086 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +000087 TRC = MF.getRegInfo().getRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +000088 }
Dan Gohman6f0d0242008-02-10 18:45:23 +000089 assert(TRC == getPhysicalRegisterRegClass(TRI, SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000090 "Extract subreg and Dst must be of same register class");
91
Owen Andersond10fd972007-12-31 06:32:00 +000092 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
Christopher Lamb98363222007-08-06 16:33:56 +000093 MachineBasicBlock::iterator dMI = MI;
94 DOUT << "subreg: " << *(--dMI);
95 }
96
97 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +000098 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +000099 return true;
100}
101
102
103bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
104 MachineBasicBlock *MBB = MI->getParent();
105 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000106 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000107 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb3feb0172008-03-10 06:12:08 +0000108 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
109 ((MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) ||
110 MI->getOperand(1).isImmediate()) &&
111 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
112 MI->getOperand(3).isImmediate() && "Invalid insert_subreg");
113
114 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lamb98363222007-08-06 16:33:56 +0000115 unsigned SrcReg = 0;
Christopher Lamb3feb0172008-03-10 06:12:08 +0000116 // Check if we're inserting into an implicit value.
117 if (MI->getOperand(1).isImmediate())
Christopher Lamb98363222007-08-06 16:33:56 +0000118 SrcReg = DstReg;
Christopher Lamb3feb0172008-03-10 06:12:08 +0000119 else
Christopher Lamb98363222007-08-06 16:33:56 +0000120 SrcReg = MI->getOperand(1).getReg();
Christopher Lamb3feb0172008-03-10 06:12:08 +0000121 unsigned InsReg = MI->getOperand(2).getReg();
122 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000123
124 assert(SubIdx != 0 && "Invalid index for extract_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000125 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000126
Dan Gohman6f0d0242008-02-10 18:45:23 +0000127 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000128 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000129 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000130 "Insert destination must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000131 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000132 "Inserted value must be in a physical register");
133
134 DOUT << "subreg: CONVERTING: " << *MI;
135
136 // If the inserted register is already allocated into a subregister
137 // of the destination, we copy the subreg into the source
138 // However, this is only safe if the insert instruction is the kill
139 // of the source register
Dan Gohman6f0d0242008-02-10 18:45:23 +0000140 bool revCopyOrder = TRI.isSubRegister(DstReg, InsReg);
Christopher Lamb8b165732007-08-10 21:11:55 +0000141 if (revCopyOrder && InsReg != DstSubReg) {
Christopher Lamb98363222007-08-06 16:33:56 +0000142 if (MI->getOperand(1).isKill()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000143 DstSubReg = TRI.getSubReg(SrcReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000144 // Insert sub-register copy
145 const TargetRegisterClass *TRC1 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000146 if (TargetRegisterInfo::isPhysicalRegister(InsReg)) {
147 TRC1 = getPhysicalRegisterRegClass(TRI, InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000148 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000149 TRC1 = MF.getRegInfo().getRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000150 }
Owen Andersond10fd972007-12-31 06:32:00 +0000151 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000152
153#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000154 MachineBasicBlock::iterator dMI = MI;
155 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000156#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000157 } else {
158 assert(0 && "Don't know how to convert this insert");
159 }
160 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000161#ifndef NDEBUG
162 if (InsReg == DstSubReg) {
163 DOUT << "subreg: Eliminated subreg copy\n";
164 }
165#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000166
167 if (SrcReg != DstReg) {
168 // Insert super-register copy
169 const TargetRegisterClass *TRC0 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000170 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
171 TRC0 = getPhysicalRegisterRegClass(TRI, DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000172 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000173 TRC0 = MF.getRegInfo().getRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000174 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000175 assert(TRC0 == getPhysicalRegisterRegClass(TRI, SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000176 "Insert superreg and Dst must be of same register class");
177
Owen Andersond10fd972007-12-31 06:32:00 +0000178 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC0, TRC0);
Christopher Lamb8b165732007-08-10 21:11:55 +0000179
180#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000181 MachineBasicBlock::iterator dMI = MI;
182 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000183#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000184 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000185
186#ifndef NDEBUG
187 if (SrcReg == DstReg) {
188 DOUT << "subreg: Eliminated superreg copy\n";
189 }
190#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000191
192 if (!revCopyOrder && InsReg != DstSubReg) {
193 // Insert sub-register copy
194 const TargetRegisterClass *TRC1 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000195 if (TargetRegisterInfo::isPhysicalRegister(InsReg)) {
196 TRC1 = getPhysicalRegisterRegClass(TRI, InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000197 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000198 TRC1 = MF.getRegInfo().getRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000199 }
Owen Andersond10fd972007-12-31 06:32:00 +0000200 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000201
202#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000203 MachineBasicBlock::iterator dMI = MI;
204 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000205#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000206 }
207
208 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +0000209 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000210 return true;
211}
Christopher Lambbab24742007-07-26 08:18:32 +0000212
213/// runOnMachineFunction - Reduce subregister inserts and extracts to register
214/// copies.
215///
216bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
217 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000218
219 bool MadeChange = false;
220
221 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
222 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
223
224 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
225 mbbi != mbbe; ++mbbi) {
226 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000227 mi != me;) {
228 MachineInstr *MI = mi++;
229
230 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
231 MadeChange |= LowerExtract(MI);
232 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
233 MadeChange |= LowerInsert(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000234 }
235 }
236 }
237
238 return MadeChange;
239}