blob: e6beb56dc56387e6820cc268d71aa589428691c5 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM assembly writer --------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000016#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017#include "Mips.h"
18#include "MipsInstrInfo.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000019#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "MipsMCInstLower.h"
Akira Hatanaka614051a2011-08-16 03:51:51 +000021#include "MipsMCSymbolRefExpr.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000022#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000023#include "llvm/BasicBlock.h"
24#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000030#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000031#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000032#include "llvm/MC/MCInst.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000033#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000034#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000036#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7ad07c42010-04-04 06:12:20 +000038#include "llvm/ADT/SmallString.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039#include "llvm/ADT/StringExtras.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000040#include "llvm/ADT/Twine.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000041#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000042#include "llvm/Support/raw_ostream.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000043#include "llvm/Analysis/DebugInfo.h"
44
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000045using namespace llvm;
46
Akira Hatanakacb518ee2011-10-08 02:24:10 +000047static bool isUnalignedLoadStore(unsigned Opc) {
48 return Opc == Mips::ULW || Opc == Mips::ULH || Opc == Mips::ULHu ||
49 Opc == Mips::USW || Opc == Mips::USH;
50}
51
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000052void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
53 SmallString<128> Str;
54 raw_svector_ostream OS(Str);
55
56 if (MI->isDebugValue()) {
57 PrintDebugValueComment(MI, OS);
58 return;
59 }
60
Akira Hatanaka794bf172011-07-07 23:56:50 +000061 MipsMCInstLower MCInstLowering(Mang, *MF, *this);
Akira Hatanaka614051a2011-08-16 03:51:51 +000062 unsigned Opc = MI->getOpcode();
Akira Hatanaka794bf172011-07-07 23:56:50 +000063 MCInst TmpInst0;
64 MCInstLowering.Lower(MI, TmpInst0);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000065
Akira Hatanakacb518ee2011-10-08 02:24:10 +000066 // Enclose unaligned load or store with .macro & .nomacro directives.
67 if (isUnalignedLoadStore(Opc)) {
68 MCInst Directive;
69 Directive.setOpcode(Mips::MACRO);
70 OutStreamer.EmitInstruction(Directive);
71 OutStreamer.EmitInstruction(TmpInst0);
72 Directive.setOpcode(Mips::NOMACRO);
73 OutStreamer.EmitInstruction(Directive);
74 return;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000075 }
76
Akira Hatanaka794bf172011-07-07 23:56:50 +000077 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000078}
79
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000080//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000081//
82// Mips Asm Directives
83//
84// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
85// Describe the stack frame.
86//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000087// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000088// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000089// bitmask - contain a little endian bitset indicating which registers are
90// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000091// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000092// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000093// the first saved register on prologue is located. (e.g. with a
94//
95// Consider the following function prologue:
96//
Bill Wendling6ef781f2008-02-27 06:33:05 +000097// .frame $fp,48,$ra
98// .mask 0xc0000000,-8
99// addiu $sp, $sp, -48
100// sw $ra, 40($sp)
101// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000102//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000103// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
104// 30 (FP) are saved at prologue. As the save order on prologue is from
105// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000106// stack pointer subtration, the first register in the mask (RA) will be
107// saved at address 48-8=40.
108//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000109//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000110
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000111//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000112// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000113//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000114
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000115// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000116// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000117void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000118 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000119 unsigned CPUBitmask = 0, FPUBitmask = 0;
120 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000121
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000122 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000123 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000124 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000125 // size of stack area to which FP callee-saved regs are saved.
126 unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize();
127 unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize();
128 unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize();
129 bool HasAFGR64Reg = false;
130 unsigned CSFPRegsSize = 0;
131 unsigned i, e = CSI.size();
132
133 // Set FPU Bitmask.
134 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000135 unsigned Reg = CSI[i].getReg();
Rafael Espindola42d075c2010-06-02 20:02:30 +0000136 if (Mips::CPURegsRegisterClass->contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000137 break;
138
139 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
140 if (Mips::AFGR64RegisterClass->contains(Reg)) {
141 FPUBitmask |= (3 << RegNum);
142 CSFPRegsSize += AFGR64RegSize;
143 HasAFGR64Reg = true;
144 continue;
145 }
146
147 FPUBitmask |= (1 << RegNum);
148 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000149 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000150
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000151 // Set CPU Bitmask.
152 for (; i != e; ++i) {
153 unsigned Reg = CSI[i].getReg();
154 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
155 CPUBitmask |= (1 << RegNum);
156 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000157
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000158 // FP Regs are saved right below where the virtual frame pointer points to.
159 FPUTopSavedRegOff = FPUBitmask ?
160 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
161
162 // CPU Regs are saved below FP Regs.
163 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000164
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000165 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000166 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000167 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000168
169 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000170 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
171 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000172}
173
174// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000175void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000176 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000177 for (int i = 7; i >= 0; i--)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000178 O << utohexstr((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000179}
180
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000181//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000182// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000183//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000184
185/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000186void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000187 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
188
Chris Lattnera34103f2010-01-28 06:22:43 +0000189 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000190 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000191 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000192
Chris Lattner9d7efd32010-04-04 07:05:53 +0000193 OutStreamer.EmitRawText("\t.frame\t$" +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000194 Twine(LowercaseString(MipsInstPrinter::getRegisterName(stackReg))) +
195 "," + Twine(stackSize) + ",$" +
196 Twine(LowercaseString(MipsInstPrinter::getRegisterName(returnReg))));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000197}
198
199/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000200const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000201 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000202 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000203 case MipsSubtarget::N32: return "abiN32";
204 case MipsSubtarget::N64: return "abi64";
205 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
206 default: break;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000207 }
208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000210 return NULL;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000211}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000212
Chris Lattner50060712010-01-27 23:23:58 +0000213void MipsAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000214 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Chris Lattner50060712010-01-27 23:23:58 +0000215 OutStreamer.EmitLabel(CurrentFnSym);
216}
217
Chris Lattnera34103f2010-01-28 06:22:43 +0000218/// EmitFunctionBodyStart - Targets can override this to emit stuff before
219/// the first basic block in the function.
220void MipsAsmPrinter::EmitFunctionBodyStart() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000221 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000222
Chris Lattner9d7efd32010-04-04 07:05:53 +0000223 SmallString<128> Str;
224 raw_svector_ostream OS(Str);
225 printSavedRegsBitmask(OS);
226 OutStreamer.EmitRawText(OS.str());
Chris Lattnera34103f2010-01-28 06:22:43 +0000227}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000228
Chris Lattnera34103f2010-01-28 06:22:43 +0000229/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
230/// the last basic block in the function.
231void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000232 // There are instruction for this macros, but they must
233 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000234 // break with BB logic.
Chris Lattner9d7efd32010-04-04 07:05:53 +0000235 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
236 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
237 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000238}
239
Chris Lattnera34103f2010-01-28 06:22:43 +0000240
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000241/// isBlockOnlyReachableByFallthough - Return true if the basic block has
242/// exactly one predecessor and the control transfer mechanism between
243/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000244bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
245 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000246 // The predecessor has to be immediately before this block.
247 const MachineBasicBlock *Pred = *MBB->pred_begin();
248
249 // If the predecessor is a switch statement, assume a jump table
250 // implementation, so it is not a fall through.
251 if (const BasicBlock *bb = Pred->getBasicBlock())
252 if (isa<SwitchInst>(bb->getTerminator()))
253 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000254
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000255 // If this is a landing pad, it isn't a fall through. If it has no preds,
256 // then nothing falls through to it.
257 if (MBB->isLandingPad() || MBB->pred_empty())
258 return false;
259
260 // If there isn't exactly one predecessor, it can't be a fall through.
261 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
262 ++PI2;
263
264 if (PI2 != MBB->pred_end())
265 return false;
266
267 // The predecessor has to be immediately before this block.
268 if (!Pred->isLayoutSuccessor(MBB))
269 return false;
270
271 // If the block is completely empty, then it definitely does fall through.
272 if (Pred->empty())
273 return true;
274
275 // Otherwise, check the last instruction.
276 // Check if the last terminator is an unconditional branch.
277 MachineBasicBlock::const_iterator I = Pred->end();
Akira Hatanakadc1652f2011-04-02 00:15:58 +0000278 while (I != Pred->begin() && !(--I)->getDesc().isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000279
280 return !I->getDesc().isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000281}
282
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000283// Print out an operand for an inline asm expression.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000284bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000285 unsigned AsmVariant,const char *ExtraCode,
286 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000287 // Does this asm operand have a single letter operand modifier?
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000288 if (ExtraCode && ExtraCode[0])
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000289 return true; // Unknown modifier.
290
Chris Lattner35c33bd2010-04-04 04:47:45 +0000291 printOperand(MI, OpNo, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000292 return false;
293}
294
Akira Hatanaka21afc632011-06-21 00:40:49 +0000295bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
296 unsigned OpNum, unsigned AsmVariant,
297 const char *ExtraCode,
298 raw_ostream &O) {
299 if (ExtraCode && ExtraCode[0])
300 return true; // Unknown modifier.
301
302 const MachineOperand &MO = MI->getOperand(OpNum);
303 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000304 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000305 return false;
306}
307
Chris Lattner35c33bd2010-04-04 04:47:45 +0000308void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
309 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000310 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000311 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000312
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000313 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000315
316 switch(MO.getTargetFlags()) {
317 case MipsII::MO_GPREL: O << "%gp_rel("; break;
318 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000319 case MipsII::MO_GOT: O << "%got("; break;
320 case MipsII::MO_ABS_HI: O << "%hi("; break;
321 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000322 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
323 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
324 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
325 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000326 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
327 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
328 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
329 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
330 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000332
Chris Lattner762ccea2009-09-13 20:31:40 +0000333 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000335 O << '$'
336 << LowercaseString(MipsInstPrinter::getRegisterName(MO.getReg()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000337 break;
338
339 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000340 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000341 break;
342
343 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000344 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000345 return;
346
347 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000348 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000349 break;
350
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000351 case MachineOperand::MO_BlockAddress: {
352 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
353 O << BA->getName();
354 break;
355 }
356
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000357 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000358 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359 break;
360
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000361 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000362 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000363 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000364 break;
365
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000366 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000367 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000368 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000369 if (MO.getOffset())
370 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000371 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000372
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000373 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000374 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000375 }
376
377 if (closeP) O << ")";
378}
379
Chris Lattner35c33bd2010-04-04 04:47:45 +0000380void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
381 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000382 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000383 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000384 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000385 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000386 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000387}
388
389void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000390printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000391 // Load/Store memory operands -- imm($reg)
392 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000393 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000394 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000395 O << "(";
396 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000397 O << ")";
398}
399
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000400void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000401printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
402 // when using stack locations for not load/store instructions
403 // print the same way as all normal 3 operand instructions.
404 printOperand(MI, opNum, O);
405 O << ", ";
406 printOperand(MI, opNum+1, O);
407 return;
408}
409
410void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000411printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
412 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000413 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000414 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000415}
416
Bob Wilson812209a2009-09-30 22:06:26 +0000417void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000418 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000419
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000420 // Tell the assembler which ABI we are using
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000421 OutStreamer.EmitRawText("\t.section .mdebug." + Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000422
423 // TODO: handle O64 ABI
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000424 if (Subtarget->isABI_EABI()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000425 if (Subtarget->isGP32bit())
426 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
427 else
428 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000429 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000430
431 // return to previous section
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000432 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000433}
434
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000435MachineLocation
436MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
437 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
438 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
439 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
440 "Unexpected MachineOperand types");
441 return MachineLocation(MI->getOperand(0).getReg(),
442 MI->getOperand(1).getImm());
443}
444
445void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
446 raw_ostream &OS) {
447 // TODO: implement
448}
449
Bob Wilsona96751f2009-06-23 23:59:40 +0000450// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000451extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000452 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
453 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000454 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
455 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000456}