blob: ab87449945bba5a672fe39df202411d9fd65064e [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman84fbac52009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Dan Gohman84fbac52009-02-06 17:22:58 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Dan Gohman78eca172008-08-19 22:33:34 +000028#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000029#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000030#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
36#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanfc54c552009-01-15 22:18:12 +000037#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000038#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel6e7a1612009-01-09 19:11:50 +000040#include "llvm/CodeGen/DwarfWriter.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetFrameInfo.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000047#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000048#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000049#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000050#include "llvm/Support/ErrorHandling.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000051#include "llvm/Support/MathExtras.h"
52#include "llvm/Support/Timer.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000053#include "llvm/Support/raw_ostream.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000054#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000055using namespace llvm;
56
Chris Lattneread0d882008-06-17 06:09:18 +000057static cl::opt<bool>
Duncan Sands7cb07872008-10-27 08:42:46 +000058DisableLegalizeTypes("disable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000059static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000060EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
Dan Gohmand659d502008-10-20 21:30:12 +000061 cl::desc("Enable verbose messages in the \"fast\" "
Dan Gohman293d5f82008-09-09 22:06:46 +000062 "instruction selector"));
63static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000064EnableFastISelAbort("fast-isel-abort", cl::Hidden,
65 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000066static cl::opt<bool>
67SchedLiveInCopies("schedule-livein-copies",
68 cl::desc("Schedule copies of livein registers"),
69 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000070
Chris Lattnerda8abb02005-09-01 18:44:10 +000071#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000072static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000073ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
74 cl::desc("Pop up a window to show dags before the first "
75 "dag combine pass"));
76static cl::opt<bool>
77ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
78 cl::desc("Pop up a window to show dags before legalize types"));
79static cl::opt<bool>
80ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize"));
82static cl::opt<bool>
83ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before the second "
85 "dag combine pass"));
86static cl::opt<bool>
Duncan Sands25cf2272008-11-24 14:53:14 +000087ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
88 cl::desc("Pop up a window to show dags before the post legalize types"
89 " dag combine pass"));
90static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000091ViewISelDAGs("view-isel-dags", cl::Hidden,
92 cl::desc("Pop up a window to show isel dags as they are selected"));
93static cl::opt<bool>
94ViewSchedDAGs("view-sched-dags", cl::Hidden,
95 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000096static cl::opt<bool>
97ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000098 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000099#else
Dan Gohman462dc7f2008-07-21 20:00:07 +0000100static const bool ViewDAGCombine1 = false,
101 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
102 ViewDAGCombine2 = false,
Duncan Sands25cf2272008-11-24 14:53:14 +0000103 ViewDAGCombineLT = false,
Dan Gohman462dc7f2008-07-21 20:00:07 +0000104 ViewISelDAGs = false, ViewSchedDAGs = false,
105 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000106#endif
107
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000108//===---------------------------------------------------------------------===//
109///
110/// RegisterScheduler class - Track the registration of instruction schedulers.
111///
112//===---------------------------------------------------------------------===//
113MachinePassRegistry RegisterScheduler::Registry;
114
115//===---------------------------------------------------------------------===//
116///
117/// ISHeuristic command line option for instruction schedulers.
118///
119//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000120static cl::opt<RegisterScheduler::FunctionPassCtor, false,
121 RegisterPassParser<RegisterScheduler> >
122ISHeuristic("pre-RA-sched",
123 cl::init(&createDefaultScheduler),
124 cl::desc("Instruction schedulers available (before register"
125 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000126
Dan Gohman844731a2008-05-13 00:00:25 +0000127static RegisterScheduler
Dan Gohmanb8cab922008-10-14 20:25:08 +0000128defaultListDAGScheduler("default", "Best scheduler for the target",
Dan Gohman844731a2008-05-13 00:00:25 +0000129 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000130
Chris Lattner1c08c712005-01-07 07:47:53 +0000131namespace llvm {
132 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000133 /// createDefaultScheduler - This creates an instruction scheduler appropriate
134 /// for the target.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000135 ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
Bill Wendling98a366d2009-04-29 23:29:43 +0000136 CodeGenOpt::Level OptLevel) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000137 const TargetLowering &TLI = IS->getTargetLowering();
138
Bill Wendling98a366d2009-04-29 23:29:43 +0000139 if (OptLevel == CodeGenOpt::None)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000140 return createFastDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000141 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000142 return createTDListDAGScheduler(IS, OptLevel);
Dan Gohman9e76fea2008-11-20 03:11:19 +0000143 assert(TLI.getSchedulingPreference() ==
144 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000145 return createBURRListDAGScheduler(IS, OptLevel);
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000147}
148
Evan Chengff9b3732008-01-30 18:18:23 +0000149// EmitInstrWithCustomInserter - This method should be implemented by targets
150// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000151// instructions are special in various ways, which require special support to
152// insert. The specified MachineInstr is created but not inserted into any
153// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000154MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +0000155 MachineBasicBlock *MBB) const {
Torok Edwinf3689232009-07-12 20:07:01 +0000156#ifndef NDEBUG
157 cerr << "If a target marks an instruction with "
158 "'usesCustomDAGSchedInserter', it must implement "
159 "TargetLowering::EmitInstrWithCustomInserter!";
160#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000161 llvm_unreachable(0);
Chris Lattner025c39b2005-08-26 20:54:47 +0000162 return 0;
163}
164
Dan Gohman8a110532008-09-05 22:59:21 +0000165/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
166/// physical register has only a single copy use, then coalesced the copy
167/// if possible.
168static void EmitLiveInCopy(MachineBasicBlock *MBB,
169 MachineBasicBlock::iterator &InsertPos,
170 unsigned VirtReg, unsigned PhysReg,
171 const TargetRegisterClass *RC,
172 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
173 const MachineRegisterInfo &MRI,
174 const TargetRegisterInfo &TRI,
175 const TargetInstrInfo &TII) {
176 unsigned NumUses = 0;
177 MachineInstr *UseMI = NULL;
178 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
179 UE = MRI.use_end(); UI != UE; ++UI) {
180 UseMI = &*UI;
181 if (++NumUses > 1)
182 break;
183 }
184
185 // If the number of uses is not one, or the use is not a move instruction,
186 // don't coalesce. Also, only coalesce away a virtual register to virtual
187 // register copy.
188 bool Coalesced = false;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000189 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Dan Gohman8a110532008-09-05 22:59:21 +0000190 if (NumUses == 1 &&
Evan Cheng04ee5a12009-01-20 19:12:24 +0000191 TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
Dan Gohman8a110532008-09-05 22:59:21 +0000192 TargetRegisterInfo::isVirtualRegister(DstReg)) {
193 VirtReg = DstReg;
194 Coalesced = true;
195 }
196
197 // Now find an ideal location to insert the copy.
198 MachineBasicBlock::iterator Pos = InsertPos;
199 while (Pos != MBB->begin()) {
200 MachineInstr *PrevMI = prior(Pos);
201 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
202 // copyRegToReg might emit multiple instructions to do a copy.
203 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
204 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
205 // This is what the BB looks like right now:
206 // r1024 = mov r0
207 // ...
208 // r1 = mov r1024
209 //
210 // We want to insert "r1025 = mov r1". Inserting this copy below the
211 // move to r1024 makes it impossible for that move to be coalesced.
212 //
213 // r1025 = mov r1
214 // r1024 = mov r0
215 // ...
216 // r1 = mov 1024
217 // r2 = mov 1025
218 break; // Woot! Found a good location.
219 --Pos;
220 }
221
David Goodwinf1daf7d2009-07-08 23:10:31 +0000222 bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
223 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
224 (void) Emitted;
225
226CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
Dan Gohman8a110532008-09-05 22:59:21 +0000227 if (Coalesced) {
228 if (&*InsertPos == UseMI) ++InsertPos;
229 MBB->erase(UseMI);
230 }
231}
232
233/// EmitLiveInCopies - If this is the first basic block in the function,
234/// and if it has live ins that need to be copied into vregs, emit the
235/// copies into the block.
236static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
237 const MachineRegisterInfo &MRI,
238 const TargetRegisterInfo &TRI,
239 const TargetInstrInfo &TII) {
240 if (SchedLiveInCopies) {
241 // Emit the copies at a heuristically-determined location in the block.
242 DenseMap<MachineInstr*, unsigned> CopyRegMap;
243 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
244 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
245 E = MRI.livein_end(); LI != E; ++LI)
246 if (LI->second) {
247 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
248 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
249 RC, CopyRegMap, MRI, TRI, TII);
250 }
251 } else {
252 // Emit the copies into the top of the block.
253 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
254 E = MRI.livein_end(); LI != E; ++LI)
255 if (LI->second) {
256 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000257 bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
258 LI->second, LI->first, RC, RC);
259 assert(Emitted && "Unable to issue a live-in copy instruction!\n");
260 (void) Emitted;
Dan Gohman8a110532008-09-05 22:59:21 +0000261 }
262 }
263}
264
Chris Lattner7041ee32005-01-11 05:56:49 +0000265//===----------------------------------------------------------------------===//
266// SelectionDAGISel code
267//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000268
Bill Wendling98a366d2009-04-29 23:29:43 +0000269SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
Dan Gohman79ce2762009-01-15 19:20:50 +0000270 FunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000271 FuncInfo(new FunctionLoweringInfo(TLI)),
272 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000273 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000274 GFI(),
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000275 OptLevel(OL),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000276 DAGSize(0)
277{}
278
279SelectionDAGISel::~SelectionDAGISel() {
280 delete SDL;
281 delete CurDAG;
282 delete FuncInfo;
283}
284
Duncan Sands83ec4b62008-06-06 12:08:01 +0000285unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000286 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000287}
288
Chris Lattner495a0b52005-08-17 06:37:43 +0000289void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000290 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000291 AU.addRequired<GCModuleInfo>();
Devang Patel6e7a1612009-01-09 19:11:50 +0000292 AU.addRequired<DwarfWriter>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000293 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000294}
Chris Lattner1c08c712005-01-07 07:47:53 +0000295
Chris Lattner1c08c712005-01-07 07:47:53 +0000296bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000297 // Do some sanity-checking on the command-line options.
298 assert((!EnableFastISelVerbose || EnableFastISel) &&
299 "-fast-isel-verbose requires -fast-isel");
300 assert((!EnableFastISelAbort || EnableFastISel) &&
301 "-fast-isel-abort requires -fast-isel");
302
Devang Patel16f2ffd2009-04-16 02:33:41 +0000303 // Do not codegen any 'available_externally' functions at all, they have
304 // definitions outside the translation unit.
305 if (Fn.hasAvailableExternallyLinkage())
306 return false;
307
308
Dan Gohman5f43f922007-08-27 16:26:13 +0000309 // Get alias analysis for load/store combining.
310 AA = &getAnalysis<AliasAnalysis>();
311
Dan Gohman8a110532008-09-05 22:59:21 +0000312 TargetMachine &TM = TLI.getTargetMachine();
Dan Gohman79ce2762009-01-15 19:20:50 +0000313 MF = &MachineFunction::construct(&Fn, TM);
Dan Gohman8a110532008-09-05 22:59:21 +0000314 const TargetInstrInfo &TII = *TM.getInstrInfo();
315 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
316
Dan Gohman79ce2762009-01-15 19:20:50 +0000317 if (MF->getFunction()->hasGC())
318 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF->getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000319 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000320 GFI = 0;
Dan Gohman79ce2762009-01-15 19:20:50 +0000321 RegInfo = &MF->getRegInfo();
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000322 DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
Chris Lattner1c08c712005-01-07 07:47:53 +0000323
Duncan Sands1465d612009-01-28 13:14:17 +0000324 MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
325 DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
Owen Anderson5dcaceb2009-07-09 18:44:09 +0000326 CurDAG->init(*MF, MMI, DW);
Devang Patelb51d40c2009-02-03 18:46:32 +0000327 FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000328 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000329
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000330 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
331 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
332 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000333 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000334
Dan Gohman79ce2762009-01-15 19:20:50 +0000335 SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000336
Dan Gohman8a110532008-09-05 22:59:21 +0000337 // If the first basic block in the function has live ins that need to be
338 // copied into vregs, emit the copies into the top of the block before
339 // emitting the code for the block.
Dan Gohman79ce2762009-01-15 19:20:50 +0000340 EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
Dan Gohman8a110532008-09-05 22:59:21 +0000341
Evan Chengad2070c2007-02-10 02:43:39 +0000342 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000343 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
344 E = RegInfo->livein_end(); I != E; ++I)
Dan Gohman79ce2762009-01-15 19:20:50 +0000345 MF->begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000346
Duncan Sandsf4070822007-06-15 19:04:19 +0000347#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000348 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000349 "Not all catch info was assigned to a landing pad!");
350#endif
351
Dan Gohman7c3234c2008-08-27 23:52:12 +0000352 FuncInfo->clear();
353
Chris Lattner1c08c712005-01-07 07:47:53 +0000354 return true;
355}
356
Duncan Sandsf4070822007-06-15 19:04:19 +0000357static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
358 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000359 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000360 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000361 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000362 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000363#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000364 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000365 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000366#endif
367 }
368}
369
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000370/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
371/// whether object offset >= 0.
372static bool
Dan Gohman79ce2762009-01-15 19:20:50 +0000373IsFixedFrameObjectWithPosOffset(MachineFrameInfo *MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000374 if (!isa<FrameIndexSDNode>(Op)) return false;
375
376 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
377 int FrameIdx = FrameIdxNode->getIndex();
378 return MFI->isFixedObjectIndex(FrameIdx) &&
379 MFI->getObjectOffset(FrameIdx) >= 0;
380}
381
382/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
383/// possibly be overwritten when lowering the outgoing arguments in a tail
384/// call. Currently the implementation of this call is very conservative and
385/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
386/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000387static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Dan Gohman79ce2762009-01-15 19:20:50 +0000388 MachineFrameInfo *MFI) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000389 RegisterSDNode * OpReg = NULL;
390 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
391 (Op.getOpcode()== ISD::CopyFromReg &&
392 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
393 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
394 (Op.getOpcode() == ISD::LOAD &&
395 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
396 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000397 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
398 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000399 getOperand(1))))
400 return true;
401 return false;
402}
403
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000404/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000405/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000406static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
Dan Gohmane9530ec2009-01-15 16:58:17 +0000407 const TargetLowering& TLI) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000408 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000409 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000410
411 // Find RET node.
412 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000413 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000414 }
415
416 // Fix tail call attribute of CALL nodes.
417 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000418 BI = DAG.allnodes_end(); BI != BE; ) {
419 --BI;
Dan Gohman095cc292008-09-13 01:54:27 +0000420 if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000421 SDValue OpRet(Ret, 0);
422 SDValue OpCall(BI, 0);
Dan Gohman095cc292008-09-13 01:54:27 +0000423 bool isMarkedTailCall = TheCall->isTailCall();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000424 // If CALL node has tail call attribute set to true and the call is not
425 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000426 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000427 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000428 if (!isMarkedTailCall) continue;
429 if (Ret==NULL ||
Dan Gohman095cc292008-09-13 01:54:27 +0000430 !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) {
431 // Not eligible. Mark CALL node as non tail call. Note that we
432 // can modify the call node in place since calls are not CSE'd.
433 TheCall->setNotTailCall();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000434 } else {
435 // Look for tail call clobbered arguments. Emit a series of
436 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000437 SmallVector<SDValue, 32> Ops;
Dan Gohman095cc292008-09-13 01:54:27 +0000438 SDValue Chain = TheCall->getChain(), InFlag;
439 Ops.push_back(Chain);
440 Ops.push_back(TheCall->getCallee());
441 for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) {
442 SDValue Arg = TheCall->getArg(i);
443 bool isByVal = TheCall->getArgFlags(i).isByVal();
444 MachineFunction &MF = DAG.getMachineFunction();
445 MachineFrameInfo *MFI = MF.getFrameInfo();
446 if (!isByVal &&
447 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
448 MVT VT = Arg.getValueType();
449 unsigned VReg = MF.getRegInfo().
450 createVirtualRegister(TLI.getRegClassFor(VT));
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000451 Chain = DAG.getCopyToReg(Chain, Arg.getDebugLoc(),
Dale Johannesenc460ae92009-02-04 00:13:36 +0000452 VReg, Arg, InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +0000453 InFlag = Chain.getValue(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000454 Arg = DAG.getCopyFromReg(Chain, Arg.getDebugLoc(),
Dale Johannesenc460ae92009-02-04 00:13:36 +0000455 VReg, VT, InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +0000456 Chain = Arg.getValue(1);
457 InFlag = Arg.getValue(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000458 }
459 Ops.push_back(Arg);
Dan Gohman095cc292008-09-13 01:54:27 +0000460 Ops.push_back(TheCall->getArgFlagsVal(i));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000461 }
462 // Link in chain of CopyTo/CopyFromReg.
463 Ops[0] = Chain;
464 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000465 }
466 }
467 }
468}
469
Dan Gohmanf350b272008-08-23 02:25:05 +0000470void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
471 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000472 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000473 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000474
Dan Gohmanf350b272008-08-23 02:25:05 +0000475 // Lower all of the non-terminator instructions.
476 for (BasicBlock::iterator I = Begin; I != End; ++I)
477 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000478 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000479
480 // Ensure that all instructions which are used outside of their defining
481 // blocks are available as virtual registers. Invoke is handled elsewhere.
482 for (BasicBlock::iterator I = Begin; I != End; ++I)
Dan Gohmanad62f532009-04-23 23:13:24 +0000483 if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
484 SDL->CopyToExportRegsIfNeeded(I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000485
486 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000487 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000488 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000489
490 // Lower the terminator after the copies are emitted.
491 SDL->visit(*LLVMBB->getTerminator());
492 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000493
Chris Lattnera651cf62005-01-17 19:43:36 +0000494 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000495 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000496
497 // Check whether calls in this block are real tail calls. Fix up CALL nodes
498 // with correct tailcall attribute so that the target can rely on the tailcall
499 // attribute indicating whether the call is really eligible for tail call
500 // optimization.
Dan Gohman1937e2f2008-09-16 01:42:28 +0000501 if (PerformTailCallOpt)
502 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
Dan Gohmanf350b272008-08-23 02:25:05 +0000503
504 // Final step, emit the lowered DAG as machine code.
505 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000506 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000507}
508
Dan Gohmanf350b272008-08-23 02:25:05 +0000509void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000510 SmallPtrSet<SDNode*, 128> VisitedNodes;
511 SmallVector<SDNode*, 128> Worklist;
512
Gabor Greifba36cb52008-08-28 21:40:38 +0000513 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000514
515 APInt Mask;
516 APInt KnownZero;
517 APInt KnownOne;
518
519 while (!Worklist.empty()) {
520 SDNode *N = Worklist.back();
521 Worklist.pop_back();
522
523 // If we've already seen this node, ignore it.
524 if (!VisitedNodes.insert(N))
525 continue;
526
527 // Otherwise, add all chain operands to the worklist.
528 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
529 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000530 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000531
532 // If this is a CopyToReg with a vreg dest, process it.
533 if (N->getOpcode() != ISD::CopyToReg)
534 continue;
535
536 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
537 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
538 continue;
539
540 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000541 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000542 MVT SrcVT = Src.getValueType();
543 if (!SrcVT.isInteger() || SrcVT.isVector())
544 continue;
545
Dan Gohmanf350b272008-08-23 02:25:05 +0000546 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000547 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000548 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000549
550 // Only install this information if it tells us something.
551 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
552 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000553 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000554 if (DestReg >= FLI.LiveOutRegInfo.size())
555 FLI.LiveOutRegInfo.resize(DestReg+1);
556 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
557 LOI.NumSignBits = NumSignBits;
Dan Gohmana80efce2009-03-27 23:55:04 +0000558 LOI.KnownOne = KnownOne;
559 LOI.KnownZero = KnownZero;
Chris Lattneread0d882008-06-17 06:09:18 +0000560 }
561 }
562}
563
Dan Gohmanf350b272008-08-23 02:25:05 +0000564void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000565 std::string GroupName;
566 if (TimePassesIsEnabled)
567 GroupName = "Instruction Selection and Scheduling";
568 std::string BlockName;
569 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
Duncan Sands25cf2272008-11-24 14:53:14 +0000570 ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
571 ViewSUnitDAGs)
Daniel Dunbarf6ccee52009-07-24 08:24:36 +0000572 BlockName = CurDAG->getMachineFunction().getFunction()->getNameStr() + ":" +
573 BB->getBasicBlock()->getNameStr();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000574
575 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000576 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000577
Dan Gohmanf350b272008-08-23 02:25:05 +0000578 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000579
Chris Lattneraf21d552005-10-10 16:47:10 +0000580 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000581 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000582 NamedRegionTimer T("DAG Combining 1", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000583 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000584 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000585 CurDAG->Combine(Unrestricted, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000586 }
Nate Begeman2300f552005-09-07 00:15:36 +0000587
Dan Gohman417e11b2007-10-08 15:12:17 +0000588 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000589 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000590
Chris Lattner1c08c712005-01-07 07:47:53 +0000591 // Second step, hack on the DAG until it only uses operations and types that
592 // the target supports.
Duncan Sands7cb07872008-10-27 08:42:46 +0000593 if (!DisableLegalizeTypes) {
Dan Gohmanf350b272008-08-23 02:25:05 +0000594 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
595 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000596
Duncan Sands25cf2272008-11-24 14:53:14 +0000597 bool Changed;
Dan Gohman462dc7f2008-07-21 20:00:07 +0000598 if (TimePassesIsEnabled) {
599 NamedRegionTimer T("Type Legalization", GroupName);
Duncan Sands25cf2272008-11-24 14:53:14 +0000600 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000601 } else {
Duncan Sands25cf2272008-11-24 14:53:14 +0000602 Changed = CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000603 }
604
605 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000606 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000607
Duncan Sands25cf2272008-11-24 14:53:14 +0000608 if (Changed) {
609 if (ViewDAGCombineLT)
610 CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
611
612 // Run the DAG combiner in post-type-legalize mode.
613 if (TimePassesIsEnabled) {
614 NamedRegionTimer T("DAG Combining after legalize types", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000615 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000616 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000617 CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
Duncan Sands25cf2272008-11-24 14:53:14 +0000618 }
619
620 DOUT << "Optimized type-legalized selection DAG:\n";
621 DEBUG(CurDAG->dump());
622 }
Eli Friedman5c22c802009-05-23 12:35:30 +0000623
624 if (TimePassesIsEnabled) {
625 NamedRegionTimer T("Vector Legalization", GroupName);
626 Changed = CurDAG->LegalizeVectors();
627 } else {
628 Changed = CurDAG->LegalizeVectors();
629 }
630
631 if (Changed) {
632 if (TimePassesIsEnabled) {
633 NamedRegionTimer T("Type Legalization 2", GroupName);
634 Changed = CurDAG->LegalizeTypes();
635 } else {
636 Changed = CurDAG->LegalizeTypes();
637 }
638
639 if (ViewDAGCombineLT)
640 CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
641
642 // Run the DAG combiner in post-type-legalize mode.
643 if (TimePassesIsEnabled) {
644 NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
645 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
646 } else {
647 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
648 }
649
650 DOUT << "Optimized vector-legalized selection DAG:\n";
651 DEBUG(CurDAG->dump());
652 }
Chris Lattner70587ea2008-07-10 23:37:50 +0000653 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000654
Dan Gohmanf350b272008-08-23 02:25:05 +0000655 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000656
Evan Chengebffb662008-07-01 17:59:20 +0000657 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000658 NamedRegionTimer T("DAG Legalization", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000659 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000660 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000661 CurDAG->Legalize(DisableLegalizeTypes, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000662 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000663
Bill Wendling832171c2006-12-07 20:04:42 +0000664 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000665 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000666
Dan Gohmanf350b272008-08-23 02:25:05 +0000667 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000668
Chris Lattneraf21d552005-10-10 16:47:10 +0000669 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000670 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000671 NamedRegionTimer T("DAG Combining 2", GroupName);
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000672 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000673 } else {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000674 CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
Evan Chengebffb662008-07-01 17:59:20 +0000675 }
Nate Begeman2300f552005-09-07 00:15:36 +0000676
Dan Gohman417e11b2007-10-08 15:12:17 +0000677 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000678 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000679
Dan Gohmanf350b272008-08-23 02:25:05 +0000680 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000681
Bill Wendling98a366d2009-04-29 23:29:43 +0000682 if (OptLevel != CodeGenOpt::None)
Dan Gohmanf350b272008-08-23 02:25:05 +0000683 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000684
Chris Lattnera33ef482005-03-30 01:10:47 +0000685 // Third, instruction select all of the operations to machine code, adding the
686 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000687 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000688 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000689 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000690 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000691 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000692 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000693
Dan Gohman462dc7f2008-07-21 20:00:07 +0000694 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000695 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000696
Dan Gohmanf350b272008-08-23 02:25:05 +0000697 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000698
Dan Gohman5e843682008-07-14 18:19:29 +0000699 // Schedule machine code.
Dan Gohman47ac0f02009-02-11 04:27:20 +0000700 ScheduleDAGSDNodes *Scheduler = CreateScheduler();
Dan Gohman5e843682008-07-14 18:19:29 +0000701 if (TimePassesIsEnabled) {
702 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohman47ac0f02009-02-11 04:27:20 +0000703 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000704 } else {
Dan Gohman47ac0f02009-02-11 04:27:20 +0000705 Scheduler->Run(CurDAG, BB, BB->end());
Dan Gohman5e843682008-07-14 18:19:29 +0000706 }
707
Dan Gohman462dc7f2008-07-21 20:00:07 +0000708 if (ViewSUnitDAGs) Scheduler->viewGraph();
709
Evan Chengdb8d56b2008-06-30 20:45:06 +0000710 // Emit machine code to BB. This can change 'BB' to the last block being
711 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000712 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000713 NamedRegionTimer T("Instruction Creation", GroupName);
714 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000715 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000716 BB = Scheduler->EmitSchedule();
717 }
718
719 // Free the scheduler state.
720 if (TimePassesIsEnabled) {
721 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
722 delete Scheduler;
723 } else {
724 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000725 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000726
Bill Wendling832171c2006-12-07 20:04:42 +0000727 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000728 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000729}
Chris Lattner1c08c712005-01-07 07:47:53 +0000730
Dan Gohman79ce2762009-01-15 19:20:50 +0000731void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
732 MachineFunction &MF,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000733 MachineModuleInfo *MMI,
Devang Patel83489bb2009-01-13 00:35:13 +0000734 DwarfWriter *DW,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000735 const TargetInstrInfo &TII) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000736 // Initialize the Fast-ISel state, if needed.
737 FastISel *FastIS = 0;
738 if (EnableFastISel)
Dan Gohman79ce2762009-01-15 19:20:50 +0000739 FastIS = TLI.createFastISel(MF, MMI, DW,
Dan Gohmana43abd12008-09-29 21:55:50 +0000740 FuncInfo->ValueMap,
741 FuncInfo->MBBMap,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000742 FuncInfo->StaticAllocaMap
743#ifndef NDEBUG
744 , FuncInfo->CatchInfoLost
745#endif
746 );
Dan Gohmana43abd12008-09-29 21:55:50 +0000747
748 // Iterate over all basic blocks in the function.
Evan Cheng39fd6e82008-08-07 00:43:25 +0000749 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
750 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000751 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000752
Dan Gohman3df24e62008-09-03 23:12:08 +0000753 BasicBlock::iterator const Begin = LLVMBB->begin();
754 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000755 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000756
757 // Lower any arguments needed in this block if this is the entry block.
Dan Gohman33134c42008-09-25 17:05:24 +0000758 bool SuppressFastISel = false;
759 if (LLVMBB == &Fn.getEntryBlock()) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000760 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000761
Dan Gohman33134c42008-09-25 17:05:24 +0000762 // If any of the arguments has the byval attribute, forgo
763 // fast-isel in the entry block.
Dan Gohmana43abd12008-09-29 21:55:50 +0000764 if (FastIS) {
Dan Gohman33134c42008-09-25 17:05:24 +0000765 unsigned j = 1;
766 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
767 I != E; ++I, ++j)
Devang Patel05988662008-09-25 21:00:45 +0000768 if (Fn.paramHasAttr(j, Attribute::ByVal)) {
Dan Gohman77ca41e2008-09-25 17:21:42 +0000769 if (EnableFastISelVerbose || EnableFastISelAbort)
770 cerr << "FastISel skips entry block due to byval argument\n";
Dan Gohman33134c42008-09-25 17:05:24 +0000771 SuppressFastISel = true;
772 break;
773 }
774 }
775 }
776
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000777 if (MMI && BB->isLandingPad()) {
778 // Add a label to mark the beginning of the landing pad. Deletion of the
779 // landing pad can thus be detected via the MachineModuleInfo.
780 unsigned LabelID = MMI->addLandingPad(BB);
781
782 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
Bill Wendlingb2884872009-02-03 01:55:42 +0000783 BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000784
785 // Mark exception register as live in.
786 unsigned Reg = TLI.getExceptionAddressRegister();
787 if (Reg) BB->addLiveIn(Reg);
788
789 // Mark exception selector register as live in.
790 Reg = TLI.getExceptionSelectorRegister();
791 if (Reg) BB->addLiveIn(Reg);
792
793 // FIXME: Hack around an exception handling flaw (PR1508): the personality
794 // function and list of typeids logically belong to the invoke (or, if you
795 // like, the basic block containing the invoke), and need to be associated
796 // with it in the dwarf exception handling tables. Currently however the
797 // information is provided by an intrinsic (eh.selector) that can be moved
798 // to unexpected places by the optimizers: if the unwind edge is critical,
799 // then breaking it can result in the intrinsics being in the successor of
800 // the landing pad, not the landing pad itself. This results in exceptions
801 // not being caught because no typeids are associated with the invoke.
802 // This may not be the only way things can go wrong, but it is the only way
803 // we try to work around for the moment.
804 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
805
806 if (Br && Br->isUnconditional()) { // Critical edge?
807 BasicBlock::iterator I, E;
808 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
809 if (isa<EHSelectorInst>(I))
810 break;
811
812 if (I == E)
813 // No catch info found - try to extract some from the successor.
814 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
815 }
816 }
817
Dan Gohmanf350b272008-08-23 02:25:05 +0000818 // Before doing SelectionDAG ISel, see if FastISel has been requested.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000819 if (FastIS && !SuppressFastISel) {
Dan Gohmana43abd12008-09-29 21:55:50 +0000820 // Emit code for any incoming arguments. This must happen before
821 // beginning FastISel on the entry block.
822 if (LLVMBB == &Fn.getEntryBlock()) {
823 CurDAG->setRoot(SDL->getControlRoot());
824 CodeGenAndEmitDAG();
825 SDL->clear();
826 }
Dan Gohman241f4642008-10-04 00:56:36 +0000827 FastIS->startNewBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000828 // Do FastISel on as many instructions as possible.
829 for (; BI != End; ++BI) {
830 // Just before the terminator instruction, insert instructions to
831 // feed PHI nodes in successor blocks.
832 if (isa<TerminatorInst>(BI))
833 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000834 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000835 cerr << "FastISel miss: ";
836 BI->dump();
837 }
Torok Edwinf3689232009-07-12 20:07:01 +0000838 assert(!EnableFastISelAbort &&
839 "FastISel didn't handle a PHI in a successor");
Dan Gohmana43abd12008-09-29 21:55:50 +0000840 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000841 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000842
843 // First try normal tablegen-generated "fast" selection.
844 if (FastIS->SelectInstruction(BI))
845 continue;
846
847 // Next, try calling the target to attempt to handle the instruction.
848 if (FastIS->TargetSelectInstruction(BI))
849 continue;
850
851 // Then handle certain instructions as single-LLVM-Instruction blocks.
852 if (isa<CallInst>(BI)) {
853 if (EnableFastISelVerbose || EnableFastISelAbort) {
854 cerr << "FastISel missed call: ";
855 BI->dump();
856 }
857
858 if (BI->getType() != Type::VoidTy) {
859 unsigned &R = FuncInfo->ValueMap[BI];
860 if (!R)
861 R = FuncInfo->CreateRegForValue(BI);
862 }
863
Devang Patel390f3ac2009-04-16 01:33:10 +0000864 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Dan Gohmana43abd12008-09-29 21:55:50 +0000865 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohman241f4642008-10-04 00:56:36 +0000866 // If the instruction was codegen'd with multiple blocks,
867 // inform the FastISel object where to resume inserting.
868 FastIS->setCurrentBlock(BB);
Dan Gohmana43abd12008-09-29 21:55:50 +0000869 continue;
Dan Gohmanf350b272008-08-23 02:25:05 +0000870 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000871
872 // Otherwise, give up on FastISel for the rest of the block.
873 // For now, be a little lenient about non-branch terminators.
874 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
875 if (EnableFastISelVerbose || EnableFastISelAbort) {
876 cerr << "FastISel miss: ";
877 BI->dump();
878 }
879 if (EnableFastISelAbort)
880 // The "fast" selector couldn't handle something and bailed.
881 // For the purpose of debugging, just abort.
Torok Edwinc23197a2009-07-14 16:55:14 +0000882 llvm_unreachable("FastISel didn't select the entire block");
Dan Gohmana43abd12008-09-29 21:55:50 +0000883 }
884 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000885 }
886 }
887
Dan Gohmand2ff6472008-09-02 20:17:56 +0000888 // Run SelectionDAG instruction selection on the remainder of the block
889 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000890 // block.
Devang Patel390f3ac2009-04-16 01:33:10 +0000891 if (BI != End) {
892 // If FastISel is run and it has known DebugLoc then use it.
893 if (FastIS && !FastIS->getCurDebugLoc().isUnknown())
894 SDL->setCurDebugLoc(FastIS->getCurDebugLoc());
Evan Cheng9f118502008-09-08 16:01:27 +0000895 SelectBasicBlock(LLVMBB, BI, End);
Devang Patel390f3ac2009-04-16 01:33:10 +0000896 }
Dan Gohmanf350b272008-08-23 02:25:05 +0000897
Dan Gohman7c3234c2008-08-27 23:52:12 +0000898 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000899 }
Dan Gohmana43abd12008-09-29 21:55:50 +0000900
901 delete FastIS;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000902}
903
Dan Gohmanfed90b62008-07-28 21:51:04 +0000904void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000905SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000906
Dan Gohmanf350b272008-08-23 02:25:05 +0000907 DOUT << "Target-post-processed machine code:\n";
908 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000909
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000910 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000911 << SDL->PHINodesToUpdate.size() << "\n";
912 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
913 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
914 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000915
Chris Lattnera33ef482005-03-30 01:10:47 +0000916 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000917 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000918 if (SDL->SwitchCases.empty() &&
919 SDL->JTCases.empty() &&
920 SDL->BitTestCases.empty()) {
921 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
922 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000923 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
924 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000925 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000926 false));
927 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000928 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000929 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000930 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000931 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000932
Dan Gohman7c3234c2008-08-27 23:52:12 +0000933 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000934 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000935 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000936 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000937 BB = SDL->BitTestCases[i].Parent;
938 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000939 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000940 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
941 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000942 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000943 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000944 }
945
Dan Gohman7c3234c2008-08-27 23:52:12 +0000946 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000947 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000948 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
949 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000950 // Emit the code
951 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000952 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
953 SDL->BitTestCases[i].Reg,
954 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000955 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000956 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
957 SDL->BitTestCases[i].Reg,
958 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000959
960
Dan Gohman7c3234c2008-08-27 23:52:12 +0000961 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000962 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000963 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000964 }
965
966 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000967 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
968 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000969 MachineBasicBlock *PHIBB = PHI->getParent();
970 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
971 "This is not a machine PHI node that we are updating!");
972 // This is "default" BB. We have two jumps to it. From "header" BB and
973 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000974 if (PHIBB == SDL->BitTestCases[i].Default) {
975 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000976 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000977 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
978 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000979 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000980 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000981 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000982 }
983 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000984 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
985 j != ej; ++j) {
986 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000987 if (cBB->succ_end() !=
988 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000989 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000990 false));
991 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000992 }
993 }
994 }
995 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000996 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000997
Nate Begeman9453eea2006-04-23 06:26:20 +0000998 // If the JumpTable record is filled in, then we need to emit a jump table.
999 // Updating the PHI nodes is tricky in this case, since we need to determine
1000 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +00001001 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001002 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +00001003 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001004 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001005 BB = SDL->JTCases[i].first.HeaderBB;
1006 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001007 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001008 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
1009 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001010 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001011 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001012 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001013
Nate Begeman37efe672006-04-22 18:53:45 +00001014 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001015 BB = SDL->JTCases[i].second.MBB;
1016 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00001017 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001018 SDL->visitJumpTable(SDL->JTCases[i].second);
1019 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001020 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001021 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001022
Nate Begeman37efe672006-04-22 18:53:45 +00001023 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +00001024 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
1025 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +00001026 MachineBasicBlock *PHIBB = PHI->getParent();
1027 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1028 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001029 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001030 if (PHIBB == SDL->JTCases[i].second.Default) {
1031 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001032 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +00001033 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00001034 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001035 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00001036 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001037 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001038 false));
1039 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00001040 }
1041 }
Nate Begeman37efe672006-04-22 18:53:45 +00001042 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001043 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +00001044
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001045 // If the switch block involved a branch to one of the actual successors, we
1046 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001047 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
1048 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001049 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1050 "This is not a machine PHI node that we are updating!");
1051 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001052 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001053 false));
1054 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00001055 }
1056 }
1057
Nate Begemanf15485a2006-03-27 01:32:24 +00001058 // If we generated any switch lowering information, build and codegen any
1059 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001060 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001061 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +00001062 BB = SDL->SwitchCases[i].ThisBB;
1063 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001064
Nate Begemanf15485a2006-03-27 01:32:24 +00001065 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +00001066 SDL->visitSwitchCase(SDL->SwitchCases[i]);
1067 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +00001068 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +00001069 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001070
1071 // Handle any PHI nodes in successors of this chunk, as if we were coming
1072 // from the original BB before switch expansion. Note that PHI nodes can
1073 // occur multiple times in PHINodesToUpdate. We have to be very careful to
1074 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001075 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001076 for (MachineBasicBlock::iterator Phi = BB->begin();
1077 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1078 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1079 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +00001080 assert(pn != SDL->PHINodesToUpdate.size() &&
1081 "Didn't find PHI entry!");
1082 if (SDL->PHINodesToUpdate[pn].first == Phi) {
1083 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00001084 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +00001085 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001086 break;
1087 }
1088 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001089 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001090
1091 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001092 if (BB == SDL->SwitchCases[i].FalseBB)
1093 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001094
1095 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001096 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1097 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001098 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001099 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001100 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001101 SDL->SwitchCases.clear();
1102
1103 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001104}
Evan Chenga9c20912006-01-21 02:32:06 +00001105
Jim Laskey13ec7022006-08-01 14:21:23 +00001106
Dan Gohman0a3776d2009-02-06 18:26:51 +00001107/// Create the scheduler. If a specific scheduler was specified
1108/// via the SchedulerRegistry, use it, otherwise select the
1109/// one preferred by the target.
Dan Gohman5e843682008-07-14 18:19:29 +00001110///
Dan Gohman47ac0f02009-02-11 04:27:20 +00001111ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001112 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001113
1114 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001115 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001116 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001117 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001118
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001119 return Ctor(this, OptLevel);
Evan Chenga9c20912006-01-21 02:32:06 +00001120}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001121
Dan Gohmanfc54c552009-01-15 22:18:12 +00001122ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1123 return new ScheduleHazardRecognizer();
Jim Laskey9ff542f2006-08-01 18:29:48 +00001124}
1125
Chris Lattner75548062006-10-11 03:58:02 +00001126//===----------------------------------------------------------------------===//
1127// Helper functions used by the generated instruction selector.
1128//===----------------------------------------------------------------------===//
1129// Calls to these methods are generated by tblgen.
1130
1131/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1132/// the dag combiner simplified the 255, we still want to match. RHS is the
1133/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1134/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001135bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001136 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001137 const APInt &ActualMask = RHS->getAPIntValue();
1138 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001139
1140 // If the actual mask exactly matches, success!
1141 if (ActualMask == DesiredMask)
1142 return true;
1143
1144 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001145 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001146 return false;
1147
1148 // Otherwise, the DAG Combiner may have proven that the value coming in is
1149 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001150 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001151 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001152 return true;
1153
1154 // TODO: check to see if missing bits are just not demanded.
1155
1156 // Otherwise, this pattern doesn't match.
1157 return false;
1158}
1159
1160/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1161/// the dag combiner simplified the 255, we still want to match. RHS is the
1162/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1163/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001164bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001165 int64_t DesiredMaskS) const {
1166 const APInt &ActualMask = RHS->getAPIntValue();
1167 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001168
1169 // If the actual mask exactly matches, success!
1170 if (ActualMask == DesiredMask)
1171 return true;
1172
1173 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001174 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001175 return false;
1176
1177 // Otherwise, the DAG Combiner may have proven that the value coming in is
1178 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001179 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001180
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001181 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001182 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001183
1184 // If all the missing bits in the or are already known to be set, match!
1185 if ((NeededMask & KnownOne) == NeededMask)
1186 return true;
1187
1188 // TODO: check to see if missing bits are just not demanded.
1189
1190 // Otherwise, this pattern doesn't match.
1191 return false;
1192}
1193
Jim Laskey9ff542f2006-08-01 18:29:48 +00001194
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001195/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1196/// by tblgen. Others should not call it.
1197void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001198SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001199 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001200 std::swap(InOps, Ops);
1201
1202 Ops.push_back(InOps[0]); // input chain.
1203 Ops.push_back(InOps[1]); // input asm string.
1204
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001205 unsigned i = 2, e = InOps.size();
1206 if (InOps[e-1].getValueType() == MVT::Flag)
1207 --e; // Don't process a flag operand if it is here.
1208
1209 while (i != e) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001210 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001211 if ((Flags & 7) != 4 /*MEM*/) {
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001212 // Just skip over this operand, copying the operands verbatim.
Evan Cheng697cbbf2009-03-20 18:03:34 +00001213 Ops.insert(Ops.end(), InOps.begin()+i,
1214 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1215 i += InlineAsm::getNumOperandRegisters(Flags) + 1;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001216 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00001217 assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1218 "Memory operand with multiple values?");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001219 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001220 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001221 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001222 llvm_report_error("Could not match memory address. Inline asm"
1223 " failure!");
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001224 }
1225
1226 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001227 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
Dale Johannesen86b49f82008-09-24 01:07:17 +00001228 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
Dan Gohmanf350b272008-08-23 02:25:05 +00001229 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001230 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1231 i += 2;
1232 }
1233 }
1234
1235 // Add the flag input back if present.
1236 if (e != InOps.size())
1237 Ops.push_back(InOps.back());
1238}
Devang Patel794fd752007-05-01 21:15:47 +00001239
Anton Korobeynikovc1c6ef82009-05-08 18:51:58 +00001240/// findFlagUse - Return use of MVT::Flag value produced by the specified
1241/// SDNode.
1242///
1243static SDNode *findFlagUse(SDNode *N) {
1244 unsigned FlagResNo = N->getNumValues()-1;
1245 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1246 SDUse &Use = I.getUse();
1247 if (Use.getResNo() == FlagResNo)
1248 return Use.getUser();
1249 }
1250 return NULL;
1251}
1252
1253/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1254/// This function recursively traverses up the operand chain, ignoring
1255/// certain nodes.
1256static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1257 SDNode *Root,
1258 SmallPtrSet<SDNode*, 16> &Visited) {
1259 if (Use->getNodeId() < Def->getNodeId() ||
1260 !Visited.insert(Use))
1261 return false;
1262
1263 for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1264 SDNode *N = Use->getOperand(i).getNode();
1265 if (N == Def) {
1266 if (Use == ImmedUse || Use == Root)
1267 continue; // We are not looking for immediate use.
1268 assert(N != Root);
1269 return true;
1270 }
1271
1272 // Traverse up the operand chain.
1273 if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1274 return true;
1275 }
1276 return false;
1277}
1278
1279/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1280/// be reached. Return true if that's the case. However, ignore direct uses
1281/// by ImmedUse (which would be U in the example illustrated in
1282/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1283/// case).
1284/// FIXME: to be really generic, we should allow direct use by any node
1285/// that is being folded. But realisticly since we only fold loads which
1286/// have one non-chain use, we only need to watch out for load/op/store
1287/// and load/op/cmp case where the root (store / cmp) may reach the load via
1288/// its chain operand.
1289static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1290 SmallPtrSet<SDNode*, 16> Visited;
1291 return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1292}
1293
1294/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1295/// U can be folded during instruction selection that starts at Root and
1296/// folding N is profitable.
1297bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1298 SDNode *Root) const {
1299 if (OptLevel == CodeGenOpt::None) return false;
1300
1301 // If Root use can somehow reach N through a path that that doesn't contain
1302 // U then folding N would create a cycle. e.g. In the following
1303 // diagram, Root can reach N through X. If N is folded into into Root, then
1304 // X is both a predecessor and a successor of U.
1305 //
1306 // [N*] //
1307 // ^ ^ //
1308 // / \ //
1309 // [U*] [X]? //
1310 // ^ ^ //
1311 // \ / //
1312 // \ / //
1313 // [Root*] //
1314 //
1315 // * indicates nodes to be folded together.
1316 //
1317 // If Root produces a flag, then it gets (even more) interesting. Since it
1318 // will be "glued" together with its flag use in the scheduler, we need to
1319 // check if it might reach N.
1320 //
1321 // [N*] //
1322 // ^ ^ //
1323 // / \ //
1324 // [U*] [X]? //
1325 // ^ ^ //
1326 // \ \ //
1327 // \ | //
1328 // [Root*] | //
1329 // ^ | //
1330 // f | //
1331 // | / //
1332 // [Y] / //
1333 // ^ / //
1334 // f / //
1335 // | / //
1336 // [FU] //
1337 //
1338 // If FU (flag use) indirectly reaches N (the load), and Root folds N
1339 // (call it Fold), then X is a predecessor of FU and a successor of
1340 // Fold. But since Fold and FU are flagged together, this will create
1341 // a cycle in the scheduling graph.
1342
1343 MVT VT = Root->getValueType(Root->getNumValues()-1);
1344 while (VT == MVT::Flag) {
1345 SDNode *FU = findFlagUse(Root);
1346 if (FU == NULL)
1347 break;
1348 Root = FU;
1349 VT = Root->getValueType(Root->getNumValues()-1);
1350 }
1351
1352 return !isNonImmUse(Root, N, U);
1353}
1354
1355
Devang Patel19974732007-05-03 01:11:54 +00001356char SelectionDAGISel::ID = 0;