Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1 | //===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This implements the SelectionDAGISel class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "isel" |
Dan Gohman | 84fbac5 | 2009-02-06 17:22:58 +0000 | [diff] [blame] | 15 | #include "ScheduleDAGSDNodes.h" |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 16 | #include "SelectionDAGBuild.h" |
Dan Gohman | 84fbac5 | 2009-02-06 17:22:58 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 18 | #include "llvm/Analysis/AliasAnalysis.h" |
Anton Korobeynikov | 5502bf6 | 2007-04-04 21:14:49 +0000 | [diff] [blame] | 19 | #include "llvm/Constants.h" |
Chris Lattner | adf6a96 | 2005-05-13 18:50:42 +0000 | [diff] [blame] | 20 | #include "llvm/CallingConv.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
| 22 | #include "llvm/Function.h" |
Chris Lattner | 36ce691 | 2005-11-29 06:21:05 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" |
Chris Lattner | ce7518c | 2006-01-26 22:24:51 +0000 | [diff] [blame] | 24 | #include "llvm/InlineAsm.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 25 | #include "llvm/Instructions.h" |
| 26 | #include "llvm/Intrinsics.h" |
Jim Laskey | 43970fe | 2006-03-23 18:06:46 +0000 | [diff] [blame] | 27 | #include "llvm/IntrinsicInst.h" |
Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/FastISel.h" |
Gordon Henriksen | 5a29c9e | 2008-08-17 12:56:54 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/GCStrategy.h" |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/GCMetadata.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineFunction.h" |
| 32 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 33 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 35 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 36 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | fc54c55 | 2009-01-15 22:18:12 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/ScheduleHazardRecognizer.h" |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/SchedulerRegistry.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/SelectionDAG.h" |
Devang Patel | 6e7a161 | 2009-01-09 19:11:50 +0000 | [diff] [blame] | 40 | #include "llvm/CodeGen/DwarfWriter.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 41 | #include "llvm/Target/TargetRegisterInfo.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 42 | #include "llvm/Target/TargetData.h" |
| 43 | #include "llvm/Target/TargetFrameInfo.h" |
| 44 | #include "llvm/Target/TargetInstrInfo.h" |
| 45 | #include "llvm/Target/TargetLowering.h" |
| 46 | #include "llvm/Target/TargetMachine.h" |
Vladimir Prus | 1247291 | 2006-05-23 13:43:15 +0000 | [diff] [blame] | 47 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Compiler.h" |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 50 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 51 | #include "llvm/Support/MathExtras.h" |
| 52 | #include "llvm/Support/Timer.h" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame^] | 53 | #include "llvm/Support/raw_ostream.h" |
Jeff Cohen | 7e88103 | 2006-02-24 02:52:40 +0000 | [diff] [blame] | 54 | #include <algorithm> |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 55 | using namespace llvm; |
| 56 | |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 57 | static cl::opt<bool> |
Duncan Sands | 7cb0787 | 2008-10-27 08:42:46 +0000 | [diff] [blame] | 58 | DisableLegalizeTypes("disable-legalize-types", cl::Hidden); |
Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 59 | static cl::opt<bool> |
Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 60 | EnableFastISelVerbose("fast-isel-verbose", cl::Hidden, |
Dan Gohman | d659d50 | 2008-10-20 21:30:12 +0000 | [diff] [blame] | 61 | cl::desc("Enable verbose messages in the \"fast\" " |
Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 62 | "instruction selector")); |
| 63 | static cl::opt<bool> |
Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 64 | EnableFastISelAbort("fast-isel-abort", cl::Hidden, |
| 65 | cl::desc("Enable abort calls when \"fast\" instruction fails")); |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 66 | static cl::opt<bool> |
| 67 | SchedLiveInCopies("schedule-livein-copies", |
| 68 | cl::desc("Schedule copies of livein registers"), |
| 69 | cl::init(false)); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 70 | |
Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 71 | #ifndef NDEBUG |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 72 | static cl::opt<bool> |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 73 | ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden, |
| 74 | cl::desc("Pop up a window to show dags before the first " |
| 75 | "dag combine pass")); |
| 76 | static cl::opt<bool> |
| 77 | ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden, |
| 78 | cl::desc("Pop up a window to show dags before legalize types")); |
| 79 | static cl::opt<bool> |
| 80 | ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, |
| 81 | cl::desc("Pop up a window to show dags before legalize")); |
| 82 | static cl::opt<bool> |
| 83 | ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden, |
| 84 | cl::desc("Pop up a window to show dags before the second " |
| 85 | "dag combine pass")); |
| 86 | static cl::opt<bool> |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 87 | ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden, |
| 88 | cl::desc("Pop up a window to show dags before the post legalize types" |
| 89 | " dag combine pass")); |
| 90 | static cl::opt<bool> |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 91 | ViewISelDAGs("view-isel-dags", cl::Hidden, |
| 92 | cl::desc("Pop up a window to show isel dags as they are selected")); |
| 93 | static cl::opt<bool> |
| 94 | ViewSchedDAGs("view-sched-dags", cl::Hidden, |
| 95 | cl::desc("Pop up a window to show sched dags as they are processed")); |
Dan Gohman | 3e1a7ae | 2007-08-28 20:32:58 +0000 | [diff] [blame] | 96 | static cl::opt<bool> |
| 97 | ViewSUnitDAGs("view-sunit-dags", cl::Hidden, |
Chris Lattner | 5bab785 | 2008-01-25 17:24:52 +0000 | [diff] [blame] | 98 | cl::desc("Pop up a window to show SUnit dags after they are processed")); |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 99 | #else |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 100 | static const bool ViewDAGCombine1 = false, |
| 101 | ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false, |
| 102 | ViewDAGCombine2 = false, |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 103 | ViewDAGCombineLT = false, |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 104 | ViewISelDAGs = false, ViewSchedDAGs = false, |
| 105 | ViewSUnitDAGs = false; |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 106 | #endif |
| 107 | |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 108 | //===---------------------------------------------------------------------===// |
| 109 | /// |
| 110 | /// RegisterScheduler class - Track the registration of instruction schedulers. |
| 111 | /// |
| 112 | //===---------------------------------------------------------------------===// |
| 113 | MachinePassRegistry RegisterScheduler::Registry; |
| 114 | |
| 115 | //===---------------------------------------------------------------------===// |
| 116 | /// |
| 117 | /// ISHeuristic command line option for instruction schedulers. |
| 118 | /// |
| 119 | //===---------------------------------------------------------------------===// |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 120 | static cl::opt<RegisterScheduler::FunctionPassCtor, false, |
| 121 | RegisterPassParser<RegisterScheduler> > |
| 122 | ISHeuristic("pre-RA-sched", |
| 123 | cl::init(&createDefaultScheduler), |
| 124 | cl::desc("Instruction schedulers available (before register" |
| 125 | " allocation):")); |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 126 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 127 | static RegisterScheduler |
Dan Gohman | b8cab92 | 2008-10-14 20:25:08 +0000 | [diff] [blame] | 128 | defaultListDAGScheduler("default", "Best scheduler for the target", |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 129 | createDefaultScheduler); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 130 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 131 | namespace llvm { |
| 132 | //===--------------------------------------------------------------------===// |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 133 | /// createDefaultScheduler - This creates an instruction scheduler appropriate |
| 134 | /// for the target. |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 135 | ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS, |
Bill Wendling | 98a366d | 2009-04-29 23:29:43 +0000 | [diff] [blame] | 136 | CodeGenOpt::Level OptLevel) { |
Dan Gohman | e9530ec | 2009-01-15 16:58:17 +0000 | [diff] [blame] | 137 | const TargetLowering &TLI = IS->getTargetLowering(); |
| 138 | |
Bill Wendling | 98a366d | 2009-04-29 23:29:43 +0000 | [diff] [blame] | 139 | if (OptLevel == CodeGenOpt::None) |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 140 | return createFastDAGScheduler(IS, OptLevel); |
Dan Gohman | 9e76fea | 2008-11-20 03:11:19 +0000 | [diff] [blame] | 141 | if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 142 | return createTDListDAGScheduler(IS, OptLevel); |
Dan Gohman | 9e76fea | 2008-11-20 03:11:19 +0000 | [diff] [blame] | 143 | assert(TLI.getSchedulingPreference() == |
| 144 | TargetLowering::SchedulingForRegPressure && "Unknown sched type!"); |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 145 | return createBURRListDAGScheduler(IS, OptLevel); |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 146 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 147 | } |
| 148 | |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 149 | // EmitInstrWithCustomInserter - This method should be implemented by targets |
| 150 | // that mark instructions with the 'usesCustomDAGSchedInserter' flag. These |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 151 | // instructions are special in various ways, which require special support to |
| 152 | // insert. The specified MachineInstr is created but not inserted into any |
| 153 | // basic blocks, and the scheduler passes ownership of it to this method. |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 154 | MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 1fdbc1d | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 155 | MachineBasicBlock *MBB) const { |
Torok Edwin | f368923 | 2009-07-12 20:07:01 +0000 | [diff] [blame] | 156 | #ifndef NDEBUG |
| 157 | cerr << "If a target marks an instruction with " |
| 158 | "'usesCustomDAGSchedInserter', it must implement " |
| 159 | "TargetLowering::EmitInstrWithCustomInserter!"; |
| 160 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 161 | llvm_unreachable(0); |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 162 | return 0; |
| 163 | } |
| 164 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 165 | /// EmitLiveInCopy - Emit a copy for a live in physical register. If the |
| 166 | /// physical register has only a single copy use, then coalesced the copy |
| 167 | /// if possible. |
| 168 | static void EmitLiveInCopy(MachineBasicBlock *MBB, |
| 169 | MachineBasicBlock::iterator &InsertPos, |
| 170 | unsigned VirtReg, unsigned PhysReg, |
| 171 | const TargetRegisterClass *RC, |
| 172 | DenseMap<MachineInstr*, unsigned> &CopyRegMap, |
| 173 | const MachineRegisterInfo &MRI, |
| 174 | const TargetRegisterInfo &TRI, |
| 175 | const TargetInstrInfo &TII) { |
| 176 | unsigned NumUses = 0; |
| 177 | MachineInstr *UseMI = NULL; |
| 178 | for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg), |
| 179 | UE = MRI.use_end(); UI != UE; ++UI) { |
| 180 | UseMI = &*UI; |
| 181 | if (++NumUses > 1) |
| 182 | break; |
| 183 | } |
| 184 | |
| 185 | // If the number of uses is not one, or the use is not a move instruction, |
| 186 | // don't coalesce. Also, only coalesce away a virtual register to virtual |
| 187 | // register copy. |
| 188 | bool Coalesced = false; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 189 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 190 | if (NumUses == 1 && |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 191 | TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) && |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 192 | TargetRegisterInfo::isVirtualRegister(DstReg)) { |
| 193 | VirtReg = DstReg; |
| 194 | Coalesced = true; |
| 195 | } |
| 196 | |
| 197 | // Now find an ideal location to insert the copy. |
| 198 | MachineBasicBlock::iterator Pos = InsertPos; |
| 199 | while (Pos != MBB->begin()) { |
| 200 | MachineInstr *PrevMI = prior(Pos); |
| 201 | DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI); |
| 202 | // copyRegToReg might emit multiple instructions to do a copy. |
| 203 | unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second; |
| 204 | if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg)) |
| 205 | // This is what the BB looks like right now: |
| 206 | // r1024 = mov r0 |
| 207 | // ... |
| 208 | // r1 = mov r1024 |
| 209 | // |
| 210 | // We want to insert "r1025 = mov r1". Inserting this copy below the |
| 211 | // move to r1024 makes it impossible for that move to be coalesced. |
| 212 | // |
| 213 | // r1025 = mov r1 |
| 214 | // r1024 = mov r0 |
| 215 | // ... |
| 216 | // r1 = mov 1024 |
| 217 | // r2 = mov 1025 |
| 218 | break; // Woot! Found a good location. |
| 219 | --Pos; |
| 220 | } |
| 221 | |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 222 | bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC); |
| 223 | assert(Emitted && "Unable to issue a live-in copy instruction!\n"); |
| 224 | (void) Emitted; |
| 225 | |
| 226 | CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg)); |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 227 | if (Coalesced) { |
| 228 | if (&*InsertPos == UseMI) ++InsertPos; |
| 229 | MBB->erase(UseMI); |
| 230 | } |
| 231 | } |
| 232 | |
| 233 | /// EmitLiveInCopies - If this is the first basic block in the function, |
| 234 | /// and if it has live ins that need to be copied into vregs, emit the |
| 235 | /// copies into the block. |
| 236 | static void EmitLiveInCopies(MachineBasicBlock *EntryMBB, |
| 237 | const MachineRegisterInfo &MRI, |
| 238 | const TargetRegisterInfo &TRI, |
| 239 | const TargetInstrInfo &TII) { |
| 240 | if (SchedLiveInCopies) { |
| 241 | // Emit the copies at a heuristically-determined location in the block. |
| 242 | DenseMap<MachineInstr*, unsigned> CopyRegMap; |
| 243 | MachineBasicBlock::iterator InsertPos = EntryMBB->begin(); |
| 244 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 245 | E = MRI.livein_end(); LI != E; ++LI) |
| 246 | if (LI->second) { |
| 247 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
| 248 | EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first, |
| 249 | RC, CopyRegMap, MRI, TRI, TII); |
| 250 | } |
| 251 | } else { |
| 252 | // Emit the copies into the top of the block. |
| 253 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 254 | E = MRI.livein_end(); LI != E; ++LI) |
| 255 | if (LI->second) { |
| 256 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 257 | bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(), |
| 258 | LI->second, LI->first, RC, RC); |
| 259 | assert(Emitted && "Unable to issue a live-in copy instruction!\n"); |
| 260 | (void) Emitted; |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 261 | } |
| 262 | } |
| 263 | } |
| 264 | |
Chris Lattner | 7041ee3 | 2005-01-11 05:56:49 +0000 | [diff] [blame] | 265 | //===----------------------------------------------------------------------===// |
| 266 | // SelectionDAGISel code |
| 267 | //===----------------------------------------------------------------------===// |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 268 | |
Bill Wendling | 98a366d | 2009-04-29 23:29:43 +0000 | [diff] [blame] | 269 | SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) : |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 270 | FunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()), |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 271 | FuncInfo(new FunctionLoweringInfo(TLI)), |
| 272 | CurDAG(new SelectionDAG(TLI, *FuncInfo)), |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 273 | SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo, OL)), |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 274 | GFI(), |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 275 | OptLevel(OL), |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 276 | DAGSize(0) |
| 277 | {} |
| 278 | |
| 279 | SelectionDAGISel::~SelectionDAGISel() { |
| 280 | delete SDL; |
| 281 | delete CurDAG; |
| 282 | delete FuncInfo; |
| 283 | } |
| 284 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 285 | unsigned SelectionDAGISel::MakeReg(MVT VT) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 286 | return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT)); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 287 | } |
| 288 | |
Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 289 | void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const { |
Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 290 | AU.addRequired<AliasAnalysis>(); |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 291 | AU.addRequired<GCModuleInfo>(); |
Devang Patel | 6e7a161 | 2009-01-09 19:11:50 +0000 | [diff] [blame] | 292 | AU.addRequired<DwarfWriter>(); |
Chris Lattner | c8d288f | 2007-03-31 04:18:03 +0000 | [diff] [blame] | 293 | AU.setPreservesAll(); |
Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 294 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 295 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 296 | bool SelectionDAGISel::runOnFunction(Function &Fn) { |
Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 297 | // Do some sanity-checking on the command-line options. |
| 298 | assert((!EnableFastISelVerbose || EnableFastISel) && |
| 299 | "-fast-isel-verbose requires -fast-isel"); |
| 300 | assert((!EnableFastISelAbort || EnableFastISel) && |
| 301 | "-fast-isel-abort requires -fast-isel"); |
| 302 | |
Devang Patel | 16f2ffd | 2009-04-16 02:33:41 +0000 | [diff] [blame] | 303 | // Do not codegen any 'available_externally' functions at all, they have |
| 304 | // definitions outside the translation unit. |
| 305 | if (Fn.hasAvailableExternallyLinkage()) |
| 306 | return false; |
| 307 | |
| 308 | |
Dan Gohman | 5f43f92 | 2007-08-27 16:26:13 +0000 | [diff] [blame] | 309 | // Get alias analysis for load/store combining. |
| 310 | AA = &getAnalysis<AliasAnalysis>(); |
| 311 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 312 | TargetMachine &TM = TLI.getTargetMachine(); |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 313 | MF = &MachineFunction::construct(&Fn, TM); |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 314 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
| 315 | const TargetRegisterInfo &TRI = *TM.getRegisterInfo(); |
| 316 | |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 317 | if (MF->getFunction()->hasGC()) |
| 318 | GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF->getFunction()); |
Gordon Henriksen | ce22477 | 2008-01-07 01:30:38 +0000 | [diff] [blame] | 319 | else |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 320 | GFI = 0; |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 321 | RegInfo = &MF->getRegInfo(); |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame^] | 322 | DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n"); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 323 | |
Duncan Sands | 1465d61 | 2009-01-28 13:14:17 +0000 | [diff] [blame] | 324 | MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>(); |
| 325 | DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>(); |
Owen Anderson | 5dcaceb | 2009-07-09 18:44:09 +0000 | [diff] [blame] | 326 | CurDAG->init(*MF, MMI, DW); |
Devang Patel | b51d40c | 2009-02-03 18:46:32 +0000 | [diff] [blame] | 327 | FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 328 | SDL->init(GFI, *AA); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 329 | |
Dale Johannesen | 1532f3d | 2008-04-02 00:25:04 +0000 | [diff] [blame] | 330 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) |
| 331 | if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator())) |
| 332 | // Mark landing pad. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 333 | FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad(); |
Duncan Sands | 9fac0b5 | 2007-06-06 10:05:18 +0000 | [diff] [blame] | 334 | |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 335 | SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 336 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 337 | // If the first basic block in the function has live ins that need to be |
| 338 | // copied into vregs, emit the copies into the top of the block before |
| 339 | // emitting the code for the block. |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 340 | EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII); |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 341 | |
Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 342 | // Add function live-ins to entry block live-in set. |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 343 | for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(), |
| 344 | E = RegInfo->livein_end(); I != E; ++I) |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 345 | MF->begin()->addLiveIn(I->first); |
Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 346 | |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 347 | #ifndef NDEBUG |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 348 | assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() && |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 349 | "Not all catch info was assigned to a landing pad!"); |
| 350 | #endif |
| 351 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 352 | FuncInfo->clear(); |
| 353 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 354 | return true; |
| 355 | } |
| 356 | |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 357 | static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB, |
| 358 | MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) { |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 359 | for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I) |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 360 | if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) { |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 361 | // Apply the catch info to DestBB. |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 362 | AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]); |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 363 | #ifndef NDEBUG |
Duncan Sands | 560a737 | 2007-11-15 09:54:37 +0000 | [diff] [blame] | 364 | if (!FLI.MBBMap[SrcBB]->isLandingPad()) |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 365 | FLI.CatchInfoFound.insert(EHSel); |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 366 | #endif |
| 367 | } |
| 368 | } |
| 369 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 370 | /// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and |
| 371 | /// whether object offset >= 0. |
| 372 | static bool |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 373 | IsFixedFrameObjectWithPosOffset(MachineFrameInfo *MFI, SDValue Op) { |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 374 | if (!isa<FrameIndexSDNode>(Op)) return false; |
| 375 | |
| 376 | FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op); |
| 377 | int FrameIdx = FrameIdxNode->getIndex(); |
| 378 | return MFI->isFixedObjectIndex(FrameIdx) && |
| 379 | MFI->getObjectOffset(FrameIdx) >= 0; |
| 380 | } |
| 381 | |
| 382 | /// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could |
| 383 | /// possibly be overwritten when lowering the outgoing arguments in a tail |
| 384 | /// call. Currently the implementation of this call is very conservative and |
| 385 | /// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with |
| 386 | /// virtual registers would be overwritten by direct lowering. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 387 | static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op, |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 388 | MachineFrameInfo *MFI) { |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 389 | RegisterSDNode * OpReg = NULL; |
| 390 | if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS || |
| 391 | (Op.getOpcode()== ISD::CopyFromReg && |
| 392 | (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) && |
| 393 | (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) || |
| 394 | (Op.getOpcode() == ISD::LOAD && |
| 395 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) || |
| 396 | (Op.getOpcode() == ISD::MERGE_VALUES && |
Gabor Greif | 99a6cb9 | 2008-08-26 22:36:50 +0000 | [diff] [blame] | 397 | Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD && |
| 398 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()). |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 399 | getOperand(1)))) |
| 400 | return true; |
| 401 | return false; |
| 402 | } |
| 403 | |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 404 | /// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 405 | /// DAG and fixes their tailcall attribute operand. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 406 | static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG, |
Dan Gohman | e9530ec | 2009-01-15 16:58:17 +0000 | [diff] [blame] | 407 | const TargetLowering& TLI) { |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 408 | SDNode * Ret = NULL; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 409 | SDValue Terminator = DAG.getRoot(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 410 | |
| 411 | // Find RET node. |
| 412 | if (Terminator.getOpcode() == ISD::RET) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 413 | Ret = Terminator.getNode(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 414 | } |
| 415 | |
| 416 | // Fix tail call attribute of CALL nodes. |
| 417 | for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(), |
Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 418 | BI = DAG.allnodes_end(); BI != BE; ) { |
| 419 | --BI; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 420 | if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 421 | SDValue OpRet(Ret, 0); |
| 422 | SDValue OpCall(BI, 0); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 423 | bool isMarkedTailCall = TheCall->isTailCall(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 424 | // If CALL node has tail call attribute set to true and the call is not |
| 425 | // eligible (no RET or the target rejects) the attribute is fixed to |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 426 | // false. The TargetLowering::IsEligibleForTailCallOptimization function |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 427 | // must correctly identify tail call optimizable calls. |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 428 | if (!isMarkedTailCall) continue; |
| 429 | if (Ret==NULL || |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 430 | !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) { |
| 431 | // Not eligible. Mark CALL node as non tail call. Note that we |
| 432 | // can modify the call node in place since calls are not CSE'd. |
| 433 | TheCall->setNotTailCall(); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 434 | } else { |
| 435 | // Look for tail call clobbered arguments. Emit a series of |
| 436 | // copyto/copyfrom virtual register nodes to protect them. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 437 | SmallVector<SDValue, 32> Ops; |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 438 | SDValue Chain = TheCall->getChain(), InFlag; |
| 439 | Ops.push_back(Chain); |
| 440 | Ops.push_back(TheCall->getCallee()); |
| 441 | for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) { |
| 442 | SDValue Arg = TheCall->getArg(i); |
| 443 | bool isByVal = TheCall->getArgFlags(i).isByVal(); |
| 444 | MachineFunction &MF = DAG.getMachineFunction(); |
| 445 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 446 | if (!isByVal && |
| 447 | IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) { |
| 448 | MVT VT = Arg.getValueType(); |
| 449 | unsigned VReg = MF.getRegInfo(). |
| 450 | createVirtualRegister(TLI.getRegClassFor(VT)); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 451 | Chain = DAG.getCopyToReg(Chain, Arg.getDebugLoc(), |
Dale Johannesen | c460ae9 | 2009-02-04 00:13:36 +0000 | [diff] [blame] | 452 | VReg, Arg, InFlag); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 453 | InFlag = Chain.getValue(1); |
Dale Johannesen | 6f38cb6 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 454 | Arg = DAG.getCopyFromReg(Chain, Arg.getDebugLoc(), |
Dale Johannesen | c460ae9 | 2009-02-04 00:13:36 +0000 | [diff] [blame] | 455 | VReg, VT, InFlag); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 456 | Chain = Arg.getValue(1); |
| 457 | InFlag = Arg.getValue(2); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 458 | } |
| 459 | Ops.push_back(Arg); |
Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 460 | Ops.push_back(TheCall->getArgFlagsVal(i)); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 461 | } |
| 462 | // Link in chain of CopyTo/CopyFromReg. |
| 463 | Ops[0] = Chain; |
| 464 | DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size()); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 465 | } |
| 466 | } |
| 467 | } |
| 468 | } |
| 469 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 470 | void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, |
| 471 | BasicBlock::iterator Begin, |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 472 | BasicBlock::iterator End) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 473 | SDL->setCurrentBasicBlock(BB); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 474 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 475 | // Lower all of the non-terminator instructions. |
| 476 | for (BasicBlock::iterator I = Begin; I != End; ++I) |
| 477 | if (!isa<TerminatorInst>(I)) |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 478 | SDL->visit(*I); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 479 | |
| 480 | // Ensure that all instructions which are used outside of their defining |
| 481 | // blocks are available as virtual registers. Invoke is handled elsewhere. |
| 482 | for (BasicBlock::iterator I = Begin; I != End; ++I) |
Dan Gohman | ad62f53 | 2009-04-23 23:13:24 +0000 | [diff] [blame] | 483 | if (!isa<PHINode>(I) && !isa<InvokeInst>(I)) |
| 484 | SDL->CopyToExportRegsIfNeeded(I); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 485 | |
| 486 | // Handle PHI nodes in successor blocks. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 487 | if (End == LLVMBB->end()) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 488 | HandlePHINodesInSuccessorBlocks(LLVMBB); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 489 | |
| 490 | // Lower the terminator after the copies are emitted. |
| 491 | SDL->visit(*LLVMBB->getTerminator()); |
| 492 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 493 | |
Chris Lattner | a651cf6 | 2005-01-17 19:43:36 +0000 | [diff] [blame] | 494 | // Make sure the root of the DAG is up-to-date. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 495 | CurDAG->setRoot(SDL->getControlRoot()); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 496 | |
| 497 | // Check whether calls in this block are real tail calls. Fix up CALL nodes |
| 498 | // with correct tailcall attribute so that the target can rely on the tailcall |
| 499 | // attribute indicating whether the call is really eligible for tail call |
| 500 | // optimization. |
Dan Gohman | 1937e2f | 2008-09-16 01:42:28 +0000 | [diff] [blame] | 501 | if (PerformTailCallOpt) |
| 502 | CheckDAGForTailCallsAndFixThem(*CurDAG, TLI); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 503 | |
| 504 | // Final step, emit the lowered DAG as machine code. |
| 505 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 506 | SDL->clear(); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 507 | } |
| 508 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 509 | void SelectionDAGISel::ComputeLiveOutVRegInfo() { |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 510 | SmallPtrSet<SDNode*, 128> VisitedNodes; |
| 511 | SmallVector<SDNode*, 128> Worklist; |
| 512 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 513 | Worklist.push_back(CurDAG->getRoot().getNode()); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 514 | |
| 515 | APInt Mask; |
| 516 | APInt KnownZero; |
| 517 | APInt KnownOne; |
| 518 | |
| 519 | while (!Worklist.empty()) { |
| 520 | SDNode *N = Worklist.back(); |
| 521 | Worklist.pop_back(); |
| 522 | |
| 523 | // If we've already seen this node, ignore it. |
| 524 | if (!VisitedNodes.insert(N)) |
| 525 | continue; |
| 526 | |
| 527 | // Otherwise, add all chain operands to the worklist. |
| 528 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) |
| 529 | if (N->getOperand(i).getValueType() == MVT::Other) |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 530 | Worklist.push_back(N->getOperand(i).getNode()); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 531 | |
| 532 | // If this is a CopyToReg with a vreg dest, process it. |
| 533 | if (N->getOpcode() != ISD::CopyToReg) |
| 534 | continue; |
| 535 | |
| 536 | unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); |
| 537 | if (!TargetRegisterInfo::isVirtualRegister(DestReg)) |
| 538 | continue; |
| 539 | |
| 540 | // Ignore non-scalar or non-integer values. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 541 | SDValue Src = N->getOperand(2); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 542 | MVT SrcVT = Src.getValueType(); |
| 543 | if (!SrcVT.isInteger() || SrcVT.isVector()) |
| 544 | continue; |
| 545 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 546 | unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 547 | Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 548 | CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 549 | |
| 550 | // Only install this information if it tells us something. |
| 551 | if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) { |
| 552 | DestReg -= TargetRegisterInfo::FirstVirtualRegister; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 553 | FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo(); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 554 | if (DestReg >= FLI.LiveOutRegInfo.size()) |
| 555 | FLI.LiveOutRegInfo.resize(DestReg+1); |
| 556 | FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg]; |
| 557 | LOI.NumSignBits = NumSignBits; |
Dan Gohman | a80efce | 2009-03-27 23:55:04 +0000 | [diff] [blame] | 558 | LOI.KnownOne = KnownOne; |
| 559 | LOI.KnownZero = KnownZero; |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 560 | } |
| 561 | } |
| 562 | } |
| 563 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 564 | void SelectionDAGISel::CodeGenAndEmitDAG() { |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 565 | std::string GroupName; |
| 566 | if (TimePassesIsEnabled) |
| 567 | GroupName = "Instruction Selection and Scheduling"; |
| 568 | std::string BlockName; |
| 569 | if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs || |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 570 | ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs || |
| 571 | ViewSUnitDAGs) |
Daniel Dunbar | f6ccee5 | 2009-07-24 08:24:36 +0000 | [diff] [blame] | 572 | BlockName = CurDAG->getMachineFunction().getFunction()->getNameStr() + ":" + |
| 573 | BB->getBasicBlock()->getNameStr(); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 574 | |
| 575 | DOUT << "Initial selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 576 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 577 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 578 | if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName); |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 579 | |
Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 580 | // Run the DAG combiner in pre-legalize mode. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 581 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 582 | NamedRegionTimer T("DAG Combining 1", GroupName); |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 583 | CurDAG->Combine(Unrestricted, *AA, OptLevel); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 584 | } else { |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 585 | CurDAG->Combine(Unrestricted, *AA, OptLevel); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 586 | } |
Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 587 | |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 588 | DOUT << "Optimized lowered selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 589 | DEBUG(CurDAG->dump()); |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 590 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 591 | // Second step, hack on the DAG until it only uses operations and types that |
| 592 | // the target supports. |
Duncan Sands | 7cb0787 | 2008-10-27 08:42:46 +0000 | [diff] [blame] | 593 | if (!DisableLegalizeTypes) { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 594 | if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " + |
| 595 | BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 596 | |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 597 | bool Changed; |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 598 | if (TimePassesIsEnabled) { |
| 599 | NamedRegionTimer T("Type Legalization", GroupName); |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 600 | Changed = CurDAG->LegalizeTypes(); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 601 | } else { |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 602 | Changed = CurDAG->LegalizeTypes(); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 603 | } |
| 604 | |
| 605 | DOUT << "Type-legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 606 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 607 | |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 608 | if (Changed) { |
| 609 | if (ViewDAGCombineLT) |
| 610 | CurDAG->viewGraph("dag-combine-lt input for " + BlockName); |
| 611 | |
| 612 | // Run the DAG combiner in post-type-legalize mode. |
| 613 | if (TimePassesIsEnabled) { |
| 614 | NamedRegionTimer T("DAG Combining after legalize types", GroupName); |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 615 | CurDAG->Combine(NoIllegalTypes, *AA, OptLevel); |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 616 | } else { |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 617 | CurDAG->Combine(NoIllegalTypes, *AA, OptLevel); |
Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 618 | } |
| 619 | |
| 620 | DOUT << "Optimized type-legalized selection DAG:\n"; |
| 621 | DEBUG(CurDAG->dump()); |
| 622 | } |
Eli Friedman | 5c22c80 | 2009-05-23 12:35:30 +0000 | [diff] [blame] | 623 | |
| 624 | if (TimePassesIsEnabled) { |
| 625 | NamedRegionTimer T("Vector Legalization", GroupName); |
| 626 | Changed = CurDAG->LegalizeVectors(); |
| 627 | } else { |
| 628 | Changed = CurDAG->LegalizeVectors(); |
| 629 | } |
| 630 | |
| 631 | if (Changed) { |
| 632 | if (TimePassesIsEnabled) { |
| 633 | NamedRegionTimer T("Type Legalization 2", GroupName); |
| 634 | Changed = CurDAG->LegalizeTypes(); |
| 635 | } else { |
| 636 | Changed = CurDAG->LegalizeTypes(); |
| 637 | } |
| 638 | |
| 639 | if (ViewDAGCombineLT) |
| 640 | CurDAG->viewGraph("dag-combine-lv input for " + BlockName); |
| 641 | |
| 642 | // Run the DAG combiner in post-type-legalize mode. |
| 643 | if (TimePassesIsEnabled) { |
| 644 | NamedRegionTimer T("DAG Combining after legalize vectors", GroupName); |
| 645 | CurDAG->Combine(NoIllegalOperations, *AA, OptLevel); |
| 646 | } else { |
| 647 | CurDAG->Combine(NoIllegalOperations, *AA, OptLevel); |
| 648 | } |
| 649 | |
| 650 | DOUT << "Optimized vector-legalized selection DAG:\n"; |
| 651 | DEBUG(CurDAG->dump()); |
| 652 | } |
Chris Lattner | 70587ea | 2008-07-10 23:37:50 +0000 | [diff] [blame] | 653 | } |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 654 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 655 | if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 656 | |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 657 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 658 | NamedRegionTimer T("DAG Legalization", GroupName); |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 659 | CurDAG->Legalize(DisableLegalizeTypes, OptLevel); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 660 | } else { |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 661 | CurDAG->Legalize(DisableLegalizeTypes, OptLevel); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 662 | } |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 663 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 664 | DOUT << "Legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 665 | DEBUG(CurDAG->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 666 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 667 | if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 668 | |
Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 669 | // Run the DAG combiner in post-legalize mode. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 670 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 671 | NamedRegionTimer T("DAG Combining 2", GroupName); |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 672 | CurDAG->Combine(NoIllegalOperations, *AA, OptLevel); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 673 | } else { |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 674 | CurDAG->Combine(NoIllegalOperations, *AA, OptLevel); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 675 | } |
Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 676 | |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 677 | DOUT << "Optimized legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 678 | DEBUG(CurDAG->dump()); |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 679 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 680 | if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 681 | |
Bill Wendling | 98a366d | 2009-04-29 23:29:43 +0000 | [diff] [blame] | 682 | if (OptLevel != CodeGenOpt::None) |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 683 | ComputeLiveOutVRegInfo(); |
Evan Cheng | 552c4a8 | 2006-04-28 02:09:19 +0000 | [diff] [blame] | 684 | |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 685 | // Third, instruction select all of the operations to machine code, adding the |
| 686 | // code to the MachineBasicBlock. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 687 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 688 | NamedRegionTimer T("Instruction Selection", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 689 | InstructionSelect(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 690 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 691 | InstructionSelect(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 692 | } |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 693 | |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 694 | DOUT << "Selected selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 695 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 696 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 697 | if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 698 | |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 699 | // Schedule machine code. |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 700 | ScheduleDAGSDNodes *Scheduler = CreateScheduler(); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 701 | if (TimePassesIsEnabled) { |
| 702 | NamedRegionTimer T("Instruction Scheduling", GroupName); |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 703 | Scheduler->Run(CurDAG, BB, BB->end()); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 704 | } else { |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 705 | Scheduler->Run(CurDAG, BB, BB->end()); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 706 | } |
| 707 | |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 708 | if (ViewSUnitDAGs) Scheduler->viewGraph(); |
| 709 | |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 710 | // Emit machine code to BB. This can change 'BB' to the last block being |
| 711 | // inserted into. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 712 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 713 | NamedRegionTimer T("Instruction Creation", GroupName); |
| 714 | BB = Scheduler->EmitSchedule(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 715 | } else { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 716 | BB = Scheduler->EmitSchedule(); |
| 717 | } |
| 718 | |
| 719 | // Free the scheduler state. |
| 720 | if (TimePassesIsEnabled) { |
| 721 | NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName); |
| 722 | delete Scheduler; |
| 723 | } else { |
| 724 | delete Scheduler; |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 725 | } |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 726 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 727 | DOUT << "Selected machine code:\n"; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 728 | DEBUG(BB->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 729 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 730 | |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 731 | void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, |
| 732 | MachineFunction &MF, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 733 | MachineModuleInfo *MMI, |
Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 734 | DwarfWriter *DW, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 735 | const TargetInstrInfo &TII) { |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 736 | // Initialize the Fast-ISel state, if needed. |
| 737 | FastISel *FastIS = 0; |
| 738 | if (EnableFastISel) |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 739 | FastIS = TLI.createFastISel(MF, MMI, DW, |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 740 | FuncInfo->ValueMap, |
| 741 | FuncInfo->MBBMap, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 742 | FuncInfo->StaticAllocaMap |
| 743 | #ifndef NDEBUG |
| 744 | , FuncInfo->CatchInfoLost |
| 745 | #endif |
| 746 | ); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 747 | |
| 748 | // Iterate over all basic blocks in the function. |
Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 749 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) { |
| 750 | BasicBlock *LLVMBB = &*I; |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 751 | BB = FuncInfo->MBBMap[LLVMBB]; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 752 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 753 | BasicBlock::iterator const Begin = LLVMBB->begin(); |
| 754 | BasicBlock::iterator const End = LLVMBB->end(); |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 755 | BasicBlock::iterator BI = Begin; |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 756 | |
| 757 | // Lower any arguments needed in this block if this is the entry block. |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 758 | bool SuppressFastISel = false; |
| 759 | if (LLVMBB == &Fn.getEntryBlock()) { |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 760 | LowerArguments(LLVMBB); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 761 | |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 762 | // If any of the arguments has the byval attribute, forgo |
| 763 | // fast-isel in the entry block. |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 764 | if (FastIS) { |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 765 | unsigned j = 1; |
| 766 | for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end(); |
| 767 | I != E; ++I, ++j) |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 768 | if (Fn.paramHasAttr(j, Attribute::ByVal)) { |
Dan Gohman | 77ca41e | 2008-09-25 17:21:42 +0000 | [diff] [blame] | 769 | if (EnableFastISelVerbose || EnableFastISelAbort) |
| 770 | cerr << "FastISel skips entry block due to byval argument\n"; |
Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 771 | SuppressFastISel = true; |
| 772 | break; |
| 773 | } |
| 774 | } |
| 775 | } |
| 776 | |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 777 | if (MMI && BB->isLandingPad()) { |
| 778 | // Add a label to mark the beginning of the landing pad. Deletion of the |
| 779 | // landing pad can thus be detected via the MachineModuleInfo. |
| 780 | unsigned LabelID = MMI->addLandingPad(BB); |
| 781 | |
| 782 | const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL); |
Bill Wendling | b288487 | 2009-02-03 01:55:42 +0000 | [diff] [blame] | 783 | BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID); |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 784 | |
| 785 | // Mark exception register as live in. |
| 786 | unsigned Reg = TLI.getExceptionAddressRegister(); |
| 787 | if (Reg) BB->addLiveIn(Reg); |
| 788 | |
| 789 | // Mark exception selector register as live in. |
| 790 | Reg = TLI.getExceptionSelectorRegister(); |
| 791 | if (Reg) BB->addLiveIn(Reg); |
| 792 | |
| 793 | // FIXME: Hack around an exception handling flaw (PR1508): the personality |
| 794 | // function and list of typeids logically belong to the invoke (or, if you |
| 795 | // like, the basic block containing the invoke), and need to be associated |
| 796 | // with it in the dwarf exception handling tables. Currently however the |
| 797 | // information is provided by an intrinsic (eh.selector) that can be moved |
| 798 | // to unexpected places by the optimizers: if the unwind edge is critical, |
| 799 | // then breaking it can result in the intrinsics being in the successor of |
| 800 | // the landing pad, not the landing pad itself. This results in exceptions |
| 801 | // not being caught because no typeids are associated with the invoke. |
| 802 | // This may not be the only way things can go wrong, but it is the only way |
| 803 | // we try to work around for the moment. |
| 804 | BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator()); |
| 805 | |
| 806 | if (Br && Br->isUnconditional()) { // Critical edge? |
| 807 | BasicBlock::iterator I, E; |
| 808 | for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I) |
| 809 | if (isa<EHSelectorInst>(I)) |
| 810 | break; |
| 811 | |
| 812 | if (I == E) |
| 813 | // No catch info found - try to extract some from the successor. |
| 814 | copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo); |
| 815 | } |
| 816 | } |
| 817 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 818 | // Before doing SelectionDAG ISel, see if FastISel has been requested. |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 819 | if (FastIS && !SuppressFastISel) { |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 820 | // Emit code for any incoming arguments. This must happen before |
| 821 | // beginning FastISel on the entry block. |
| 822 | if (LLVMBB == &Fn.getEntryBlock()) { |
| 823 | CurDAG->setRoot(SDL->getControlRoot()); |
| 824 | CodeGenAndEmitDAG(); |
| 825 | SDL->clear(); |
| 826 | } |
Dan Gohman | 241f464 | 2008-10-04 00:56:36 +0000 | [diff] [blame] | 827 | FastIS->startNewBlock(BB); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 828 | // Do FastISel on as many instructions as possible. |
| 829 | for (; BI != End; ++BI) { |
| 830 | // Just before the terminator instruction, insert instructions to |
| 831 | // feed PHI nodes in successor blocks. |
| 832 | if (isa<TerminatorInst>(BI)) |
| 833 | if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) { |
Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 834 | if (EnableFastISelVerbose || EnableFastISelAbort) { |
Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 835 | cerr << "FastISel miss: "; |
| 836 | BI->dump(); |
| 837 | } |
Torok Edwin | f368923 | 2009-07-12 20:07:01 +0000 | [diff] [blame] | 838 | assert(!EnableFastISelAbort && |
| 839 | "FastISel didn't handle a PHI in a successor"); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 840 | break; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 841 | } |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 842 | |
| 843 | // First try normal tablegen-generated "fast" selection. |
| 844 | if (FastIS->SelectInstruction(BI)) |
| 845 | continue; |
| 846 | |
| 847 | // Next, try calling the target to attempt to handle the instruction. |
| 848 | if (FastIS->TargetSelectInstruction(BI)) |
| 849 | continue; |
| 850 | |
| 851 | // Then handle certain instructions as single-LLVM-Instruction blocks. |
| 852 | if (isa<CallInst>(BI)) { |
| 853 | if (EnableFastISelVerbose || EnableFastISelAbort) { |
| 854 | cerr << "FastISel missed call: "; |
| 855 | BI->dump(); |
| 856 | } |
| 857 | |
| 858 | if (BI->getType() != Type::VoidTy) { |
| 859 | unsigned &R = FuncInfo->ValueMap[BI]; |
| 860 | if (!R) |
| 861 | R = FuncInfo->CreateRegForValue(BI); |
| 862 | } |
| 863 | |
Devang Patel | 390f3ac | 2009-04-16 01:33:10 +0000 | [diff] [blame] | 864 | SDL->setCurDebugLoc(FastIS->getCurDebugLoc()); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 865 | SelectBasicBlock(LLVMBB, BI, next(BI)); |
Dan Gohman | 241f464 | 2008-10-04 00:56:36 +0000 | [diff] [blame] | 866 | // If the instruction was codegen'd with multiple blocks, |
| 867 | // inform the FastISel object where to resume inserting. |
| 868 | FastIS->setCurrentBlock(BB); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 869 | continue; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 870 | } |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 871 | |
| 872 | // Otherwise, give up on FastISel for the rest of the block. |
| 873 | // For now, be a little lenient about non-branch terminators. |
| 874 | if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) { |
| 875 | if (EnableFastISelVerbose || EnableFastISelAbort) { |
| 876 | cerr << "FastISel miss: "; |
| 877 | BI->dump(); |
| 878 | } |
| 879 | if (EnableFastISelAbort) |
| 880 | // The "fast" selector couldn't handle something and bailed. |
| 881 | // For the purpose of debugging, just abort. |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 882 | llvm_unreachable("FastISel didn't select the entire block"); |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 883 | } |
| 884 | break; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 885 | } |
| 886 | } |
| 887 | |
Dan Gohman | d2ff647 | 2008-09-02 20:17:56 +0000 | [diff] [blame] | 888 | // Run SelectionDAG instruction selection on the remainder of the block |
| 889 | // not handled by FastISel. If FastISel is not run, this is the entire |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 890 | // block. |
Devang Patel | 390f3ac | 2009-04-16 01:33:10 +0000 | [diff] [blame] | 891 | if (BI != End) { |
| 892 | // If FastISel is run and it has known DebugLoc then use it. |
| 893 | if (FastIS && !FastIS->getCurDebugLoc().isUnknown()) |
| 894 | SDL->setCurDebugLoc(FastIS->getCurDebugLoc()); |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 895 | SelectBasicBlock(LLVMBB, BI, End); |
Devang Patel | 390f3ac | 2009-04-16 01:33:10 +0000 | [diff] [blame] | 896 | } |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 897 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 898 | FinishBasicBlock(); |
Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 899 | } |
Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 900 | |
| 901 | delete FastIS; |
Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 902 | } |
| 903 | |
Dan Gohman | fed90b6 | 2008-07-28 21:51:04 +0000 | [diff] [blame] | 904 | void |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 905 | SelectionDAGISel::FinishBasicBlock() { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 906 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 907 | DOUT << "Target-post-processed machine code:\n"; |
| 908 | DEBUG(BB->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 909 | |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 910 | DOUT << "Total amount of phi nodes to update: " |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 911 | << SDL->PHINodesToUpdate.size() << "\n"; |
| 912 | DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) |
| 913 | DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first |
| 914 | << ", " << SDL->PHINodesToUpdate[i].second << ")\n";); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 915 | |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 916 | // Next, now that we know what the last MBB the LLVM BB expanded is, update |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 917 | // PHI nodes in successors. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 918 | if (SDL->SwitchCases.empty() && |
| 919 | SDL->JTCases.empty() && |
| 920 | SDL->BitTestCases.empty()) { |
| 921 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { |
| 922 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 923 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 924 | "This is not a machine PHI node that we are updating!"); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 925 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 926 | false)); |
| 927 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 928 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 929 | SDL->PHINodesToUpdate.clear(); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 930 | return; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 931 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 932 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 933 | for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 934 | // Lower header first, if it wasn't already lowered |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 935 | if (!SDL->BitTestCases[i].Emitted) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 936 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 937 | BB = SDL->BitTestCases[i].Parent; |
| 938 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 939 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 940 | SDL->visitBitTestHeader(SDL->BitTestCases[i]); |
| 941 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 942 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 943 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 944 | } |
| 945 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 946 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 947 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 948 | BB = SDL->BitTestCases[i].Cases[j].ThisBB; |
| 949 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 950 | // Emit the code |
| 951 | if (j+1 != ej) |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 952 | SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB, |
| 953 | SDL->BitTestCases[i].Reg, |
| 954 | SDL->BitTestCases[i].Cases[j]); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 955 | else |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 956 | SDL->visitBitTestCase(SDL->BitTestCases[i].Default, |
| 957 | SDL->BitTestCases[i].Reg, |
| 958 | SDL->BitTestCases[i].Cases[j]); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 959 | |
| 960 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 961 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 962 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 963 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 964 | } |
| 965 | |
| 966 | // Update PHI Nodes |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 967 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { |
| 968 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 969 | MachineBasicBlock *PHIBB = PHI->getParent(); |
| 970 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 971 | "This is not a machine PHI node that we are updating!"); |
| 972 | // This is "default" BB. We have two jumps to it. From "header" BB and |
| 973 | // from last "case" BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 974 | if (PHIBB == SDL->BitTestCases[i].Default) { |
| 975 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 976 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 977 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent)); |
| 978 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 979 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 980 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases. |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 981 | back().ThisBB)); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 982 | } |
| 983 | // One of "cases" BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 984 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); |
| 985 | j != ej; ++j) { |
| 986 | MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB; |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 987 | if (cBB->succ_end() != |
| 988 | std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 989 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 990 | false)); |
| 991 | PHI->addOperand(MachineOperand::CreateMBB(cBB)); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 992 | } |
| 993 | } |
| 994 | } |
| 995 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 996 | SDL->BitTestCases.clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 997 | |
Nate Begeman | 9453eea | 2006-04-23 06:26:20 +0000 | [diff] [blame] | 998 | // If the JumpTable record is filled in, then we need to emit a jump table. |
| 999 | // Updating the PHI nodes is tricky in this case, since we need to determine |
| 1000 | // whether the PHI is a successor of the range check MBB or the jump table MBB |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1001 | for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) { |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 1002 | // Lower header first, if it wasn't already lowered |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1003 | if (!SDL->JTCases[i].first.Emitted) { |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 1004 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1005 | BB = SDL->JTCases[i].first.HeaderBB; |
| 1006 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 1007 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1008 | SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first); |
| 1009 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1010 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1011 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 1012 | } |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 1013 | |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1014 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1015 | BB = SDL->JTCases[i].second.MBB; |
| 1016 | SDL->setCurrentBasicBlock(BB); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1017 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1018 | SDL->visitJumpTable(SDL->JTCases[i].second); |
| 1019 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1020 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1021 | SDL->clear(); |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 1022 | |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1023 | // Update PHI Nodes |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1024 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { |
| 1025 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1026 | MachineBasicBlock *PHIBB = PHI->getParent(); |
| 1027 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 1028 | "This is not a machine PHI node that we are updating!"); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 1029 | // "default" BB. We can go there only from header BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1030 | if (PHIBB == SDL->JTCases[i].second.Default) { |
| 1031 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 1032 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1033 | PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB)); |
Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 1034 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 1035 | // JT BB. Just iterate over successors here |
Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 1036 | if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1037 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 1038 | false)); |
| 1039 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1040 | } |
| 1041 | } |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1042 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1043 | SDL->JTCases.clear(); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1044 | |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 1045 | // If the switch block involved a branch to one of the actual successors, we |
| 1046 | // need to update PHI nodes in that block. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1047 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { |
| 1048 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 1049 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 1050 | "This is not a machine PHI node that we are updating!"); |
| 1051 | if (BB->isSuccessor(PHI->getParent())) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1052 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 1053 | false)); |
| 1054 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 1055 | } |
| 1056 | } |
| 1057 | |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1058 | // If we generated any switch lowering information, build and codegen any |
| 1059 | // additional DAGs necessary. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1060 | for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) { |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1061 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1062 | BB = SDL->SwitchCases[i].ThisBB; |
| 1063 | SDL->setCurrentBasicBlock(BB); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1064 | |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1065 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1066 | SDL->visitSwitchCase(SDL->SwitchCases[i]); |
| 1067 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1068 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1069 | SDL->clear(); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1070 | |
| 1071 | // Handle any PHI nodes in successors of this chunk, as if we were coming |
| 1072 | // from the original BB before switch expansion. Note that PHI nodes can |
| 1073 | // occur multiple times in PHINodesToUpdate. We have to be very careful to |
| 1074 | // handle them the right number of times. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1075 | while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS. |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1076 | for (MachineBasicBlock::iterator Phi = BB->begin(); |
| 1077 | Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){ |
| 1078 | // This value for this PHI node is recorded in PHINodesToUpdate, get it. |
| 1079 | for (unsigned pn = 0; ; ++pn) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1080 | assert(pn != SDL->PHINodesToUpdate.size() && |
| 1081 | "Didn't find PHI entry!"); |
| 1082 | if (SDL->PHINodesToUpdate[pn].first == Phi) { |
| 1083 | Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn]. |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 1084 | second, false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1085 | Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB)); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1086 | break; |
| 1087 | } |
| 1088 | } |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1089 | } |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1090 | |
| 1091 | // Don't process RHS if same block as LHS. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1092 | if (BB == SDL->SwitchCases[i].FalseBB) |
| 1093 | SDL->SwitchCases[i].FalseBB = 0; |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1094 | |
| 1095 | // If we haven't handled the RHS, do so now. Otherwise, we're done. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1096 | SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB; |
| 1097 | SDL->SwitchCases[i].FalseBB = 0; |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1098 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1099 | assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0); |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 1100 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1101 | SDL->SwitchCases.clear(); |
| 1102 | |
| 1103 | SDL->PHINodesToUpdate.clear(); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1104 | } |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1105 | |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1106 | |
Dan Gohman | 0a3776d | 2009-02-06 18:26:51 +0000 | [diff] [blame] | 1107 | /// Create the scheduler. If a specific scheduler was specified |
| 1108 | /// via the SchedulerRegistry, use it, otherwise select the |
| 1109 | /// one preferred by the target. |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1110 | /// |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 1111 | ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() { |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1112 | RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault(); |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1113 | |
| 1114 | if (!Ctor) { |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1115 | Ctor = ISHeuristic; |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 1116 | RegisterScheduler::setDefault(Ctor); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 1117 | } |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1118 | |
Bill Wendling | be8cc2a | 2009-04-29 00:15:41 +0000 | [diff] [blame] | 1119 | return Ctor(this, OptLevel); |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1120 | } |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1121 | |
Dan Gohman | fc54c55 | 2009-01-15 22:18:12 +0000 | [diff] [blame] | 1122 | ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() { |
| 1123 | return new ScheduleHazardRecognizer(); |
Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1124 | } |
| 1125 | |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1126 | //===----------------------------------------------------------------------===// |
| 1127 | // Helper functions used by the generated instruction selector. |
| 1128 | //===----------------------------------------------------------------------===// |
| 1129 | // Calls to these methods are generated by tblgen. |
| 1130 | |
| 1131 | /// CheckAndMask - The isel is trying to match something like (and X, 255). If |
| 1132 | /// the dag combiner simplified the 255, we still want to match. RHS is the |
| 1133 | /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value |
| 1134 | /// specified in the .td file (e.g. 255). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1135 | bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS, |
Dan Gohman | dc9b3d0 | 2007-07-24 23:00:27 +0000 | [diff] [blame] | 1136 | int64_t DesiredMaskS) const { |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1137 | const APInt &ActualMask = RHS->getAPIntValue(); |
| 1138 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1139 | |
| 1140 | // If the actual mask exactly matches, success! |
| 1141 | if (ActualMask == DesiredMask) |
| 1142 | return true; |
| 1143 | |
| 1144 | // If the actual AND mask is allowing unallowed bits, this doesn't match. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1145 | if (ActualMask.intersects(~DesiredMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1146 | return false; |
| 1147 | |
| 1148 | // Otherwise, the DAG Combiner may have proven that the value coming in is |
| 1149 | // either already zero or is not demanded. Check for known zero input bits. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1150 | APInt NeededMask = DesiredMask & ~ActualMask; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1151 | if (CurDAG->MaskedValueIsZero(LHS, NeededMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1152 | return true; |
| 1153 | |
| 1154 | // TODO: check to see if missing bits are just not demanded. |
| 1155 | |
| 1156 | // Otherwise, this pattern doesn't match. |
| 1157 | return false; |
| 1158 | } |
| 1159 | |
| 1160 | /// CheckOrMask - The isel is trying to match something like (or X, 255). If |
| 1161 | /// the dag combiner simplified the 255, we still want to match. RHS is the |
| 1162 | /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value |
| 1163 | /// specified in the .td file (e.g. 255). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1164 | bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS, |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1165 | int64_t DesiredMaskS) const { |
| 1166 | const APInt &ActualMask = RHS->getAPIntValue(); |
| 1167 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1168 | |
| 1169 | // If the actual mask exactly matches, success! |
| 1170 | if (ActualMask == DesiredMask) |
| 1171 | return true; |
| 1172 | |
| 1173 | // If the actual AND mask is allowing unallowed bits, this doesn't match. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1174 | if (ActualMask.intersects(~DesiredMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1175 | return false; |
| 1176 | |
| 1177 | // Otherwise, the DAG Combiner may have proven that the value coming in is |
| 1178 | // either already zero or is not demanded. Check for known zero input bits. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1179 | APInt NeededMask = DesiredMask & ~ActualMask; |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1180 | |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1181 | APInt KnownZero, KnownOne; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1182 | CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1183 | |
| 1184 | // If all the missing bits in the or are already known to be set, match! |
| 1185 | if ((NeededMask & KnownOne) == NeededMask) |
| 1186 | return true; |
| 1187 | |
| 1188 | // TODO: check to see if missing bits are just not demanded. |
| 1189 | |
| 1190 | // Otherwise, this pattern doesn't match. |
| 1191 | return false; |
| 1192 | } |
| 1193 | |
Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1194 | |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1195 | /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated |
| 1196 | /// by tblgen. Others should not call it. |
| 1197 | void SelectionDAGISel:: |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1198 | SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1199 | std::vector<SDValue> InOps; |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1200 | std::swap(InOps, Ops); |
| 1201 | |
| 1202 | Ops.push_back(InOps[0]); // input chain. |
| 1203 | Ops.push_back(InOps[1]); // input asm string. |
| 1204 | |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1205 | unsigned i = 2, e = InOps.size(); |
| 1206 | if (InOps[e-1].getValueType() == MVT::Flag) |
| 1207 | --e; // Don't process a flag operand if it is here. |
| 1208 | |
| 1209 | while (i != e) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1210 | unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 1211 | if ((Flags & 7) != 4 /*MEM*/) { |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1212 | // Just skip over this operand, copying the operands verbatim. |
Evan Cheng | 697cbbf | 2009-03-20 18:03:34 +0000 | [diff] [blame] | 1213 | Ops.insert(Ops.end(), InOps.begin()+i, |
| 1214 | InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1); |
| 1215 | i += InlineAsm::getNumOperandRegisters(Flags) + 1; |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1216 | } else { |
Evan Cheng | 697cbbf | 2009-03-20 18:03:34 +0000 | [diff] [blame] | 1217 | assert(InlineAsm::getNumOperandRegisters(Flags) == 1 && |
| 1218 | "Memory operand with multiple values?"); |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1219 | // Otherwise, this is a memory operand. Ask the target to select it. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1220 | std::vector<SDValue> SelOps; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1221 | if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 1222 | llvm_report_error("Could not match memory address. Inline asm" |
| 1223 | " failure!"); |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1224 | } |
| 1225 | |
| 1226 | // Add this to the output node. |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1227 | MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy(); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 1228 | Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3), |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1229 | IntPtrTy)); |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1230 | Ops.insert(Ops.end(), SelOps.begin(), SelOps.end()); |
| 1231 | i += 2; |
| 1232 | } |
| 1233 | } |
| 1234 | |
| 1235 | // Add the flag input back if present. |
| 1236 | if (e != InOps.size()) |
| 1237 | Ops.push_back(InOps.back()); |
| 1238 | } |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 1239 | |
Anton Korobeynikov | c1c6ef8 | 2009-05-08 18:51:58 +0000 | [diff] [blame] | 1240 | /// findFlagUse - Return use of MVT::Flag value produced by the specified |
| 1241 | /// SDNode. |
| 1242 | /// |
| 1243 | static SDNode *findFlagUse(SDNode *N) { |
| 1244 | unsigned FlagResNo = N->getNumValues()-1; |
| 1245 | for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) { |
| 1246 | SDUse &Use = I.getUse(); |
| 1247 | if (Use.getResNo() == FlagResNo) |
| 1248 | return Use.getUser(); |
| 1249 | } |
| 1250 | return NULL; |
| 1251 | } |
| 1252 | |
| 1253 | /// findNonImmUse - Return true if "Use" is a non-immediate use of "Def". |
| 1254 | /// This function recursively traverses up the operand chain, ignoring |
| 1255 | /// certain nodes. |
| 1256 | static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse, |
| 1257 | SDNode *Root, |
| 1258 | SmallPtrSet<SDNode*, 16> &Visited) { |
| 1259 | if (Use->getNodeId() < Def->getNodeId() || |
| 1260 | !Visited.insert(Use)) |
| 1261 | return false; |
| 1262 | |
| 1263 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 1264 | SDNode *N = Use->getOperand(i).getNode(); |
| 1265 | if (N == Def) { |
| 1266 | if (Use == ImmedUse || Use == Root) |
| 1267 | continue; // We are not looking for immediate use. |
| 1268 | assert(N != Root); |
| 1269 | return true; |
| 1270 | } |
| 1271 | |
| 1272 | // Traverse up the operand chain. |
| 1273 | if (findNonImmUse(N, Def, ImmedUse, Root, Visited)) |
| 1274 | return true; |
| 1275 | } |
| 1276 | return false; |
| 1277 | } |
| 1278 | |
| 1279 | /// isNonImmUse - Start searching from Root up the DAG to check is Def can |
| 1280 | /// be reached. Return true if that's the case. However, ignore direct uses |
| 1281 | /// by ImmedUse (which would be U in the example illustrated in |
| 1282 | /// IsLegalAndProfitableToFold) and by Root (which can happen in the store |
| 1283 | /// case). |
| 1284 | /// FIXME: to be really generic, we should allow direct use by any node |
| 1285 | /// that is being folded. But realisticly since we only fold loads which |
| 1286 | /// have one non-chain use, we only need to watch out for load/op/store |
| 1287 | /// and load/op/cmp case where the root (store / cmp) may reach the load via |
| 1288 | /// its chain operand. |
| 1289 | static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) { |
| 1290 | SmallPtrSet<SDNode*, 16> Visited; |
| 1291 | return findNonImmUse(Root, Def, ImmedUse, Root, Visited); |
| 1292 | } |
| 1293 | |
| 1294 | /// IsLegalAndProfitableToFold - Returns true if the specific operand node N of |
| 1295 | /// U can be folded during instruction selection that starts at Root and |
| 1296 | /// folding N is profitable. |
| 1297 | bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U, |
| 1298 | SDNode *Root) const { |
| 1299 | if (OptLevel == CodeGenOpt::None) return false; |
| 1300 | |
| 1301 | // If Root use can somehow reach N through a path that that doesn't contain |
| 1302 | // U then folding N would create a cycle. e.g. In the following |
| 1303 | // diagram, Root can reach N through X. If N is folded into into Root, then |
| 1304 | // X is both a predecessor and a successor of U. |
| 1305 | // |
| 1306 | // [N*] // |
| 1307 | // ^ ^ // |
| 1308 | // / \ // |
| 1309 | // [U*] [X]? // |
| 1310 | // ^ ^ // |
| 1311 | // \ / // |
| 1312 | // \ / // |
| 1313 | // [Root*] // |
| 1314 | // |
| 1315 | // * indicates nodes to be folded together. |
| 1316 | // |
| 1317 | // If Root produces a flag, then it gets (even more) interesting. Since it |
| 1318 | // will be "glued" together with its flag use in the scheduler, we need to |
| 1319 | // check if it might reach N. |
| 1320 | // |
| 1321 | // [N*] // |
| 1322 | // ^ ^ // |
| 1323 | // / \ // |
| 1324 | // [U*] [X]? // |
| 1325 | // ^ ^ // |
| 1326 | // \ \ // |
| 1327 | // \ | // |
| 1328 | // [Root*] | // |
| 1329 | // ^ | // |
| 1330 | // f | // |
| 1331 | // | / // |
| 1332 | // [Y] / // |
| 1333 | // ^ / // |
| 1334 | // f / // |
| 1335 | // | / // |
| 1336 | // [FU] // |
| 1337 | // |
| 1338 | // If FU (flag use) indirectly reaches N (the load), and Root folds N |
| 1339 | // (call it Fold), then X is a predecessor of FU and a successor of |
| 1340 | // Fold. But since Fold and FU are flagged together, this will create |
| 1341 | // a cycle in the scheduling graph. |
| 1342 | |
| 1343 | MVT VT = Root->getValueType(Root->getNumValues()-1); |
| 1344 | while (VT == MVT::Flag) { |
| 1345 | SDNode *FU = findFlagUse(Root); |
| 1346 | if (FU == NULL) |
| 1347 | break; |
| 1348 | Root = FU; |
| 1349 | VT = Root->getValueType(Root->getNumValues()-1); |
| 1350 | } |
| 1351 | |
| 1352 | return !isNonImmUse(Root, N, U); |
| 1353 | } |
| 1354 | |
| 1355 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 1356 | char SelectionDAGISel::ID = 0; |