Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1 | //===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This implements the SelectionDAGISel class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "isel" |
Evan Cheng | 381cb07 | 2008-08-08 07:27:28 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 16 | #include "SelectionDAGBuild.h" |
Anton Korobeynikov | 5502bf6 | 2007-04-04 21:14:49 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/BitVector.h" |
Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 18 | #include "llvm/Analysis/AliasAnalysis.h" |
Anton Korobeynikov | 5502bf6 | 2007-04-04 21:14:49 +0000 | [diff] [blame] | 19 | #include "llvm/Constants.h" |
Chris Lattner | adf6a96 | 2005-05-13 18:50:42 +0000 | [diff] [blame] | 20 | #include "llvm/CallingConv.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
| 22 | #include "llvm/Function.h" |
Chris Lattner | 36ce691 | 2005-11-29 06:21:05 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" |
Chris Lattner | ce7518c | 2006-01-26 22:24:51 +0000 | [diff] [blame] | 24 | #include "llvm/InlineAsm.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 25 | #include "llvm/Instructions.h" |
| 26 | #include "llvm/Intrinsics.h" |
Jim Laskey | 43970fe | 2006-03-23 18:06:46 +0000 | [diff] [blame] | 27 | #include "llvm/IntrinsicInst.h" |
Reid Spencer | 5694b6e | 2007-04-09 06:17:21 +0000 | [diff] [blame] | 28 | #include "llvm/ParameterAttributes.h" |
Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/FastISel.h" |
Gordon Henriksen | 5a29c9e | 2008-08-17 12:56:54 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/GCStrategy.h" |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/GCMetadata.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineFunction.h" |
| 33 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 34 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 36 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 37 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | 381cb07 | 2008-08-08 07:27:28 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/ScheduleDAG.h" |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/SchedulerRegistry.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 40 | #include "llvm/CodeGen/SelectionDAG.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 41 | #include "llvm/Target/TargetRegisterInfo.h" |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 42 | #include "llvm/Target/TargetData.h" |
| 43 | #include "llvm/Target/TargetFrameInfo.h" |
| 44 | #include "llvm/Target/TargetInstrInfo.h" |
| 45 | #include "llvm/Target/TargetLowering.h" |
| 46 | #include "llvm/Target/TargetMachine.h" |
Vladimir Prus | 1247291 | 2006-05-23 13:43:15 +0000 | [diff] [blame] | 47 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Compiler.h" |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Debug.h" |
| 50 | #include "llvm/Support/MathExtras.h" |
| 51 | #include "llvm/Support/Timer.h" |
Jeff Cohen | 7e88103 | 2006-02-24 02:52:40 +0000 | [diff] [blame] | 52 | #include <algorithm> |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 53 | using namespace llvm; |
| 54 | |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 55 | static cl::opt<bool> |
Chris Lattner | 70587ea | 2008-07-10 23:37:50 +0000 | [diff] [blame] | 56 | EnableValueProp("enable-value-prop", cl::Hidden); |
| 57 | static cl::opt<bool> |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 58 | EnableLegalizeTypes("enable-legalize-types", cl::Hidden); |
Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 59 | static cl::opt<bool> |
| 60 | EnableFastISel("fast-isel", cl::Hidden, |
| 61 | cl::desc("Enable the experimental \"fast\" instruction selector")); |
Dan Gohman | 3e697cf | 2008-08-20 00:47:54 +0000 | [diff] [blame] | 62 | static cl::opt<bool> |
| 63 | DisableFastISelAbort("fast-isel-no-abort", cl::Hidden, |
| 64 | cl::desc("Use the SelectionDAGISel when \"fast\" instruction " |
| 65 | "selection fails")); |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 66 | static cl::opt<bool> |
| 67 | SchedLiveInCopies("schedule-livein-copies", |
| 68 | cl::desc("Schedule copies of livein registers"), |
| 69 | cl::init(false)); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 70 | |
Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 71 | #ifndef NDEBUG |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 72 | static cl::opt<bool> |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 73 | ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden, |
| 74 | cl::desc("Pop up a window to show dags before the first " |
| 75 | "dag combine pass")); |
| 76 | static cl::opt<bool> |
| 77 | ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden, |
| 78 | cl::desc("Pop up a window to show dags before legalize types")); |
| 79 | static cl::opt<bool> |
| 80 | ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, |
| 81 | cl::desc("Pop up a window to show dags before legalize")); |
| 82 | static cl::opt<bool> |
| 83 | ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden, |
| 84 | cl::desc("Pop up a window to show dags before the second " |
| 85 | "dag combine pass")); |
| 86 | static cl::opt<bool> |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 87 | ViewISelDAGs("view-isel-dags", cl::Hidden, |
| 88 | cl::desc("Pop up a window to show isel dags as they are selected")); |
| 89 | static cl::opt<bool> |
| 90 | ViewSchedDAGs("view-sched-dags", cl::Hidden, |
| 91 | cl::desc("Pop up a window to show sched dags as they are processed")); |
Dan Gohman | 3e1a7ae | 2007-08-28 20:32:58 +0000 | [diff] [blame] | 92 | static cl::opt<bool> |
| 93 | ViewSUnitDAGs("view-sunit-dags", cl::Hidden, |
Chris Lattner | 5bab785 | 2008-01-25 17:24:52 +0000 | [diff] [blame] | 94 | cl::desc("Pop up a window to show SUnit dags after they are processed")); |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 95 | #else |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 96 | static const bool ViewDAGCombine1 = false, |
| 97 | ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false, |
| 98 | ViewDAGCombine2 = false, |
| 99 | ViewISelDAGs = false, ViewSchedDAGs = false, |
| 100 | ViewSUnitDAGs = false; |
Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 101 | #endif |
| 102 | |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 103 | //===---------------------------------------------------------------------===// |
| 104 | /// |
| 105 | /// RegisterScheduler class - Track the registration of instruction schedulers. |
| 106 | /// |
| 107 | //===---------------------------------------------------------------------===// |
| 108 | MachinePassRegistry RegisterScheduler::Registry; |
| 109 | |
| 110 | //===---------------------------------------------------------------------===// |
| 111 | /// |
| 112 | /// ISHeuristic command line option for instruction schedulers. |
| 113 | /// |
| 114 | //===---------------------------------------------------------------------===// |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 115 | static cl::opt<RegisterScheduler::FunctionPassCtor, false, |
| 116 | RegisterPassParser<RegisterScheduler> > |
| 117 | ISHeuristic("pre-RA-sched", |
| 118 | cl::init(&createDefaultScheduler), |
| 119 | cl::desc("Instruction schedulers available (before register" |
| 120 | " allocation):")); |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 121 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 122 | static RegisterScheduler |
| 123 | defaultListDAGScheduler("default", " Best scheduler for the target", |
| 124 | createDefaultScheduler); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 125 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 126 | namespace llvm { |
| 127 | //===--------------------------------------------------------------------===// |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 128 | /// createDefaultScheduler - This creates an instruction scheduler appropriate |
| 129 | /// for the target. |
| 130 | ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS, |
| 131 | SelectionDAG *DAG, |
Evan Cheng | 4576f6d | 2008-07-01 18:05:03 +0000 | [diff] [blame] | 132 | MachineBasicBlock *BB, |
| 133 | bool Fast) { |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 134 | TargetLowering &TLI = IS->getTargetLowering(); |
| 135 | |
| 136 | if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) { |
Evan Cheng | 4576f6d | 2008-07-01 18:05:03 +0000 | [diff] [blame] | 137 | return createTDListDAGScheduler(IS, DAG, BB, Fast); |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 138 | } else { |
| 139 | assert(TLI.getSchedulingPreference() == |
| 140 | TargetLowering::SchedulingForRegPressure && "Unknown sched type!"); |
Evan Cheng | 4576f6d | 2008-07-01 18:05:03 +0000 | [diff] [blame] | 141 | return createBURRListDAGScheduler(IS, DAG, BB, Fast); |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 142 | } |
| 143 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 144 | } |
| 145 | |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 146 | // EmitInstrWithCustomInserter - This method should be implemented by targets |
| 147 | // that mark instructions with the 'usesCustomDAGSchedInserter' flag. These |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 148 | // instructions are special in various ways, which require special support to |
| 149 | // insert. The specified MachineInstr is created but not inserted into any |
| 150 | // basic blocks, and the scheduler passes ownership of it to this method. |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 151 | MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 152 | MachineBasicBlock *MBB) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 153 | cerr << "If a target marks an instruction with " |
| 154 | << "'usesCustomDAGSchedInserter', it must implement " |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 155 | << "TargetLowering::EmitInstrWithCustomInserter!\n"; |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 156 | abort(); |
| 157 | return 0; |
| 158 | } |
| 159 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 160 | /// EmitLiveInCopy - Emit a copy for a live in physical register. If the |
| 161 | /// physical register has only a single copy use, then coalesced the copy |
| 162 | /// if possible. |
| 163 | static void EmitLiveInCopy(MachineBasicBlock *MBB, |
| 164 | MachineBasicBlock::iterator &InsertPos, |
| 165 | unsigned VirtReg, unsigned PhysReg, |
| 166 | const TargetRegisterClass *RC, |
| 167 | DenseMap<MachineInstr*, unsigned> &CopyRegMap, |
| 168 | const MachineRegisterInfo &MRI, |
| 169 | const TargetRegisterInfo &TRI, |
| 170 | const TargetInstrInfo &TII) { |
| 171 | unsigned NumUses = 0; |
| 172 | MachineInstr *UseMI = NULL; |
| 173 | for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg), |
| 174 | UE = MRI.use_end(); UI != UE; ++UI) { |
| 175 | UseMI = &*UI; |
| 176 | if (++NumUses > 1) |
| 177 | break; |
| 178 | } |
| 179 | |
| 180 | // If the number of uses is not one, or the use is not a move instruction, |
| 181 | // don't coalesce. Also, only coalesce away a virtual register to virtual |
| 182 | // register copy. |
| 183 | bool Coalesced = false; |
| 184 | unsigned SrcReg, DstReg; |
| 185 | if (NumUses == 1 && |
| 186 | TII.isMoveInstr(*UseMI, SrcReg, DstReg) && |
| 187 | TargetRegisterInfo::isVirtualRegister(DstReg)) { |
| 188 | VirtReg = DstReg; |
| 189 | Coalesced = true; |
| 190 | } |
| 191 | |
| 192 | // Now find an ideal location to insert the copy. |
| 193 | MachineBasicBlock::iterator Pos = InsertPos; |
| 194 | while (Pos != MBB->begin()) { |
| 195 | MachineInstr *PrevMI = prior(Pos); |
| 196 | DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI); |
| 197 | // copyRegToReg might emit multiple instructions to do a copy. |
| 198 | unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second; |
| 199 | if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg)) |
| 200 | // This is what the BB looks like right now: |
| 201 | // r1024 = mov r0 |
| 202 | // ... |
| 203 | // r1 = mov r1024 |
| 204 | // |
| 205 | // We want to insert "r1025 = mov r1". Inserting this copy below the |
| 206 | // move to r1024 makes it impossible for that move to be coalesced. |
| 207 | // |
| 208 | // r1025 = mov r1 |
| 209 | // r1024 = mov r0 |
| 210 | // ... |
| 211 | // r1 = mov 1024 |
| 212 | // r2 = mov 1025 |
| 213 | break; // Woot! Found a good location. |
| 214 | --Pos; |
| 215 | } |
| 216 | |
| 217 | TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC); |
| 218 | CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg)); |
| 219 | if (Coalesced) { |
| 220 | if (&*InsertPos == UseMI) ++InsertPos; |
| 221 | MBB->erase(UseMI); |
| 222 | } |
| 223 | } |
| 224 | |
| 225 | /// EmitLiveInCopies - If this is the first basic block in the function, |
| 226 | /// and if it has live ins that need to be copied into vregs, emit the |
| 227 | /// copies into the block. |
| 228 | static void EmitLiveInCopies(MachineBasicBlock *EntryMBB, |
| 229 | const MachineRegisterInfo &MRI, |
| 230 | const TargetRegisterInfo &TRI, |
| 231 | const TargetInstrInfo &TII) { |
| 232 | if (SchedLiveInCopies) { |
| 233 | // Emit the copies at a heuristically-determined location in the block. |
| 234 | DenseMap<MachineInstr*, unsigned> CopyRegMap; |
| 235 | MachineBasicBlock::iterator InsertPos = EntryMBB->begin(); |
| 236 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 237 | E = MRI.livein_end(); LI != E; ++LI) |
| 238 | if (LI->second) { |
| 239 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
| 240 | EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first, |
| 241 | RC, CopyRegMap, MRI, TRI, TII); |
| 242 | } |
| 243 | } else { |
| 244 | // Emit the copies into the top of the block. |
| 245 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 246 | E = MRI.livein_end(); LI != E; ++LI) |
| 247 | if (LI->second) { |
| 248 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
| 249 | TII.copyRegToReg(*EntryMBB, EntryMBB->begin(), |
| 250 | LI->second, LI->first, RC, RC); |
| 251 | } |
| 252 | } |
| 253 | } |
| 254 | |
Chris Lattner | 7041ee3 | 2005-01-11 05:56:49 +0000 | [diff] [blame] | 255 | //===----------------------------------------------------------------------===// |
| 256 | // SelectionDAGISel code |
| 257 | //===----------------------------------------------------------------------===// |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 258 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 259 | SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) : |
Dan Gohman | ae73dc1 | 2008-09-04 17:05:41 +0000 | [diff] [blame] | 260 | FunctionPass(&ID), TLI(tli), |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 261 | FuncInfo(new FunctionLoweringInfo(TLI)), |
| 262 | CurDAG(new SelectionDAG(TLI, *FuncInfo)), |
| 263 | SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)), |
| 264 | GFI(), |
| 265 | Fast(fast), |
| 266 | DAGSize(0) |
| 267 | {} |
| 268 | |
| 269 | SelectionDAGISel::~SelectionDAGISel() { |
| 270 | delete SDL; |
| 271 | delete CurDAG; |
| 272 | delete FuncInfo; |
| 273 | } |
| 274 | |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 275 | unsigned SelectionDAGISel::MakeReg(MVT VT) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 276 | return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT)); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 279 | void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const { |
Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 280 | AU.addRequired<AliasAnalysis>(); |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 281 | AU.addRequired<GCModuleInfo>(); |
Chris Lattner | c8d288f | 2007-03-31 04:18:03 +0000 | [diff] [blame] | 282 | AU.setPreservesAll(); |
Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 283 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 284 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 285 | bool SelectionDAGISel::runOnFunction(Function &Fn) { |
Dan Gohman | 5f43f92 | 2007-08-27 16:26:13 +0000 | [diff] [blame] | 286 | // Get alias analysis for load/store combining. |
| 287 | AA = &getAnalysis<AliasAnalysis>(); |
| 288 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 289 | TargetMachine &TM = TLI.getTargetMachine(); |
| 290 | MachineFunction &MF = MachineFunction::construct(&Fn, TM); |
| 291 | const MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 292 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
| 293 | const TargetRegisterInfo &TRI = *TM.getRegisterInfo(); |
| 294 | |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 295 | if (MF.getFunction()->hasGC()) |
| 296 | GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction()); |
Gordon Henriksen | ce22477 | 2008-01-07 01:30:38 +0000 | [diff] [blame] | 297 | else |
Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 298 | GFI = 0; |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 299 | RegInfo = &MF.getRegInfo(); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 300 | DOUT << "\n\n\n=== " << Fn.getName() << "\n"; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 301 | |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 302 | FuncInfo->set(Fn, MF, EnableFastISel); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 303 | CurDAG->init(MF, getAnalysisToUpdate<MachineModuleInfo>()); |
| 304 | SDL->init(GFI, *AA); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 305 | |
Dale Johannesen | 1532f3d | 2008-04-02 00:25:04 +0000 | [diff] [blame] | 306 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) |
| 307 | if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator())) |
| 308 | // Mark landing pad. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 309 | FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad(); |
Duncan Sands | 9fac0b5 | 2007-06-06 10:05:18 +0000 | [diff] [blame] | 310 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 311 | SelectAllBasicBlocks(Fn, MF); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 312 | |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 313 | // If the first basic block in the function has live ins that need to be |
| 314 | // copied into vregs, emit the copies into the top of the block before |
| 315 | // emitting the code for the block. |
| 316 | EmitLiveInCopies(MF.begin(), MRI, TRI, TII); |
| 317 | |
Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 318 | // Add function live-ins to entry block live-in set. |
Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 319 | for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(), |
| 320 | E = RegInfo->livein_end(); I != E; ++I) |
| 321 | MF.begin()->addLiveIn(I->first); |
Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 322 | |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 323 | #ifndef NDEBUG |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 324 | assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() && |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 325 | "Not all catch info was assigned to a landing pad!"); |
| 326 | #endif |
| 327 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 328 | FuncInfo->clear(); |
| 329 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 330 | return true; |
| 331 | } |
| 332 | |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 333 | static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB, |
| 334 | MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) { |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 335 | for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I) |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 336 | if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) { |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 337 | // Apply the catch info to DestBB. |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 338 | AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]); |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 339 | #ifndef NDEBUG |
Duncan Sands | 560a737 | 2007-11-15 09:54:37 +0000 | [diff] [blame] | 340 | if (!FLI.MBBMap[SrcBB]->isLandingPad()) |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 341 | FLI.CatchInfoFound.insert(EHSel); |
Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 342 | #endif |
| 343 | } |
| 344 | } |
| 345 | |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 346 | /// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and |
| 347 | /// whether object offset >= 0. |
| 348 | static bool |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 349 | IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) { |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 350 | if (!isa<FrameIndexSDNode>(Op)) return false; |
| 351 | |
| 352 | FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op); |
| 353 | int FrameIdx = FrameIdxNode->getIndex(); |
| 354 | return MFI->isFixedObjectIndex(FrameIdx) && |
| 355 | MFI->getObjectOffset(FrameIdx) >= 0; |
| 356 | } |
| 357 | |
| 358 | /// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could |
| 359 | /// possibly be overwritten when lowering the outgoing arguments in a tail |
| 360 | /// call. Currently the implementation of this call is very conservative and |
| 361 | /// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with |
| 362 | /// virtual registers would be overwritten by direct lowering. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 363 | static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op, |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 364 | MachineFrameInfo * MFI) { |
| 365 | RegisterSDNode * OpReg = NULL; |
| 366 | if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS || |
| 367 | (Op.getOpcode()== ISD::CopyFromReg && |
| 368 | (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) && |
| 369 | (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) || |
| 370 | (Op.getOpcode() == ISD::LOAD && |
| 371 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) || |
| 372 | (Op.getOpcode() == ISD::MERGE_VALUES && |
Gabor Greif | 99a6cb9 | 2008-08-26 22:36:50 +0000 | [diff] [blame] | 373 | Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD && |
| 374 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()). |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 375 | getOperand(1)))) |
| 376 | return true; |
| 377 | return false; |
| 378 | } |
| 379 | |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 380 | /// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 381 | /// DAG and fixes their tailcall attribute operand. |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 382 | static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG, |
| 383 | TargetLowering& TLI) { |
| 384 | SDNode * Ret = NULL; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 385 | SDValue Terminator = DAG.getRoot(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 386 | |
| 387 | // Find RET node. |
| 388 | if (Terminator.getOpcode() == ISD::RET) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 389 | Ret = Terminator.getNode(); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 390 | } |
| 391 | |
| 392 | // Fix tail call attribute of CALL nodes. |
| 393 | for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(), |
Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 394 | BI = DAG.allnodes_end(); BI != BE; ) { |
| 395 | --BI; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 396 | if (BI->getOpcode() == ISD::CALL) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 397 | SDValue OpRet(Ret, 0); |
| 398 | SDValue OpCall(BI, 0); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 399 | bool isMarkedTailCall = |
| 400 | cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0; |
| 401 | // If CALL node has tail call attribute set to true and the call is not |
| 402 | // eligible (no RET or the target rejects) the attribute is fixed to |
Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 403 | // false. The TargetLowering::IsEligibleForTailCallOptimization function |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 404 | // must correctly identify tail call optimizable calls. |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 405 | if (!isMarkedTailCall) continue; |
| 406 | if (Ret==NULL || |
| 407 | !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) { |
| 408 | // Not eligible. Mark CALL node as non tail call. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 409 | SmallVector<SDValue, 32> Ops; |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 410 | unsigned idx=0; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 411 | for(SDNode::op_iterator I =OpCall.getNode()->op_begin(), |
| 412 | E = OpCall.getNode()->op_end(); I != E; I++, idx++) { |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 413 | if (idx!=3) |
| 414 | Ops.push_back(*I); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 415 | else |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 416 | Ops.push_back(DAG.getConstant(false, TLI.getPointerTy())); |
| 417 | } |
| 418 | DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size()); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 419 | } else { |
| 420 | // Look for tail call clobbered arguments. Emit a series of |
| 421 | // copyto/copyfrom virtual register nodes to protect them. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 422 | SmallVector<SDValue, 32> Ops; |
| 423 | SDValue Chain = OpCall.getOperand(0), InFlag; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 424 | unsigned idx=0; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 425 | for(SDNode::op_iterator I = OpCall.getNode()->op_begin(), |
| 426 | E = OpCall.getNode()->op_end(); I != E; I++, idx++) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 427 | SDValue Arg = *I; |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 428 | if (idx > 4 && (idx % 2)) { |
| 429 | bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))-> |
| 430 | getArgFlags().isByVal(); |
| 431 | MachineFunction &MF = DAG.getMachineFunction(); |
| 432 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 433 | if (!isByVal && |
| 434 | IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) { |
Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 435 | MVT VT = Arg.getValueType(); |
Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 436 | unsigned VReg = MF.getRegInfo(). |
| 437 | createVirtualRegister(TLI.getRegClassFor(VT)); |
| 438 | Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag); |
| 439 | InFlag = Chain.getValue(1); |
| 440 | Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag); |
| 441 | Chain = Arg.getValue(1); |
| 442 | InFlag = Arg.getValue(2); |
| 443 | } |
| 444 | } |
| 445 | Ops.push_back(Arg); |
| 446 | } |
| 447 | // Link in chain of CopyTo/CopyFromReg. |
| 448 | Ops[0] = Chain; |
| 449 | DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size()); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 450 | } |
| 451 | } |
| 452 | } |
| 453 | } |
| 454 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 455 | void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, |
| 456 | BasicBlock::iterator Begin, |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 457 | BasicBlock::iterator End) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 458 | SDL->setCurrentBasicBlock(BB); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 459 | |
| 460 | MachineModuleInfo *MMI = CurDAG->getMachineModuleInfo(); |
| 461 | |
| 462 | if (MMI && BB->isLandingPad()) { |
| 463 | // Add a label to mark the beginning of the landing pad. Deletion of the |
| 464 | // landing pad can thus be detected via the MachineModuleInfo. |
| 465 | unsigned LabelID = MMI->addLandingPad(BB); |
| 466 | CurDAG->setRoot(CurDAG->getLabel(ISD::EH_LABEL, |
| 467 | CurDAG->getEntryNode(), LabelID)); |
| 468 | |
| 469 | // Mark exception register as live in. |
| 470 | unsigned Reg = TLI.getExceptionAddressRegister(); |
| 471 | if (Reg) BB->addLiveIn(Reg); |
| 472 | |
| 473 | // Mark exception selector register as live in. |
| 474 | Reg = TLI.getExceptionSelectorRegister(); |
| 475 | if (Reg) BB->addLiveIn(Reg); |
| 476 | |
| 477 | // FIXME: Hack around an exception handling flaw (PR1508): the personality |
| 478 | // function and list of typeids logically belong to the invoke (or, if you |
| 479 | // like, the basic block containing the invoke), and need to be associated |
| 480 | // with it in the dwarf exception handling tables. Currently however the |
| 481 | // information is provided by an intrinsic (eh.selector) that can be moved |
| 482 | // to unexpected places by the optimizers: if the unwind edge is critical, |
| 483 | // then breaking it can result in the intrinsics being in the successor of |
| 484 | // the landing pad, not the landing pad itself. This results in exceptions |
| 485 | // not being caught because no typeids are associated with the invoke. |
| 486 | // This may not be the only way things can go wrong, but it is the only way |
| 487 | // we try to work around for the moment. |
| 488 | BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator()); |
| 489 | |
| 490 | if (Br && Br->isUnconditional()) { // Critical edge? |
| 491 | BasicBlock::iterator I, E; |
| 492 | for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I) |
Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 493 | if (isa<EHSelectorInst>(I)) |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 494 | break; |
| 495 | |
| 496 | if (I == E) |
| 497 | // No catch info found - try to extract some from the successor. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 498 | copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 499 | } |
| 500 | } |
| 501 | |
| 502 | // Lower all of the non-terminator instructions. |
| 503 | for (BasicBlock::iterator I = Begin; I != End; ++I) |
| 504 | if (!isa<TerminatorInst>(I)) |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 505 | SDL->visit(*I); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 506 | |
| 507 | // Ensure that all instructions which are used outside of their defining |
| 508 | // blocks are available as virtual registers. Invoke is handled elsewhere. |
| 509 | for (BasicBlock::iterator I = Begin; I != End; ++I) |
| 510 | if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 511 | DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I); |
| 512 | if (VMI != FuncInfo->ValueMap.end()) |
| 513 | SDL->CopyValueToVirtualRegister(I, VMI->second); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 514 | } |
| 515 | |
| 516 | // Handle PHI nodes in successor blocks. |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 517 | if (End == LLVMBB->end()) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 518 | HandlePHINodesInSuccessorBlocks(LLVMBB); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 519 | |
| 520 | // Lower the terminator after the copies are emitted. |
| 521 | SDL->visit(*LLVMBB->getTerminator()); |
| 522 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 523 | |
Chris Lattner | a651cf6 | 2005-01-17 19:43:36 +0000 | [diff] [blame] | 524 | // Make sure the root of the DAG is up-to-date. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 525 | CurDAG->setRoot(SDL->getControlRoot()); |
Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 526 | |
| 527 | // Check whether calls in this block are real tail calls. Fix up CALL nodes |
| 528 | // with correct tailcall attribute so that the target can rely on the tailcall |
| 529 | // attribute indicating whether the call is really eligible for tail call |
| 530 | // optimization. |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 531 | CheckDAGForTailCallsAndFixThem(*CurDAG, TLI); |
| 532 | |
| 533 | // Final step, emit the lowered DAG as machine code. |
| 534 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 535 | SDL->clear(); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 536 | } |
| 537 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 538 | void SelectionDAGISel::ComputeLiveOutVRegInfo() { |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 539 | SmallPtrSet<SDNode*, 128> VisitedNodes; |
| 540 | SmallVector<SDNode*, 128> Worklist; |
| 541 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 542 | Worklist.push_back(CurDAG->getRoot().getNode()); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 543 | |
| 544 | APInt Mask; |
| 545 | APInt KnownZero; |
| 546 | APInt KnownOne; |
| 547 | |
| 548 | while (!Worklist.empty()) { |
| 549 | SDNode *N = Worklist.back(); |
| 550 | Worklist.pop_back(); |
| 551 | |
| 552 | // If we've already seen this node, ignore it. |
| 553 | if (!VisitedNodes.insert(N)) |
| 554 | continue; |
| 555 | |
| 556 | // Otherwise, add all chain operands to the worklist. |
| 557 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) |
| 558 | if (N->getOperand(i).getValueType() == MVT::Other) |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 559 | Worklist.push_back(N->getOperand(i).getNode()); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 560 | |
| 561 | // If this is a CopyToReg with a vreg dest, process it. |
| 562 | if (N->getOpcode() != ISD::CopyToReg) |
| 563 | continue; |
| 564 | |
| 565 | unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); |
| 566 | if (!TargetRegisterInfo::isVirtualRegister(DestReg)) |
| 567 | continue; |
| 568 | |
| 569 | // Ignore non-scalar or non-integer values. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 570 | SDValue Src = N->getOperand(2); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 571 | MVT SrcVT = Src.getValueType(); |
| 572 | if (!SrcVT.isInteger() || SrcVT.isVector()) |
| 573 | continue; |
| 574 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 575 | unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 576 | Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 577 | CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 578 | |
| 579 | // Only install this information if it tells us something. |
| 580 | if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) { |
| 581 | DestReg -= TargetRegisterInfo::FirstVirtualRegister; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 582 | FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo(); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 583 | if (DestReg >= FLI.LiveOutRegInfo.size()) |
| 584 | FLI.LiveOutRegInfo.resize(DestReg+1); |
| 585 | FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg]; |
| 586 | LOI.NumSignBits = NumSignBits; |
| 587 | LOI.KnownOne = NumSignBits; |
| 588 | LOI.KnownZero = NumSignBits; |
| 589 | } |
| 590 | } |
| 591 | } |
| 592 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 593 | void SelectionDAGISel::CodeGenAndEmitDAG() { |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 594 | std::string GroupName; |
| 595 | if (TimePassesIsEnabled) |
| 596 | GroupName = "Instruction Selection and Scheduling"; |
| 597 | std::string BlockName; |
| 598 | if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs || |
| 599 | ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs) |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 600 | BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' + |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 601 | BB->getBasicBlock()->getName(); |
| 602 | |
| 603 | DOUT << "Initial selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 604 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 605 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 606 | if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName); |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 607 | |
Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 608 | // Run the DAG combiner in pre-legalize mode. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 609 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 610 | NamedRegionTimer T("DAG Combining 1", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 611 | CurDAG->Combine(false, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 612 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 613 | CurDAG->Combine(false, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 614 | } |
Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 615 | |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 616 | DOUT << "Optimized lowered selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 617 | DEBUG(CurDAG->dump()); |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 618 | |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 619 | // Second step, hack on the DAG until it only uses operations and types that |
| 620 | // the target supports. |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 621 | if (EnableLegalizeTypes) {// Enable this some day. |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 622 | if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " + |
| 623 | BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 624 | |
| 625 | if (TimePassesIsEnabled) { |
| 626 | NamedRegionTimer T("Type Legalization", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 627 | CurDAG->LegalizeTypes(); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 628 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 629 | CurDAG->LegalizeTypes(); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 630 | } |
| 631 | |
| 632 | DOUT << "Type-legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 633 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 634 | |
Chris Lattner | 70587ea | 2008-07-10 23:37:50 +0000 | [diff] [blame] | 635 | // TODO: enable a dag combine pass here. |
| 636 | } |
Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 637 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 638 | if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 639 | |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 640 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 641 | NamedRegionTimer T("DAG Legalization", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 642 | CurDAG->Legalize(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 643 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 644 | CurDAG->Legalize(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 645 | } |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 646 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 647 | DOUT << "Legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 648 | DEBUG(CurDAG->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 649 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 650 | if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 651 | |
Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 652 | // Run the DAG combiner in post-legalize mode. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 653 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 654 | NamedRegionTimer T("DAG Combining 2", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 655 | CurDAG->Combine(true, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 656 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 657 | CurDAG->Combine(true, *AA, Fast); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 658 | } |
Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 659 | |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 660 | DOUT << "Optimized legalized selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 661 | DEBUG(CurDAG->dump()); |
Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 662 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 663 | if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName); |
Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 664 | |
Dan Gohman | 925a7e8 | 2008-08-13 19:47:40 +0000 | [diff] [blame] | 665 | if (!Fast && EnableValueProp) |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 666 | ComputeLiveOutVRegInfo(); |
Evan Cheng | 552c4a8 | 2006-04-28 02:09:19 +0000 | [diff] [blame] | 667 | |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 668 | // Third, instruction select all of the operations to machine code, adding the |
| 669 | // code to the MachineBasicBlock. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 670 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 671 | NamedRegionTimer T("Instruction Selection", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 672 | InstructionSelect(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 673 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 674 | InstructionSelect(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 675 | } |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 676 | |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 677 | DOUT << "Selected selection DAG:\n"; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 678 | DEBUG(CurDAG->dump()); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 679 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 680 | if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName); |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 681 | |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 682 | // Schedule machine code. |
| 683 | ScheduleDAG *Scheduler; |
| 684 | if (TimePassesIsEnabled) { |
| 685 | NamedRegionTimer T("Instruction Scheduling", GroupName); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 686 | Scheduler = Schedule(); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 687 | } else { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 688 | Scheduler = Schedule(); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 689 | } |
| 690 | |
Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 691 | if (ViewSUnitDAGs) Scheduler->viewGraph(); |
| 692 | |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 693 | // Emit machine code to BB. This can change 'BB' to the last block being |
| 694 | // inserted into. |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 695 | if (TimePassesIsEnabled) { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 696 | NamedRegionTimer T("Instruction Creation", GroupName); |
| 697 | BB = Scheduler->EmitSchedule(); |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 698 | } else { |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 699 | BB = Scheduler->EmitSchedule(); |
| 700 | } |
| 701 | |
| 702 | // Free the scheduler state. |
| 703 | if (TimePassesIsEnabled) { |
| 704 | NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName); |
| 705 | delete Scheduler; |
| 706 | } else { |
| 707 | delete Scheduler; |
Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 708 | } |
Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 709 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 710 | DOUT << "Selected machine code:\n"; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 711 | DEBUG(BB->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 712 | } |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 713 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 714 | void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF) { |
Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 715 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) { |
| 716 | BasicBlock *LLVMBB = &*I; |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 717 | BB = FuncInfo->MBBMap[LLVMBB]; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 718 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 719 | BasicBlock::iterator const Begin = LLVMBB->begin(); |
| 720 | BasicBlock::iterator const End = LLVMBB->end(); |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 721 | BasicBlock::iterator BI = Begin; |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 722 | |
| 723 | // Lower any arguments needed in this block if this is the entry block. |
| 724 | if (LLVMBB == &Fn.getEntryBlock()) |
| 725 | LowerArguments(LLVMBB); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 726 | |
| 727 | // Before doing SelectionDAG ISel, see if FastISel has been requested. |
| 728 | // FastISel doesn't support EH landing pads, which require special handling. |
| 729 | if (EnableFastISel && !BB->isLandingPad()) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 730 | if (FastISel *F = TLI.createFastISel(*FuncInfo->MF, FuncInfo->ValueMap, |
| 731 | FuncInfo->MBBMap)) { |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 732 | // Emit code for any incoming arguments. This must happen before |
| 733 | // beginning FastISel on the entry block. |
| 734 | if (LLVMBB == &Fn.getEntryBlock()) { |
| 735 | CurDAG->setRoot(SDL->getControlRoot()); |
| 736 | CodeGenAndEmitDAG(); |
| 737 | SDL->clear(); |
| 738 | } |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 739 | F->setCurrentBlock(BB); |
Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 740 | // Do FastISel on as many instructions as possible. |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 741 | for (; BI != End; ++BI) { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 742 | // Just before the terminator instruction, insert instructions to |
| 743 | // feed PHI nodes in successor blocks. |
Dan Gohman | a8657e3 | 2008-09-08 20:37:59 +0000 | [diff] [blame] | 744 | if (isa<TerminatorInst>(BI)) |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 745 | if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, F)) { |
| 746 | if (DisableFastISelAbort) |
| 747 | break; |
| 748 | #ifndef NDEBUG |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 749 | BI->dump(); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 750 | #endif |
| 751 | assert(0 && "FastISel didn't handle a PHI in a successor"); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 752 | } |
| 753 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 754 | // First try normal tablegen-generated "fast" selection. |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 755 | if (F->SelectInstruction(BI)) |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 756 | continue; |
| 757 | |
| 758 | // Next, try calling the target to attempt to handle the instruction. |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 759 | if (F->TargetSelectInstruction(BI)) |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 760 | continue; |
| 761 | |
| 762 | // Then handle certain instructions as single-LLVM-Instruction blocks. |
Dan Gohman | cf01f7a | 2008-09-09 02:40:04 +0000 | [diff] [blame^] | 763 | if (isa<CallInst>(BI)) { |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 764 | if (BI->getType() != Type::VoidTy) { |
Dan Gohman | a8657e3 | 2008-09-08 20:37:59 +0000 | [diff] [blame] | 765 | unsigned &R = FuncInfo->ValueMap[BI]; |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 766 | if (!R) |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 767 | R = FuncInfo->CreateRegForValue(BI); |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 768 | } |
| 769 | |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 770 | SelectBasicBlock(LLVMBB, BI, next(BI)); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 771 | continue; |
| 772 | } |
| 773 | |
| 774 | if (!DisableFastISelAbort && |
| 775 | // For now, don't abort on non-conditional-branch terminators. |
Dan Gohman | cf01f7a | 2008-09-09 02:40:04 +0000 | [diff] [blame^] | 776 | (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI))) { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 777 | // The "fast" selector couldn't handle something and bailed. |
| 778 | // For the purpose of debugging, just abort. |
| 779 | #ifndef NDEBUG |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 780 | BI->dump(); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 781 | #endif |
| 782 | assert(0 && "FastISel didn't select the entire block"); |
| 783 | } |
| 784 | break; |
| 785 | } |
| 786 | delete F; |
| 787 | } |
| 788 | } |
| 789 | |
Dan Gohman | d2ff647 | 2008-09-02 20:17:56 +0000 | [diff] [blame] | 790 | // Run SelectionDAG instruction selection on the remainder of the block |
| 791 | // not handled by FastISel. If FastISel is not run, this is the entire |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 792 | // block. |
Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 793 | if (BI != End) |
| 794 | SelectBasicBlock(LLVMBB, BI, End); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 795 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 796 | FinishBasicBlock(); |
Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 797 | } |
Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 798 | } |
| 799 | |
Dan Gohman | fed90b6 | 2008-07-28 21:51:04 +0000 | [diff] [blame] | 800 | void |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 801 | SelectionDAGISel::FinishBasicBlock() { |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 802 | |
| 803 | // Perform target specific isel post processing. |
| 804 | InstructionSelectPostProcessing(); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 805 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 806 | DOUT << "Target-post-processed machine code:\n"; |
| 807 | DEBUG(BB->dump()); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 808 | |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 809 | DOUT << "Total amount of phi nodes to update: " |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 810 | << SDL->PHINodesToUpdate.size() << "\n"; |
| 811 | DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) |
| 812 | DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first |
| 813 | << ", " << SDL->PHINodesToUpdate[i].second << ")\n";); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 814 | |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 815 | // Next, now that we know what the last MBB the LLVM BB expanded is, update |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 816 | // PHI nodes in successors. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 817 | if (SDL->SwitchCases.empty() && |
| 818 | SDL->JTCases.empty() && |
| 819 | SDL->BitTestCases.empty()) { |
| 820 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { |
| 821 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 822 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 823 | "This is not a machine PHI node that we are updating!"); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 824 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 825 | false)); |
| 826 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 827 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 828 | SDL->PHINodesToUpdate.clear(); |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 829 | return; |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 830 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 831 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 832 | for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 833 | // Lower header first, if it wasn't already lowered |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 834 | if (!SDL->BitTestCases[i].Emitted) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 835 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 836 | BB = SDL->BitTestCases[i].Parent; |
| 837 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 838 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 839 | SDL->visitBitTestHeader(SDL->BitTestCases[i]); |
| 840 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 841 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 842 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 843 | } |
| 844 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 845 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) { |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 846 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 847 | BB = SDL->BitTestCases[i].Cases[j].ThisBB; |
| 848 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 849 | // Emit the code |
| 850 | if (j+1 != ej) |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 851 | SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB, |
| 852 | SDL->BitTestCases[i].Reg, |
| 853 | SDL->BitTestCases[i].Cases[j]); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 854 | else |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 855 | SDL->visitBitTestCase(SDL->BitTestCases[i].Default, |
| 856 | SDL->BitTestCases[i].Reg, |
| 857 | SDL->BitTestCases[i].Cases[j]); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 858 | |
| 859 | |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 860 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 861 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 862 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 863 | } |
| 864 | |
| 865 | // Update PHI Nodes |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 866 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { |
| 867 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 868 | MachineBasicBlock *PHIBB = PHI->getParent(); |
| 869 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 870 | "This is not a machine PHI node that we are updating!"); |
| 871 | // This is "default" BB. We have two jumps to it. From "header" BB and |
| 872 | // from last "case" BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 873 | if (PHIBB == SDL->BitTestCases[i].Default) { |
| 874 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 875 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 876 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent)); |
| 877 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 878 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 879 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases. |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 880 | back().ThisBB)); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 881 | } |
| 882 | // One of "cases" BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 883 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); |
| 884 | j != ej; ++j) { |
| 885 | MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB; |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 886 | if (cBB->succ_end() != |
| 887 | std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 888 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 889 | false)); |
| 890 | PHI->addOperand(MachineOperand::CreateMBB(cBB)); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 891 | } |
| 892 | } |
| 893 | } |
| 894 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 895 | SDL->BitTestCases.clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 896 | |
Nate Begeman | 9453eea | 2006-04-23 06:26:20 +0000 | [diff] [blame] | 897 | // If the JumpTable record is filled in, then we need to emit a jump table. |
| 898 | // Updating the PHI nodes is tricky in this case, since we need to determine |
| 899 | // whether the PHI is a successor of the range check MBB or the jump table MBB |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 900 | for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) { |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 901 | // Lower header first, if it wasn't already lowered |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 902 | if (!SDL->JTCases[i].first.Emitted) { |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 903 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 904 | BB = SDL->JTCases[i].first.HeaderBB; |
| 905 | SDL->setCurrentBasicBlock(BB); |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 906 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 907 | SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first); |
| 908 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 909 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 910 | SDL->clear(); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 911 | } |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 912 | |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 913 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 914 | BB = SDL->JTCases[i].second.MBB; |
| 915 | SDL->setCurrentBasicBlock(BB); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 916 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 917 | SDL->visitJumpTable(SDL->JTCases[i].second); |
| 918 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 919 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 920 | SDL->clear(); |
Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 921 | |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 922 | // Update PHI Nodes |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 923 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { |
| 924 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 925 | MachineBasicBlock *PHIBB = PHI->getParent(); |
| 926 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 927 | "This is not a machine PHI node that we are updating!"); |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 928 | // "default" BB. We can go there only from header BB. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 929 | if (PHIBB == SDL->JTCases[i].second.Default) { |
| 930 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 931 | false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 932 | PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB)); |
Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 933 | } |
Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 934 | // JT BB. Just iterate over successors here |
Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 935 | if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 936 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 937 | false)); |
| 938 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 939 | } |
| 940 | } |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 941 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 942 | SDL->JTCases.clear(); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 943 | |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 944 | // If the switch block involved a branch to one of the actual successors, we |
| 945 | // need to update PHI nodes in that block. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 946 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { |
| 947 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 948 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && |
| 949 | "This is not a machine PHI node that we are updating!"); |
| 950 | if (BB->isSuccessor(PHI->getParent())) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 951 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 952 | false)); |
| 953 | PHI->addOperand(MachineOperand::CreateMBB(BB)); |
Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 954 | } |
| 955 | } |
| 956 | |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 957 | // If we generated any switch lowering information, build and codegen any |
| 958 | // additional DAGs necessary. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 959 | for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) { |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 960 | // Set the current basic block to the mbb we wish to insert the code into |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 961 | BB = SDL->SwitchCases[i].ThisBB; |
| 962 | SDL->setCurrentBasicBlock(BB); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 963 | |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 964 | // Emit the code |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 965 | SDL->visitSwitchCase(SDL->SwitchCases[i]); |
| 966 | CurDAG->setRoot(SDL->getRoot()); |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 967 | CodeGenAndEmitDAG(); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 968 | SDL->clear(); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 969 | |
| 970 | // Handle any PHI nodes in successors of this chunk, as if we were coming |
| 971 | // from the original BB before switch expansion. Note that PHI nodes can |
| 972 | // occur multiple times in PHINodesToUpdate. We have to be very careful to |
| 973 | // handle them the right number of times. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 974 | while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS. |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 975 | for (MachineBasicBlock::iterator Phi = BB->begin(); |
| 976 | Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){ |
| 977 | // This value for this PHI node is recorded in PHINodesToUpdate, get it. |
| 978 | for (unsigned pn = 0; ; ++pn) { |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 979 | assert(pn != SDL->PHINodesToUpdate.size() && |
| 980 | "Didn't find PHI entry!"); |
| 981 | if (SDL->PHINodesToUpdate[pn].first == Phi) { |
| 982 | Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn]. |
Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 983 | second, false)); |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 984 | Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB)); |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 985 | break; |
| 986 | } |
| 987 | } |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 988 | } |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 989 | |
| 990 | // Don't process RHS if same block as LHS. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 991 | if (BB == SDL->SwitchCases[i].FalseBB) |
| 992 | SDL->SwitchCases[i].FalseBB = 0; |
Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 993 | |
| 994 | // If we haven't handled the RHS, do so now. Otherwise, we're done. |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 995 | SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB; |
| 996 | SDL->SwitchCases[i].FalseBB = 0; |
Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 997 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 998 | assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0); |
Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 999 | } |
Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1000 | SDL->SwitchCases.clear(); |
| 1001 | |
| 1002 | SDL->PHINodesToUpdate.clear(); |
Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1003 | } |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1004 | |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1005 | |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1006 | /// Schedule - Pick a safe ordering for instructions for each |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1007 | /// target node in the graph. |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1008 | /// |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1009 | ScheduleDAG *SelectionDAGISel::Schedule() { |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1010 | RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault(); |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1011 | |
| 1012 | if (!Ctor) { |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1013 | Ctor = ISHeuristic; |
Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 1014 | RegisterScheduler::setDefault(Ctor); |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 1015 | } |
Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1016 | |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1017 | ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast); |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1018 | Scheduler->Run(); |
Dan Gohman | 3e1a7ae | 2007-08-28 20:32:58 +0000 | [diff] [blame] | 1019 | |
Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1020 | return Scheduler; |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1021 | } |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1022 | |
Chris Lattner | 03fc53c | 2006-03-06 00:22:00 +0000 | [diff] [blame] | 1023 | |
Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1024 | HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() { |
| 1025 | return new HazardRecognizer(); |
| 1026 | } |
| 1027 | |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1028 | //===----------------------------------------------------------------------===// |
| 1029 | // Helper functions used by the generated instruction selector. |
| 1030 | //===----------------------------------------------------------------------===// |
| 1031 | // Calls to these methods are generated by tblgen. |
| 1032 | |
| 1033 | /// CheckAndMask - The isel is trying to match something like (and X, 255). If |
| 1034 | /// the dag combiner simplified the 255, we still want to match. RHS is the |
| 1035 | /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value |
| 1036 | /// specified in the .td file (e.g. 255). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1037 | bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS, |
Dan Gohman | dc9b3d0 | 2007-07-24 23:00:27 +0000 | [diff] [blame] | 1038 | int64_t DesiredMaskS) const { |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1039 | const APInt &ActualMask = RHS->getAPIntValue(); |
| 1040 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1041 | |
| 1042 | // If the actual mask exactly matches, success! |
| 1043 | if (ActualMask == DesiredMask) |
| 1044 | return true; |
| 1045 | |
| 1046 | // If the actual AND mask is allowing unallowed bits, this doesn't match. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1047 | if (ActualMask.intersects(~DesiredMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1048 | return false; |
| 1049 | |
| 1050 | // Otherwise, the DAG Combiner may have proven that the value coming in is |
| 1051 | // either already zero or is not demanded. Check for known zero input bits. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1052 | APInt NeededMask = DesiredMask & ~ActualMask; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1053 | if (CurDAG->MaskedValueIsZero(LHS, NeededMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1054 | return true; |
| 1055 | |
| 1056 | // TODO: check to see if missing bits are just not demanded. |
| 1057 | |
| 1058 | // Otherwise, this pattern doesn't match. |
| 1059 | return false; |
| 1060 | } |
| 1061 | |
| 1062 | /// CheckOrMask - The isel is trying to match something like (or X, 255). If |
| 1063 | /// the dag combiner simplified the 255, we still want to match. RHS is the |
| 1064 | /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value |
| 1065 | /// specified in the .td file (e.g. 255). |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1066 | bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS, |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1067 | int64_t DesiredMaskS) const { |
| 1068 | const APInt &ActualMask = RHS->getAPIntValue(); |
| 1069 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1070 | |
| 1071 | // If the actual mask exactly matches, success! |
| 1072 | if (ActualMask == DesiredMask) |
| 1073 | return true; |
| 1074 | |
| 1075 | // If the actual AND mask is allowing unallowed bits, this doesn't match. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1076 | if (ActualMask.intersects(~DesiredMask)) |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1077 | return false; |
| 1078 | |
| 1079 | // Otherwise, the DAG Combiner may have proven that the value coming in is |
| 1080 | // either already zero or is not demanded. Check for known zero input bits. |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1081 | APInt NeededMask = DesiredMask & ~ActualMask; |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1082 | |
Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1083 | APInt KnownZero, KnownOne; |
Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1084 | CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne); |
Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1085 | |
| 1086 | // If all the missing bits in the or are already known to be set, match! |
| 1087 | if ((NeededMask & KnownOne) == NeededMask) |
| 1088 | return true; |
| 1089 | |
| 1090 | // TODO: check to see if missing bits are just not demanded. |
| 1091 | |
| 1092 | // Otherwise, this pattern doesn't match. |
| 1093 | return false; |
| 1094 | } |
| 1095 | |
Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1096 | |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1097 | /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated |
| 1098 | /// by tblgen. Others should not call it. |
| 1099 | void SelectionDAGISel:: |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1100 | SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1101 | std::vector<SDValue> InOps; |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1102 | std::swap(InOps, Ops); |
| 1103 | |
| 1104 | Ops.push_back(InOps[0]); // input chain. |
| 1105 | Ops.push_back(InOps[1]); // input asm string. |
| 1106 | |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1107 | unsigned i = 2, e = InOps.size(); |
| 1108 | if (InOps[e-1].getValueType() == MVT::Flag) |
| 1109 | --e; // Don't process a flag operand if it is here. |
| 1110 | |
| 1111 | while (i != e) { |
| 1112 | unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue(); |
| 1113 | if ((Flags & 7) != 4 /*MEM*/) { |
| 1114 | // Just skip over this operand, copying the operands verbatim. |
| 1115 | Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1); |
| 1116 | i += (Flags >> 3) + 1; |
| 1117 | } else { |
| 1118 | assert((Flags >> 3) == 1 && "Memory operand with multiple values?"); |
| 1119 | // Otherwise, this is a memory operand. Ask the target to select it. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1120 | std::vector<SDValue> SelOps; |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1121 | if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1122 | cerr << "Could not match memory address. Inline asm failure!\n"; |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1123 | exit(1); |
| 1124 | } |
| 1125 | |
| 1126 | // Add this to the output node. |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1127 | MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy(); |
| 1128 | Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size() << 3), |
| 1129 | IntPtrTy)); |
Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1130 | Ops.insert(Ops.end(), SelOps.begin(), SelOps.end()); |
| 1131 | i += 2; |
| 1132 | } |
| 1133 | } |
| 1134 | |
| 1135 | // Add the flag input back if present. |
| 1136 | if (e != InOps.size()) |
| 1137 | Ops.push_back(InOps.back()); |
| 1138 | } |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 1139 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 1140 | char SelectionDAGISel::ID = 0; |