blob: c8712d4a48b5563a0564bb75b00ade9dbbaa84d6 [file] [log] [blame]
Chris Lattner36fe6d22008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Evan Cheng25ab6902006-09-08 06:48:29 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng25ab6902006-09-08 06:48:29 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000017// Operand Definitions.
Evan Cheng25ab6902006-09-08 06:48:29 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
Chris Lattner7680e732009-06-20 19:34:09 +000022
23// 64-bits but only 32 bits are significant, and those bits are treated as being
24// pc relative.
25def i64i32imm_pcrel : Operand<i64> {
26 let PrintMethod = "print_pcrel_imm";
27}
28
29
Evan Cheng25ab6902006-09-08 06:48:29 +000030// 64-bits but only 8 bits are significant.
31def i64i8imm : Operand<i64>;
32
33def lea64mem : Operand<i64> {
Rafael Espindola094fad32009-04-08 21:14:34 +000034 let PrintMethod = "printlea64mem";
Evan Cheng25ab6902006-09-08 06:48:29 +000035 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
36}
37
38def lea64_32mem : Operand<i32> {
39 let PrintMethod = "printlea64_32mem";
Chris Lattnerc1243062009-06-20 07:03:18 +000040 let AsmOperandLowerMethod = "lower_lea64_32mem";
Evan Cheng25ab6902006-09-08 06:48:29 +000041 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
42}
43
44//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000045// Complex Pattern Definitions.
Evan Cheng25ab6902006-09-08 06:48:29 +000046//
47def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
Dan Gohmana98634b2009-08-02 16:09:17 +000048 [add, sub, mul, X86mul_imm, shl, or, frameindex,
Chris Lattner65a7a6f2009-07-11 23:17:29 +000049 X86WrapperRIP], []>;
Evan Cheng25ab6902006-09-08 06:48:29 +000050
Chris Lattner5c0b16d2009-06-20 20:38:48 +000051def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr",
52 [tglobaltlsaddr], []>;
53
Evan Cheng25ab6902006-09-08 06:48:29 +000054//===----------------------------------------------------------------------===//
Chris Lattner36fe6d22008-01-10 05:50:42 +000055// Pattern fragments.
Evan Cheng25ab6902006-09-08 06:48:29 +000056//
57
Dan Gohman018a34c2008-12-19 18:25:21 +000058def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue();
62}]>;
63
Evan Cheng25ab6902006-09-08 06:48:29 +000064def i64immSExt32 : PatLeaf<(i64 imm), [{
65 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
66 // sign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000067 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Evan Cheng25ab6902006-09-08 06:48:29 +000068}]>;
69
70def i64immZExt32 : PatLeaf<(i64 imm), [{
71 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
72 // unsignedsign extended field.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000073 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Evan Cheng25ab6902006-09-08 06:48:29 +000074}]>;
75
Evan Cheng466685d2006-10-09 20:57:25 +000076def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
77def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
78def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000079
Evan Cheng466685d2006-10-09 20:57:25 +000080def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
81def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
82def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
83def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000084
Evan Cheng466685d2006-10-09 20:57:25 +000085def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
86def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
87def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
88def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000089
90//===----------------------------------------------------------------------===//
91// Instruction list...
92//
93
Dan Gohman6d4b0522008-10-01 18:28:06 +000094// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
95// a stack adjustment and the codegen must know that they may modify the stack
96// pointer before prolog-epilog rewriting occurs.
97// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
98// sub / add which can clobber EFLAGS.
99let Defs = [RSP, EFLAGS], Uses = [RSP] in {
100def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
101 "#ADJCALLSTACKDOWN",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000102 [(X86callseq_start timm:$amt)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000103 Requires<[In64BitMode]>;
104def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
105 "#ADJCALLSTACKUP",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000106 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman6d4b0522008-10-01 18:28:06 +0000107 Requires<[In64BitMode]>;
108}
109
Evan Cheng25ab6902006-09-08 06:48:29 +0000110//===----------------------------------------------------------------------===//
111// Call Instructions...
112//
Evan Chengffbacca2007-07-21 00:34:19 +0000113let isCall = 1 in
Dan Gohman6d4b0522008-10-01 18:28:06 +0000114 // All calls clobber the non-callee saved registers. RSP is marked as
115 // a use to prevent stack-pointer assignments that appear immediately
116 // before calls from potentially appearing dead. Uses for argument
117 // registers are added manually.
Evan Cheng25ab6902006-09-08 06:48:29 +0000118 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng0d9e9762008-01-29 19:34:22 +0000119 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Bill Wendlingbff35d12007-04-26 21:06:48 +0000120 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng25ab6902006-09-08 06:48:29 +0000121 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman2662d552008-10-01 04:14:30 +0000122 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
123 Uses = [RSP] in {
Chris Lattnerff81ebf2009-03-18 00:43:52 +0000124
125 // NOTE: this pattern doesn't match "X86call imm", because we do not know
126 // that the offset between an arbitrary immediate and the call will fit in
127 // the 32-bit pcrel field that we have.
Evan Cheng876eac92009-06-16 19:44:27 +0000128 def CALL64pcrel32 : Ii32<0xE8, RawFrm,
Chris Lattner7680e732009-06-20 19:34:09 +0000129 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
130 "call\t$dst", []>,
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000131 Requires<[In64BitMode, NotWin64]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000132 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000133 "call\t{*}$dst", [(X86call GR64:$dst)]>,
134 Requires<[NotWin64]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000135 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000136 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>,
137 Requires<[NotWin64]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000138 }
139
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +0000140 // FIXME: We need to teach codegen about single list of call-clobbered registers.
141let isCall = 1 in
142 // All calls clobber the non-callee saved registers. RSP is marked as
143 // a use to prevent stack-pointer assignments that appear immediately
144 // before calls from potentially appearing dead. Uses for argument
145 // registers are added manually.
146 let Defs = [RAX, RCX, RDX, R8, R9, R10, R11,
147 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
148 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
149 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS],
150 Uses = [RSP] in {
151 def WINCALL64pcrel32 : I<0xE8, RawFrm,
152 (outs), (ins i64i32imm:$dst, variable_ops),
153 "call\t${dst:call}", [(X86call imm:$dst)]>,
154 Requires<[IsWin64]>;
155 def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
156 "call\t{*}$dst",
157 [(X86call GR64:$dst)]>, Requires<[IsWin64]>;
158 def WINCALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
159 "call\t{*}$dst",
160 [(X86call (loadi64 addr:$dst))]>, Requires<[IsWin64]>;
161 }
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000162
163
164let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng7403eea2009-02-10 21:39:44 +0000165def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset,
166 variable_ops),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000167 "#TC_RETURN $dst $offset",
168 []>;
169
170let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng7403eea2009-02-10 21:39:44 +0000171def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset,
172 variable_ops),
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000173 "#TC_RETURN $dst $offset",
174 []>;
175
176
177let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Cheng7403eea2009-02-10 21:39:44 +0000178 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst),
179 "jmp{q}\t{*}$dst # TAILCALL",
180 []>;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000181
Evan Cheng25ab6902006-09-08 06:48:29 +0000182// Branches
Owen Anderson20ab2902007-11-12 07:39:39 +0000183let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000184 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000185 [(brind GR64:$dst)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000186 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000187 [(brind (loadi64 addr:$dst))]>;
188}
189
190//===----------------------------------------------------------------------===//
Anton Korobeynikovb84c1672008-09-08 21:12:47 +0000191// EH Pseudo Instructions
192//
193let isTerminator = 1, isReturn = 1, isBarrier = 1,
194 hasCtrlDep = 1 in {
195def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
196 "ret\t#eh_return, addr: $addr",
197 [(X86ehret GR64:$addr)]>;
198
199}
200
201//===----------------------------------------------------------------------===//
Evan Cheng25ab6902006-09-08 06:48:29 +0000202// Miscellaneous Instructions...
203//
Chris Lattnerba7e7562008-01-10 07:59:24 +0000204let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Evan Cheng25ab6902006-09-08 06:48:29 +0000205def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000206 (outs), (ins), "leave", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000207let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
208let mayLoad = 1 in
Evan Cheng25ab6902006-09-08 06:48:29 +0000209def POP64r : I<0x58, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000210 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000211let mayStore = 1 in
Dan Gohman638c96d2007-06-18 14:12:56 +0000212def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000213 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
214}
Evan Cheng25ab6902006-09-08 06:48:29 +0000215
Bill Wendling453eb262009-06-15 19:39:04 +0000216let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in {
217def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000218 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000219def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000220 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000221def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling927788c2009-06-15 20:59:31 +0000222 "push{q}\t$imm", []>;
Bill Wendling453eb262009-06-15 19:39:04 +0000223}
224
Chris Lattnerba7e7562008-01-10 07:59:24 +0000225let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengbf4f89d2007-09-26 21:28:00 +0000226def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000227let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengbf4f89d2007-09-26 21:28:00 +0000228def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Cheng2f245ba2007-09-26 01:29:06 +0000229
Evan Cheng25ab6902006-09-08 06:48:29 +0000230def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000231 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000232 "lea{l}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
234
Evan Chenge771ebd2008-03-27 01:41:09 +0000235let isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000236def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000237 "lea{q}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000238 [(set GR64:$dst, lea64addr:$src)]>;
239
240let isTwoAddress = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000241def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000242 "bswap{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000243 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000244
Evan Cheng18efe262007-12-14 02:13:44 +0000245// Bit scan instructions.
246let Defs = [EFLAGS] in {
Evan Chengfd9e4732007-12-14 18:49:43 +0000247def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000248 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000249 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000250def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000251 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000252 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
253 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000254
Evan Chengfd9e4732007-12-14 18:49:43 +0000255def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000256 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000257 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000258def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman1a8001e2007-12-14 15:10:00 +0000259 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng8ec86112007-12-14 18:25:34 +0000260 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
261 (implicit EFLAGS)]>, TB;
Evan Cheng18efe262007-12-14 02:13:44 +0000262} // Defs = [EFLAGS]
263
Evan Cheng25ab6902006-09-08 06:48:29 +0000264// Repeat string ops
Evan Cheng071a2792007-09-11 19:55:27 +0000265let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000266def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000267 [(X86rep_movs i64)]>, REP;
268let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000269def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000270 [(X86rep_stos i64)]>, REP;
Evan Cheng25ab6902006-09-08 06:48:29 +0000271
Bill Wendling7239b512009-07-21 01:07:24 +0000272// Fast system-call instructions
273def SYSCALL : I<0x05, RawFrm,
274 (outs), (ins), "syscall", []>, TB;
275def SYSENTER : I<0x34, RawFrm,
276 (outs), (ins), "sysenter", []>, TB;
277def SYSEXIT : I<0x35, RawFrm,
278 (outs), (ins), "sysexit", []>, TB;
279def SYSEXIT64 : RI<0x35, RawFrm,
280 (outs), (ins), "sysexit", []>, TB;
281def SYSRET : I<0x07, RawFrm,
282 (outs), (ins), "sysret", []>, TB;
283
Evan Cheng25ab6902006-09-08 06:48:29 +0000284//===----------------------------------------------------------------------===//
285// Move Instructions...
286//
287
Chris Lattnerba7e7562008-01-10 07:59:24 +0000288let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000289def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000290 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000291
Evan Cheng601ca4b2008-06-25 01:16:38 +0000292let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000293def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000294 "movabs{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 [(set GR64:$dst, imm:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000296def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000297 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman1ab79892007-09-07 21:32:51 +0000299}
Evan Cheng25ab6902006-09-08 06:48:29 +0000300
Dan Gohman15511cf2008-12-03 18:15:48 +0000301let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000302def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000303 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000304 [(set GR64:$dst, (load addr:$src))]>;
305
Evan Cheng64d80e32007-07-19 01:14:50 +0000306def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000307 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000308 [(store GR64:$src, addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000309def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000310 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 [(store i64immSExt32:$src, addr:$dst)]>;
312
313// Sign/Zero extenders
314
Dan Gohman04d19f02009-04-13 15:13:28 +0000315// MOVSX64rr8 always has a REX prefix and it has an 8-bit register
316// operand, which makes it a rare instruction with an 8-bit register
317// operand that can never access an h register. If support for h registers
318// were generalized, this would require a special register class.
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000320 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000322def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000323 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000325def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000326 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000328def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000329 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000330 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000331def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000332 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000335 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
337
Dan Gohman11ba3b12008-07-30 18:09:17 +0000338// Use movzbl instead of movzbq when the destination is a register; it's
339// equivalent due to implicit zero-extending, and it has a smaller encoding.
340def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
341 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
342 [(set GR64:$dst, (zext GR8:$src))]>, TB;
343def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
344 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
345 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
346// Use movzwl instead of movzwq when the destination is a register; it's
347// equivalent due to implicit zero-extending, and it has a smaller encoding.
348def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
349 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
350 [(set GR64:$dst, (zext GR16:$src))]>, TB;
351def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
352 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
353 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000354
Dan Gohmane3d92062008-08-07 02:54:50 +0000355// There's no movzlq instruction, but movl can be used for this purpose, using
Dan Gohman97121ba2009-04-08 00:15:30 +0000356// implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero
357// extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit
358// zero-extension, however this isn't possible when the 32-bit value is
359// defined by a truncate or is copied from something where the high bits aren't
360// necessarily all zero. In such cases, we fall back to these explicit zext
361// instructions.
Dan Gohmane3d92062008-08-07 02:54:50 +0000362def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
363 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
364 [(set GR64:$dst, (zext GR32:$src))]>;
365def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
366 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
367 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
368
Dan Gohman97121ba2009-04-08 00:15:30 +0000369// Any instruction that defines a 32-bit result leaves the high half of the
370// register. Truncate can be lowered to EXTRACT_SUBREG, and CopyFromReg may
371// be copying from a truncate, but any other 32-bit operation will zero-extend
372// up to 64 bits.
373def def32 : PatLeaf<(i32 GR32:$src), [{
374 return N->getOpcode() != ISD::TRUNCATE &&
375 N->getOpcode() != TargetInstrInfo::EXTRACT_SUBREG &&
376 N->getOpcode() != ISD::CopyFromReg;
377}]>;
378
379// In the case of a 32-bit def that is known to implicitly zero-extend,
380// we can use a SUBREG_TO_REG.
381def : Pat<(i64 (zext def32:$src)),
382 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
383
Chris Lattnerba7e7562008-01-10 07:59:24 +0000384let neverHasSideEffects = 1 in {
385 let Defs = [RAX], Uses = [EAX] in
386 def CDQE : RI<0x98, RawFrm, (outs), (ins),
387 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Evan Cheng25ab6902006-09-08 06:48:29 +0000388
Chris Lattnerba7e7562008-01-10 07:59:24 +0000389 let Defs = [RAX,RDX], Uses = [RAX] in
390 def CQO : RI<0x99, RawFrm, (outs), (ins),
391 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
392}
Evan Cheng25ab6902006-09-08 06:48:29 +0000393
394//===----------------------------------------------------------------------===//
395// Arithmetic Instructions...
396//
397
Evan Cheng24f2ea32007-09-14 21:48:26 +0000398let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000399let isTwoAddress = 1 in {
400let isConvertibleToThreeAddress = 1 in {
401let isCommutable = 1 in
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000402// Register-Register Addition
403def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
404 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000405 [(set GR64:$dst, (add GR64:$src1, GR64:$src2)),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000406 (implicit EFLAGS)]>;
407
408// Register-Integer Addition
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000409def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
410 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000411 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2)),
412 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000413def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
414 "add{q}\t{$src2, $dst|$dst, $src2}",
415 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2)),
416 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000417} // isConvertibleToThreeAddress
418
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000419// Register-Memory Addition
420def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
421 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000422 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2))),
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000423 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000424} // isTwoAddress
425
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000426// Memory-Register Addition
Evan Cheng64d80e32007-07-19 01:14:50 +0000427def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000428 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000429 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
430 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000431def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000432 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000433 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
434 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000435def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
436 "add{q}\t{$src2, $dst|$dst, $src2}",
437 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
438 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000439
Evan Cheng3154cb62007-10-05 17:59:57 +0000440let Uses = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000441let isTwoAddress = 1 in {
442let isCommutable = 1 in
Dale Johannesen874ae252009-06-02 03:12:52 +0000443def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000444 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000445 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000446
Dale Johannesen874ae252009-06-02 03:12:52 +0000447def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000448 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000449 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000450
Dale Johannesen874ae252009-06-02 03:12:52 +0000451def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000452 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000453 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
454def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000455 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000456 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000457} // isTwoAddress
458
Evan Cheng64d80e32007-07-19 01:14:50 +0000459def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000460 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000461 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000462def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000463 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000464 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000465def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
466 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000467 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng3154cb62007-10-05 17:59:57 +0000468} // Uses = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000469
470let isTwoAddress = 1 in {
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000471// Register-Register Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000472def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000473 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000474 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2)),
475 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000476
477// Register-Memory Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000478def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000479 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000480 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2))),
481 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000482
483// Register-Integer Subtraction
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000484def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
485 (ins GR64:$src1, i64i8imm:$src2),
486 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000487 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2)),
488 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000489def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
490 (ins GR64:$src1, i64i32imm:$src2),
491 "sub{q}\t{$src2, $dst|$dst, $src2}",
492 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2)),
493 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000494} // isTwoAddress
495
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000496// Memory-Register Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000497def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000498 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000499 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
500 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000501
502// Memory-Integer Subtraction
Evan Cheng64d80e32007-07-19 01:14:50 +0000503def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000504 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000505 [(store (sub (load addr:$dst), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +0000506 addr:$dst),
507 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000508def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
509 "sub{q}\t{$src2, $dst|$dst, $src2}",
510 [(store (sub (load addr:$dst), i64immSExt32:$src2),
511 addr:$dst),
512 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000513
Evan Cheng3154cb62007-10-05 17:59:57 +0000514let Uses = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000515let isTwoAddress = 1 in {
Dale Johannesen874ae252009-06-02 03:12:52 +0000516def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000517 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000518 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000519
Dale Johannesen874ae252009-06-02 03:12:52 +0000520def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000521 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000522 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000523
Dale Johannesen874ae252009-06-02 03:12:52 +0000524def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000525 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000526 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
527def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +0000528 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000529 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000530} // isTwoAddress
531
Evan Cheng64d80e32007-07-19 01:14:50 +0000532def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000533 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000534 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000535def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000536 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000537 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000538def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
539 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen874ae252009-06-02 03:12:52 +0000540 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng3154cb62007-10-05 17:59:57 +0000541} // Uses = [EFLAGS]
Evan Cheng24f2ea32007-09-14 21:48:26 +0000542} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000543
544// Unsigned multiplication
Chris Lattnerba7e7562008-01-10 07:59:24 +0000545let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000546def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000547 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerba7e7562008-01-10 07:59:24 +0000548let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000549def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000550 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Evan Cheng25ab6902006-09-08 06:48:29 +0000551
552// Signed multiplication
Evan Cheng64d80e32007-07-19 01:14:50 +0000553def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000554 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerba7e7562008-01-10 07:59:24 +0000555let mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000556def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000557 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
558}
Evan Cheng25ab6902006-09-08 06:48:29 +0000559
Evan Cheng24f2ea32007-09-14 21:48:26 +0000560let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000561let isTwoAddress = 1 in {
562let isCommutable = 1 in
Bill Wendlingd350e022008-12-12 21:15:41 +0000563// Register-Register Signed Integer Multiplication
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000564def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
565 (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000566 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000567 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2)),
568 (implicit EFLAGS)]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000569
Bill Wendlingd350e022008-12-12 21:15:41 +0000570// Register-Memory Signed Integer Multiplication
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000571def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
572 (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000573 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000574 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2))),
575 (implicit EFLAGS)]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000576} // isTwoAddress
577
578// Suprisingly enough, these are not two address instructions!
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000579
Bill Wendlingd350e022008-12-12 21:15:41 +0000580// Register-Integer Signed Integer Multiplication
Evan Cheng25ab6902006-09-08 06:48:29 +0000581def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000582 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000583 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingd350e022008-12-12 21:15:41 +0000584 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2)),
585 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000586def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
587 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
588 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
589 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2)),
590 (implicit EFLAGS)]>;
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000591
Bill Wendlingd350e022008-12-12 21:15:41 +0000592// Memory-Integer Signed Integer Multiplication
Evan Cheng25ab6902006-09-08 06:48:29 +0000593def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000594 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000595 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingab55ebd2008-12-12 00:56:36 +0000596 [(set GR64:$dst, (mul (load addr:$src1),
Bill Wendlingd350e022008-12-12 21:15:41 +0000597 i64immSExt8:$src2)),
598 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000599def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
600 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
601 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
602 [(set GR64:$dst, (mul (load addr:$src1),
603 i64immSExt32:$src2)),
604 (implicit EFLAGS)]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000605} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000606
607// Unsigned division / remainder
Evan Cheng24f2ea32007-09-14 21:48:26 +0000608let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000609def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng071a2792007-09-11 19:55:27 +0000610 "div{q}\t$src", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000611// Signed division / remainder
Evan Cheng64d80e32007-07-19 01:14:50 +0000612def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng071a2792007-09-11 19:55:27 +0000613 "idiv{q}\t$src", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000614let mayLoad = 1 in {
615def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
616 "div{q}\t$src", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000617def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng071a2792007-09-11 19:55:27 +0000618 "idiv{q}\t$src", []>;
619}
Chris Lattnerba7e7562008-01-10 07:59:24 +0000620}
Evan Cheng25ab6902006-09-08 06:48:29 +0000621
622// Unary instructions
Evan Cheng24f2ea32007-09-14 21:48:26 +0000623let Defs = [EFLAGS], CodeSize = 2 in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000624let isTwoAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000625def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000626 [(set GR64:$dst, (ineg GR64:$src)),
627 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000628def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000629 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
630 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000631
632let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000633def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000634 [(set GR64:$dst, (add GR64:$src, 1)),
635 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000636def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000637 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
638 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000639
640let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000641def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000642 [(set GR64:$dst, (add GR64:$src, -1)),
643 (implicit EFLAGS)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000644def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000645 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
646 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000647
648// In 64-bit mode, single byte INC and DEC cannot be encoded.
649let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
650// Can transform into LEA.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000651def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000652 [(set GR16:$dst, (add GR16:$src, 1)),
653 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000654 OpSize, Requires<[In64BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000655def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000656 [(set GR32:$dst, (add GR32:$src, 1)),
657 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000658 Requires<[In64BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000659def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000660 [(set GR16:$dst, (add GR16:$src, -1)),
661 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000662 OpSize, Requires<[In64BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000663def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000664 [(set GR32:$dst, (add GR32:$src, -1)),
665 (implicit EFLAGS)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000666 Requires<[In64BitMode]>;
667} // isConvertibleToThreeAddress
Evan Cheng66f71632007-10-19 21:23:22 +0000668
669// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
670// how to unfold them.
671let isTwoAddress = 0, CodeSize = 2 in {
672 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000673 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
674 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000675 OpSize, Requires<[In64BitMode]>;
676 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000677 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
678 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000679 Requires<[In64BitMode]>;
680 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000681 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
682 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000683 OpSize, Requires<[In64BitMode]>;
684 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000685 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
686 (implicit EFLAGS)]>,
Evan Cheng66f71632007-10-19 21:23:22 +0000687 Requires<[In64BitMode]>;
688}
Evan Cheng24f2ea32007-09-14 21:48:26 +0000689} // Defs = [EFLAGS], CodeSize
Evan Cheng25ab6902006-09-08 06:48:29 +0000690
691
Evan Cheng24f2ea32007-09-14 21:48:26 +0000692let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000693// Shift instructions
694let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000695let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000696def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000697 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000698 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chengb952d1f2007-10-05 18:20:36 +0000699let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Cheng64d80e32007-07-19 01:14:50 +0000700def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000701 "shl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000702 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf9b3f372008-01-11 18:00:50 +0000703// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
704// cheaper.
Evan Cheng25ab6902006-09-08 06:48:29 +0000705} // isTwoAddress
706
Evan Cheng071a2792007-09-11 19:55:27 +0000707let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000708def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000709 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000710 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000711def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000712 "shl{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000713 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000714def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000715 "shl{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000716 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
717
718let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000719let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000720def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000721 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000722 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000723def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000724 "shr{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000725 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000726def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000727 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000728 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
729} // isTwoAddress
730
Evan Cheng071a2792007-09-11 19:55:27 +0000731let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000732def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000733 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000734 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000735def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000736 "shr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000737 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000738def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000739 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000740 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
741
742let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000743let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000745 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000746 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000747def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000748 "sar{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000749 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000750def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000751 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000752 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
753} // isTwoAddress
754
Evan Cheng071a2792007-09-11 19:55:27 +0000755let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000756def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000757 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000758 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000759def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000760 "sar{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000761 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000762def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000763 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000764 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
765
766// Rotate instructions
767let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000768let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000769def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000770 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000771 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000772def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000773 "rol{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000774 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000775def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000776 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000777 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
778} // isTwoAddress
779
Evan Cheng071a2792007-09-11 19:55:27 +0000780let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000781def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000782 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000783 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000784def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000785 "rol{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000786 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000787def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000788 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000789 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
790
791let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000792let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000793def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000794 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000795 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000796def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000797 "ror{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000798 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000799def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000800 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000801 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
802} // isTwoAddress
803
Evan Cheng071a2792007-09-11 19:55:27 +0000804let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000805def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000806 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000807 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000808def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000809 "ror{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000810 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000811def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000812 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000813 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
814
815// Double shift instructions (generalizations of rotate)
816let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000817let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000818def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000819 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
820 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000821def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000822 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
823 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng071a2792007-09-11 19:55:27 +0000824}
Evan Cheng25ab6902006-09-08 06:48:29 +0000825
826let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
827def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000828 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000829 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
830 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
831 (i8 imm:$src3)))]>,
832 TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000833def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000834 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000835 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
836 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
837 (i8 imm:$src3)))]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000838 TB;
839} // isCommutable
840} // isTwoAddress
841
Evan Cheng071a2792007-09-11 19:55:27 +0000842let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000843def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000844 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
845 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
846 addr:$dst)]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000847def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000848 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
849 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
850 addr:$dst)]>, TB;
Evan Cheng071a2792007-09-11 19:55:27 +0000851}
Evan Cheng25ab6902006-09-08 06:48:29 +0000852def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000853 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000854 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
855 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
856 (i8 imm:$src3)), addr:$dst)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000857 TB;
858def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000859 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmane47f1f92007-09-14 23:17:45 +0000860 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
861 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
862 (i8 imm:$src3)), addr:$dst)]>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000863 TB;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000864} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000865
866//===----------------------------------------------------------------------===//
867// Logical Instructions...
868//
869
Evan Chenga095c972009-01-21 19:45:31 +0000870let isTwoAddress = 1 , AddedComplexity = 15 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000871def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000872 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000873def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000874 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
875
Evan Cheng24f2ea32007-09-14 21:48:26 +0000876let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000877let isTwoAddress = 1 in {
878let isCommutable = 1 in
879def AND64rr : RI<0x21, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000880 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000881 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000882 [(set GR64:$dst, (and GR64:$src1, GR64:$src2)),
883 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000884def AND64rm : RI<0x23, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000885 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000886 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000887 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2))),
888 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000889def AND64ri8 : RIi8<0x83, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +0000890 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000891 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000892 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2)),
893 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000894def AND64ri32 : RIi32<0x81, MRM4r,
895 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
896 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000897 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2)),
898 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000899} // isTwoAddress
900
901def AND64mr : RI<0x21, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000902 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000903 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000904 [(store (and (load addr:$dst), GR64:$src), addr:$dst),
905 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000906def AND64mi8 : RIi8<0x83, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +0000907 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000908 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000909 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst),
910 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000911def AND64mi32 : RIi32<0x81, MRM4m,
912 (outs), (ins i64mem:$dst, i64i32imm:$src),
913 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000914 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
915 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000916
917let isTwoAddress = 1 in {
918let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000919def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000920 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000921 [(set GR64:$dst, (or GR64:$src1, GR64:$src2)),
922 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000923def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000924 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000925 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2))),
926 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000927def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000928 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000929 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2)),
930 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000931def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
932 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000933 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2)),
934 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000935} // isTwoAddress
936
Evan Cheng64d80e32007-07-19 01:14:50 +0000937def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000938 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000939 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
940 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000941def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000942 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000943 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
944 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000945def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
946 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000947 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
948 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000949
950let isTwoAddress = 1 in {
Evan Chengb18ae3c2008-08-30 08:54:22 +0000951let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000952def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000953 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000954 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2)),
955 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000956def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000957 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000958 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2))),
959 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000960def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
961 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000962 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2)),
963 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000964def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Cheng64d80e32007-07-19 01:14:50 +0000965 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000966 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000967 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2)),
968 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000969} // isTwoAddress
970
Evan Cheng64d80e32007-07-19 01:14:50 +0000971def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000972 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000973 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
974 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000975def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000976 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000977 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
978 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +0000979def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
980 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman09a2609e2009-03-03 19:53:46 +0000981 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
982 (implicit EFLAGS)]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000983} // Defs = [EFLAGS]
Evan Cheng25ab6902006-09-08 06:48:29 +0000984
985//===----------------------------------------------------------------------===//
986// Comparison Instructions...
987//
988
989// Integer comparison
Evan Cheng24f2ea32007-09-14 21:48:26 +0000990let Defs = [EFLAGS] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000991let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000992def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000993 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +0000994 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
995 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000996def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000997 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +0000998 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
999 (implicit EFLAGS)]>;
1000def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1001 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001002 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001003 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
1004 (implicit EFLAGS)]>;
1005def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1006 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001007 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001008 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
1009 (implicit EFLAGS)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001010
Evan Cheng64d80e32007-07-19 01:14:50 +00001011def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001012 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001013 [(X86cmp GR64:$src1, GR64:$src2),
1014 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001015def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001016 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001017 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
1018 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001019def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001020 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001021 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
1022 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001023def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1024 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1025 [(X86cmp GR64:$src1, i64immSExt8:$src2),
1026 (implicit EFLAGS)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001027def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001028 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001029 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001030 (implicit EFLAGS)]>;
Evan Chenge5f62042007-09-29 00:00:36 +00001031def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001032 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Chenge5f62042007-09-29 00:00:36 +00001033 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001034 (implicit EFLAGS)]>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001035def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1036 (ins i64mem:$src1, i64i32imm:$src2),
1037 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1038 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
1039 (implicit EFLAGS)]>;
Evan Cheng0488db92007-09-25 01:57:46 +00001040} // Defs = [EFLAGS]
1041
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001042// Bit tests.
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001043// TODO: BTC, BTR, and BTS
1044let Defs = [EFLAGS] in {
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00001045def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001046 "bt{q}\t{$src2, $src1|$src1, $src2}",
1047 [(X86bt GR64:$src1, GR64:$src2),
Chris Lattnerf1e9fd52008-12-25 01:32:49 +00001048 (implicit EFLAGS)]>, TB;
Dan Gohmanf31408d2009-01-13 23:23:30 +00001049
1050// Unlike with the register+register form, the memory+register form of the
1051// bt instruction does not ignore the high bits of the index. From ISel's
1052// perspective, this is pretty bizarre. Disable these instructions for now.
1053//def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1054// "bt{q}\t{$src2, $src1|$src1, $src2}",
1055// [(X86bt (loadi64 addr:$src1), GR64:$src2),
1056// (implicit EFLAGS)]>, TB;
Dan Gohman4afe15b2009-01-13 20:33:23 +00001057
1058def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1059 "bt{q}\t{$src2, $src1|$src1, $src2}",
1060 [(X86bt GR64:$src1, i64immSExt8:$src2),
1061 (implicit EFLAGS)]>, TB;
1062// Note that these instructions don't need FastBTMem because that
1063// only applies when the other operand is in a register. When it's
1064// an immediate, bt is still fast.
1065def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1066 "bt{q}\t{$src2, $src1|$src1, $src2}",
1067 [(X86bt (loadi64 addr:$src1), i64immSExt8:$src2),
1068 (implicit EFLAGS)]>, TB;
Dan Gohmanc7a37d42008-12-23 22:45:23 +00001069} // Defs = [EFLAGS]
1070
Evan Cheng25ab6902006-09-08 06:48:29 +00001071// Conditional moves
Evan Cheng0488db92007-09-25 01:57:46 +00001072let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001073let isCommutable = 1 in {
Evan Cheng25ab6902006-09-08 06:48:29 +00001074def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001075 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001076 "cmovb\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001077 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001078 X86_COND_B, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001079def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001080 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001081 "cmovae\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001082 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001083 X86_COND_AE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001084def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001085 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001086 "cmove\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001087 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001088 X86_COND_E, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001089def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001090 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001091 "cmovne\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001092 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001093 X86_COND_NE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001094def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001095 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001096 "cmovbe\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001097 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001098 X86_COND_BE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001099def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001100 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001101 "cmova\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001102 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001103 X86_COND_A, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001104def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001105 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001106 "cmovl\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001107 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001108 X86_COND_L, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001109def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001110 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001111 "cmovge\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001112 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001113 X86_COND_GE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001114def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001115 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001116 "cmovle\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001117 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001118 X86_COND_LE, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001119def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001120 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001121 "cmovg\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001122 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001123 X86_COND_G, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001124def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001125 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001126 "cmovs\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001127 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001128 X86_COND_S, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001129def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001130 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001131 "cmovns\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001132 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001133 X86_COND_NS, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001134def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001135 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001136 "cmovp\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001137 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001138 X86_COND_P, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001139def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +00001140 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001141 "cmovnp\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001142 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Chenge5f62042007-09-29 00:00:36 +00001143 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001144def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64
1145 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1146 "cmovo\t{$src2, $dst|$dst, $src2}",
1147 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1148 X86_COND_O, EFLAGS))]>, TB;
1149def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64
1150 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1151 "cmovno\t{$src2, $dst|$dst, $src2}",
1152 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1153 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001154} // isCommutable = 1
1155
1156def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
1157 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1158 "cmovb\t{$src2, $dst|$dst, $src2}",
1159 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1160 X86_COND_B, EFLAGS))]>, TB;
1161def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
1162 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1163 "cmovae\t{$src2, $dst|$dst, $src2}",
1164 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1165 X86_COND_AE, EFLAGS))]>, TB;
1166def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
1167 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1168 "cmove\t{$src2, $dst|$dst, $src2}",
1169 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1170 X86_COND_E, EFLAGS))]>, TB;
1171def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
1172 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1173 "cmovne\t{$src2, $dst|$dst, $src2}",
1174 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1175 X86_COND_NE, EFLAGS))]>, TB;
1176def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
1177 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1178 "cmovbe\t{$src2, $dst|$dst, $src2}",
1179 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1180 X86_COND_BE, EFLAGS))]>, TB;
1181def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
1182 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1183 "cmova\t{$src2, $dst|$dst, $src2}",
1184 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1185 X86_COND_A, EFLAGS))]>, TB;
1186def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
1187 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1188 "cmovl\t{$src2, $dst|$dst, $src2}",
1189 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1190 X86_COND_L, EFLAGS))]>, TB;
1191def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
1192 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1193 "cmovge\t{$src2, $dst|$dst, $src2}",
1194 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1195 X86_COND_GE, EFLAGS))]>, TB;
1196def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
1197 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1198 "cmovle\t{$src2, $dst|$dst, $src2}",
1199 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1200 X86_COND_LE, EFLAGS))]>, TB;
1201def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
1202 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1203 "cmovg\t{$src2, $dst|$dst, $src2}",
1204 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1205 X86_COND_G, EFLAGS))]>, TB;
1206def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1207 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1208 "cmovs\t{$src2, $dst|$dst, $src2}",
1209 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1210 X86_COND_S, EFLAGS))]>, TB;
1211def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1212 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1213 "cmovns\t{$src2, $dst|$dst, $src2}",
1214 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1215 X86_COND_NS, EFLAGS))]>, TB;
1216def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1217 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1218 "cmovp\t{$src2, $dst|$dst, $src2}",
1219 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1220 X86_COND_P, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001221def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +00001222 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001223 "cmovnp\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001224 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +00001225 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman305fceb2009-01-07 00:35:10 +00001226def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64]
1227 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1228 "cmovo\t{$src2, $dst|$dst, $src2}",
1229 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1230 X86_COND_O, EFLAGS))]>, TB;
1231def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64]
1232 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1233 "cmovno\t{$src2, $dst|$dst, $src2}",
1234 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1235 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng25ab6902006-09-08 06:48:29 +00001236} // isTwoAddress
1237
1238//===----------------------------------------------------------------------===//
1239// Conversion Instructions...
1240//
1241
1242// f64 -> signed i64
Evan Cheng64d80e32007-07-19 01:14:50 +00001243def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001244 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001245 [(set GR64:$dst,
1246 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001247def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001248 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001249 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1250 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001251def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001252 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001253 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001254def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001255 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001256 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001257def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001258 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001259 [(set GR64:$dst,
1260 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001261def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001262 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001263 [(set GR64:$dst,
1264 (int_x86_sse2_cvttsd2si64
1265 (load addr:$src)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001266
1267// Signed i64 -> f64
Evan Cheng64d80e32007-07-19 01:14:50 +00001268def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001269 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001270 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001271def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001272 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001273 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001274
Evan Cheng25ab6902006-09-08 06:48:29 +00001275let isTwoAddress = 1 in {
1276def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001277 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001278 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001279 [(set VR128:$dst,
1280 (int_x86_sse2_cvtsi642sd VR128:$src1,
1281 GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001282def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001283 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001284 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001285 [(set VR128:$dst,
1286 (int_x86_sse2_cvtsi642sd VR128:$src1,
1287 (loadi64 addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001288} // isTwoAddress
1289
1290// Signed i64 -> f32
Evan Cheng64d80e32007-07-19 01:14:50 +00001291def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001292 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001293 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001294def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001295 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001296 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng90e9d4e2008-01-11 07:37:44 +00001297
1298let isTwoAddress = 1 in {
1299 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1300 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1301 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1302 [(set VR128:$dst,
1303 (int_x86_sse_cvtsi642ss VR128:$src1,
1304 GR64:$src2))]>;
1305 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1306 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1307 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1308 [(set VR128:$dst,
1309 (int_x86_sse_cvtsi642ss VR128:$src1,
1310 (loadi64 addr:$src2)))]>;
1311}
Evan Cheng25ab6902006-09-08 06:48:29 +00001312
1313// f32 -> signed i64
Evan Cheng64d80e32007-07-19 01:14:50 +00001314def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001315 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001316 [(set GR64:$dst,
1317 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001318def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001319 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001320 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1321 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001322def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001323 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001324 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001325def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001326 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001327 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001328def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001329 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001330 [(set GR64:$dst,
1331 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001332def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001333 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +00001334 [(set GR64:$dst,
1335 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1336
Evan Cheng25ab6902006-09-08 06:48:29 +00001337//===----------------------------------------------------------------------===//
1338// Alias Instructions
1339//===----------------------------------------------------------------------===//
1340
Dan Gohman95906242007-09-17 14:55:08 +00001341// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1342// equivalent due to implicit zero-extending, and it sometimes has a smaller
1343// encoding.
Chris Lattner9ac75422009-07-14 20:19:57 +00001344// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
Evan Cheng25ab6902006-09-08 06:48:29 +00001345// when we have a better way to specify isel priority.
Chris Lattner9ac75422009-07-14 20:19:57 +00001346let AddedComplexity = 1 in
1347def : Pat<(i64 0),
Chris Lattner6ef40b12009-07-16 06:31:37 +00001348 (SUBREG_TO_REG (i64 0), (MOV32r0), x86_subreg_32bit)>;
Chris Lattner9ac75422009-07-14 20:19:57 +00001349
Evan Cheng25ab6902006-09-08 06:48:29 +00001350
1351// Materialize i64 constant where top 32-bits are zero.
Evan Chengb3379fb2009-02-05 08:42:55 +00001352let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001353def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001354 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001355 [(set GR64:$dst, i64immZExt32:$src)]>;
1356
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00001357//===----------------------------------------------------------------------===//
1358// Thread Local Storage Instructions
1359//===----------------------------------------------------------------------===//
1360
Rafael Espindola15f1b662009-04-24 12:59:40 +00001361// All calls clobber the non-callee saved registers. RSP is marked as
1362// a use to prevent stack-pointer assignments that appear immediately
1363// before calls from potentially appearing dead.
1364let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
1365 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
1366 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
1367 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
1368 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
1369 Uses = [RSP] in
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001370def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001371 ".byte\t0x66; "
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001372 "leaq\t$sym(%rip), %rdi; "
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001373 ".word\t0x6666; "
1374 "rex64; "
1375 "call\t__tls_get_addr@PLT",
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001376 [(X86tlsaddr tls64addr:$sym)]>,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00001377 Requires<[In64BitMode]>;
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001378
Nate Begeman51a04372009-01-26 01:24:32 +00001379let AddedComplexity = 5 in
1380def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1381 "movq\t%gs:$src, $dst",
1382 [(set GR64:$dst, (gsload addr:$src))]>, SegGS;
1383
Chris Lattner1777d0c2009-05-05 18:52:19 +00001384let AddedComplexity = 5 in
1385def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1386 "movq\t%fs:$src, $dst",
1387 [(set GR64:$dst, (fsload addr:$src))]>, SegFS;
1388
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001389//===----------------------------------------------------------------------===//
1390// Atomic Instructions
1391//===----------------------------------------------------------------------===//
1392
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001393let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Cheng7e032802008-04-18 20:55:36 +00001394def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001395 "lock\n\t"
1396 "cmpxchgq\t$swap,$ptr",
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001397 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1398}
1399
Dan Gohman165660e2008-08-06 15:52:50 +00001400let Constraints = "$val = $dst" in {
1401let Defs = [EFLAGS] in
Evan Cheng7e032802008-04-18 20:55:36 +00001402def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Dan Gohman4d47b9b2009-04-27 15:13:28 +00001403 "lock\n\t"
1404 "xadd\t$val, $ptr",
Mon P Wang28873102008-06-25 08:15:39 +00001405 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001406 TB, LOCK;
Evan Cheng37b73872009-07-30 08:33:02 +00001407
Evan Cheng94d7b022008-04-19 02:05:42 +00001408def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling108ecf32008-08-19 23:09:18 +00001409 "xchg\t$val, $ptr",
Evan Cheng94d7b022008-04-19 02:05:42 +00001410 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001411}
1412
Evan Cheng37b73872009-07-30 08:33:02 +00001413// Optimized codegen when the non-memory output is not used.
1414// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
1415def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1416 "lock\n\t"
1417 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1418def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
1419 (ins i64mem:$dst, i64i8imm :$src2),
1420 "lock\n\t"
1421 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1422def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
1423 (ins i64mem:$dst, i64i32imm :$src2),
1424 "lock\n\t"
1425 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1426def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1427 "lock\n\t"
1428 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1429def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
1430 (ins i64mem:$dst, i64i8imm :$src2),
1431 "lock\n\t"
1432 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1433def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
1434 (ins i64mem:$dst, i64i32imm:$src2),
1435 "lock\n\t"
1436 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1437def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
1438 "lock\n\t"
1439 "inc{q}\t$dst", []>, LOCK;
1440def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
1441 "lock\n\t"
1442 "dec{q}\t$dst", []>, LOCK;
1443
Dale Johannesena99e3842008-08-20 00:48:50 +00001444// Atomic exchange, and, or, xor
1445let Constraints = "$val = $dst", Defs = [EFLAGS],
1446 usesCustomDAGSchedInserter = 1 in {
1447def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001448 "#ATOMAND64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001449 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001450def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001451 "#ATOMOR64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001452 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001453def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001454 "#ATOMXOR64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001455 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001456def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001457 "#ATOMNAND64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001458 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001459def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001460 "#ATOMMIN64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001461 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001462def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001463 "#ATOMMAX64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001464 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001465def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001466 "#ATOMUMIN64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001467 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001468def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewycky6ecf5ce2008-12-07 03:49:52 +00001469 "#ATOMUMAX64 PSEUDO!",
Dale Johannesene00a8a22008-08-28 02:44:49 +00001470 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesena99e3842008-08-20 00:48:50 +00001471}
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00001472
Evan Cheng25ab6902006-09-08 06:48:29 +00001473//===----------------------------------------------------------------------===//
1474// Non-Instruction Patterns
1475//===----------------------------------------------------------------------===//
1476
Chris Lattner25142782009-07-11 22:50:33 +00001477// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
1478// code model mode, should use 'movabs'. FIXME: This is really a hack, the
1479// 'movabs' predicate should handle this sort of thing.
Evan Cheng0085a282006-11-30 21:55:46 +00001480def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
Evan Cheng0085a282006-11-30 21:55:46 +00001481 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1482def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1483 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1484def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1485 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1486def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1487 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1488
Chris Lattner65a7a6f2009-07-11 23:17:29 +00001489// In static codegen with small code model, we can get the address of a label
1490// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
1491// the MOV64ri64i32 should accept these.
1492def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1493 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
1494def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1495 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
1496def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1497 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
1498def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1499 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
1500
1501
Chris Lattner18c59872009-06-27 04:16:01 +00001502// If we have small model and -static mode, it is safe to store global addresses
1503// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
Chris Lattner25142782009-07-11 22:50:33 +00001504// for MOV64mi32 should handle this sort of thing.
Evan Cheng28b514392006-12-05 19:50:18 +00001505def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1506 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Dan Gohman6ecc2602009-06-03 00:37:20 +00001507 Requires<[SmallCode, IsStatic]>;
Evan Cheng28b514392006-12-05 19:50:18 +00001508def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1509 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Dan Gohman6ecc2602009-06-03 00:37:20 +00001510 Requires<[SmallCode, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001511def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001512 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Dan Gohman6ecc2602009-06-03 00:37:20 +00001513 Requires<[SmallCode, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001514def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001515 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Dan Gohman6ecc2602009-06-03 00:37:20 +00001516 Requires<[SmallCode, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001517
Evan Cheng25ab6902006-09-08 06:48:29 +00001518// Calls
1519// Direct PC relative function call for small code model. 32-bit displacement
1520// sign extended to 64-bit.
1521def : Pat<(X86call (i64 tglobaladdr:$dst)),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001522 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001523def : Pat<(X86call (i64 texternalsym:$dst)),
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001524 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
1525
1526def : Pat<(X86call (i64 tglobaladdr:$dst)),
1527 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
1528def : Pat<(X86call (i64 texternalsym:$dst)),
1529 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001530
1531def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1532 (CALL64pcrel32 tglobaladdr:$dst)>;
1533def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1534 (CALL64pcrel32 texternalsym:$dst)>;
1535
1536def : Pat<(X86tailcall GR64:$dst),
1537 (CALL64r GR64:$dst)>;
1538
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001539
1540// tailcall stuff
1541def : Pat<(X86tailcall GR32:$dst),
1542 (TAILCALL)>;
1543def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1544 (TAILCALL)>;
1545def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1546 (TAILCALL)>;
1547
1548def : Pat<(X86tcret GR64:$dst, imm:$off),
1549 (TCRETURNri64 GR64:$dst, imm:$off)>;
1550
1551def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1552 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1553
1554def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1555 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1556
Dan Gohman11f7bfb2007-09-17 14:35:24 +00001557// Comparisons.
1558
1559// TEST R,R is smaller than CMP R,0
Evan Chenge5f62042007-09-29 00:00:36 +00001560def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohman11f7bfb2007-09-17 14:35:24 +00001561 (TEST64rr GR64:$src1, GR64:$src1)>;
1562
Dan Gohmanfbb74862009-01-07 01:00:24 +00001563// Conditional moves with folded loads with operands swapped and conditions
1564// inverted.
1565def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS),
1566 (CMOVAE64rm GR64:$src2, addr:$src1)>;
1567def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS),
1568 (CMOVB64rm GR64:$src2, addr:$src1)>;
1569def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS),
1570 (CMOVNE64rm GR64:$src2, addr:$src1)>;
1571def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS),
1572 (CMOVE64rm GR64:$src2, addr:$src1)>;
1573def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS),
1574 (CMOVA64rm GR64:$src2, addr:$src1)>;
1575def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS),
1576 (CMOVBE64rm GR64:$src2, addr:$src1)>;
1577def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS),
1578 (CMOVGE64rm GR64:$src2, addr:$src1)>;
1579def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS),
1580 (CMOVL64rm GR64:$src2, addr:$src1)>;
1581def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS),
1582 (CMOVG64rm GR64:$src2, addr:$src1)>;
1583def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS),
1584 (CMOVLE64rm GR64:$src2, addr:$src1)>;
1585def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS),
1586 (CMOVNP64rm GR64:$src2, addr:$src1)>;
1587def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS),
1588 (CMOVP64rm GR64:$src2, addr:$src1)>;
1589def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS),
1590 (CMOVNS64rm GR64:$src2, addr:$src1)>;
1591def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS),
1592 (CMOVS64rm GR64:$src2, addr:$src1)>;
1593def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS),
1594 (CMOVNO64rm GR64:$src2, addr:$src1)>;
1595def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS),
1596 (CMOVO64rm GR64:$src2, addr:$src1)>;
Christopher Lamb6634e262008-03-13 05:47:01 +00001597
Duncan Sandsf9c98e62008-01-23 20:39:46 +00001598// zextload bool -> zextload byte
Evan Cheng25ab6902006-09-08 06:48:29 +00001599def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1600
1601// extload
Dan Gohman7deb1712008-08-27 17:33:15 +00001602// When extloading from 16-bit and smaller memory locations into 64-bit registers,
1603// use zero-extending loads so that the entire 64-bit register is defined, avoiding
1604// partial-register updates.
1605def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1606def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1607def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1608// For other extloads, use subregs, since the high contents of the register are
1609// defined after an extload.
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001610def : Pat<(extloadi64i32 addr:$src),
1611 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (MOV32rm addr:$src),
1612 x86_subreg_32bit)>;
1613def : Pat<(extloadi16i1 addr:$src),
1614 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1615 x86_subreg_8bit)>,
1616 Requires<[In64BitMode]>;
1617def : Pat<(extloadi16i8 addr:$src),
1618 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), (MOV8rm addr:$src),
1619 x86_subreg_8bit)>,
1620 Requires<[In64BitMode]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001621
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001622// anyext
1623def : Pat<(i64 (anyext GR8:$src)),
1624 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>;
1625def : Pat<(i64 (anyext GR16:$src)),
1626 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Christopher Lambc9298232008-03-16 03:12:01 +00001627def : Pat<(i64 (anyext GR32:$src)),
1628 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GR32:$src, x86_subreg_32bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001629def : Pat<(i16 (anyext GR8:$src)),
1630 (INSERT_SUBREG (i16 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1631 Requires<[In64BitMode]>;
1632def : Pat<(i32 (anyext GR8:$src)),
1633 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, x86_subreg_8bit)>,
1634 Requires<[In64BitMode]>;
Evan Cheng25ab6902006-09-08 06:48:29 +00001635
1636//===----------------------------------------------------------------------===//
1637// Some peepholes
1638//===----------------------------------------------------------------------===//
1639
Dan Gohman63f97202008-10-17 01:33:43 +00001640// Odd encoding trick: -128 fits into an 8-bit immediate field while
1641// +128 doesn't, so in this special case use a sub instead of an add.
1642def : Pat<(add GR64:$src1, 128),
1643 (SUB64ri8 GR64:$src1, -128)>;
1644def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1645 (SUB64mi8 addr:$dst, -128)>;
1646
1647// The same trick applies for 32-bit immediate fields in 64-bit
1648// instructions.
1649def : Pat<(add GR64:$src1, 0x0000000080000000),
1650 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1651def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1652 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1653
Dan Gohmane3d92062008-08-07 02:54:50 +00001654// r & (2^32-1) ==> movz
Dan Gohman63f97202008-10-17 01:33:43 +00001655def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001656 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00001657// r & (2^16-1) ==> movz
1658def : Pat<(and GR64:$src, 0xffff),
1659 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1660// r & (2^8-1) ==> movz
1661def : Pat<(and GR64:$src, 0xff),
1662 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman11ba3b12008-07-30 18:09:17 +00001663// r & (2^8-1) ==> movz
1664def : Pat<(and GR32:$src1, 0xff),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001665 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>,
Dan Gohman11ba3b12008-07-30 18:09:17 +00001666 Requires<[In64BitMode]>;
1667// r & (2^8-1) ==> movz
1668def : Pat<(and GR16:$src1, 0xff),
1669 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1670 Requires<[In64BitMode]>;
Christopher Lamb6634e262008-03-13 05:47:01 +00001671
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001672// sext_inreg patterns
1673def : Pat<(sext_inreg GR64:$src, i32),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001674 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001675def : Pat<(sext_inreg GR64:$src, i16),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001676 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001677def : Pat<(sext_inreg GR64:$src, i8),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001678 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001679def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001680 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001681 Requires<[In64BitMode]>;
1682def : Pat<(sext_inreg GR16:$src, i8),
1683 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
1684 Requires<[In64BitMode]>;
1685
1686// trunc patterns
1687def : Pat<(i32 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001688 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001689def : Pat<(i16 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001690 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001691def : Pat<(i8 (trunc GR64:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001692 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>;
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001693def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001694 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001695 Requires<[In64BitMode]>;
1696def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001697 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>,
1698 Requires<[In64BitMode]>;
1699
1700// h-register tricks.
Dan Gohman2d98f062009-05-31 17:52:18 +00001701// For now, be conservative on x86-64 and use an h-register extract only if the
1702// value is immediately zero-extended or stored, which are somewhat common
1703// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1704// from being allocated in the same instruction as the h register, as there's
1705// currently no way to describe this requirement to the register allocator.
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001706
1707// h-register extract and zero-extend.
1708def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1709 (SUBREG_TO_REG
1710 (i64 0),
1711 (MOVZX32_NOREXrr8
Dan Gohman62417622009-04-27 16:33:14 +00001712 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001713 x86_subreg_8bit_hi)),
1714 x86_subreg_32bit)>;
1715def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1716 (MOVZX32_NOREXrr8
Dan Gohman62417622009-04-27 16:33:14 +00001717 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001718 x86_subreg_8bit_hi))>,
1719 Requires<[In64BitMode]>;
1720def : Pat<(srl_su GR16:$src, (i8 8)),
1721 (EXTRACT_SUBREG
1722 (MOVZX32_NOREXrr8
Dan Gohman62417622009-04-27 16:33:14 +00001723 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001724 x86_subreg_8bit_hi)),
1725 x86_subreg_16bit)>,
1726 Requires<[In64BitMode]>;
Evan Chengcb219f02009-05-29 01:44:43 +00001727def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1728 (MOVZX32_NOREXrr8
1729 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1730 x86_subreg_8bit_hi))>,
1731 Requires<[In64BitMode]>;
1732def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1733 (SUBREG_TO_REG
1734 (i64 0),
1735 (MOVZX32_NOREXrr8
1736 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1737 x86_subreg_8bit_hi)),
1738 x86_subreg_32bit)>;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001739
1740// h-register extract and store.
1741def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1742 (MOV8mr_NOREX
1743 addr:$dst,
Dan Gohman62417622009-04-27 16:33:14 +00001744 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001745 x86_subreg_8bit_hi))>;
1746def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1747 (MOV8mr_NOREX
1748 addr:$dst,
Dan Gohman62417622009-04-27 16:33:14 +00001749 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001750 x86_subreg_8bit_hi))>,
1751 Requires<[In64BitMode]>;
1752def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1753 (MOV8mr_NOREX
1754 addr:$dst,
Dan Gohman62417622009-04-27 16:33:14 +00001755 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001756 x86_subreg_8bit_hi))>,
Dan Gohman0bfa1bf2008-08-20 21:27:32 +00001757 Requires<[In64BitMode]>;
1758
Evan Cheng25ab6902006-09-08 06:48:29 +00001759// (shl x, 1) ==> (add x, x)
1760def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1761
Evan Chengeb9f8922008-08-30 02:03:58 +00001762// (shl x (and y, 63)) ==> (shl x, y)
1763def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
1764 (SHL64rCL GR64:$src1)>;
1765def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1766 (SHL64mCL addr:$dst)>;
1767
1768def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
1769 (SHR64rCL GR64:$src1)>;
1770def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1771 (SHR64mCL addr:$dst)>;
1772
1773def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
1774 (SAR64rCL GR64:$src1)>;
1775def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1776 (SAR64mCL addr:$dst)>;
1777
Evan Cheng25ab6902006-09-08 06:48:29 +00001778// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1779def : Pat<(or (srl GR64:$src1, CL:$amt),
1780 (shl GR64:$src2, (sub 64, CL:$amt))),
1781 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1782
1783def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1784 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1785 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1786
Dan Gohman74feef22008-10-17 01:23:35 +00001787def : Pat<(or (srl GR64:$src1, (i8 (trunc RCX:$amt))),
1788 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1789 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1790
1791def : Pat<(store (or (srl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1792 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1793 addr:$dst),
1794 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1795
1796def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1797 (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1798
1799def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1),
1800 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1801 (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1802
Evan Cheng25ab6902006-09-08 06:48:29 +00001803// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1804def : Pat<(or (shl GR64:$src1, CL:$amt),
1805 (srl GR64:$src2, (sub 64, CL:$amt))),
1806 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1807
1808def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1809 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1810 (SHLD64mrCL addr:$dst, GR64:$src2)>;
Evan Chengebf01d62006-11-16 23:33:25 +00001811
Dan Gohman74feef22008-10-17 01:23:35 +00001812def : Pat<(or (shl GR64:$src1, (i8 (trunc RCX:$amt))),
1813 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1814 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1815
1816def : Pat<(store (or (shl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1817 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1818 addr:$dst),
1819 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1820
1821def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1822 (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1823
1824def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1),
1825 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1826 (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1827
Chris Lattnera0668102007-05-17 06:35:11 +00001828// X86 specific add which produces a flag.
1829def : Pat<(addc GR64:$src1, GR64:$src2),
1830 (ADD64rr GR64:$src1, GR64:$src2)>;
1831def : Pat<(addc GR64:$src1, (load addr:$src2)),
1832 (ADD64rm GR64:$src1, addr:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00001833def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1834 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001835def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1836 (ADD64ri32 GR64:$src1, imm:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00001837
1838def : Pat<(subc GR64:$src1, GR64:$src2),
1839 (SUB64rr GR64:$src1, GR64:$src2)>;
1840def : Pat<(subc GR64:$src1, (load addr:$src2)),
1841 (SUB64rm GR64:$src1, addr:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00001842def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1843 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman018a34c2008-12-19 18:25:21 +00001844def : Pat<(subc GR64:$src1, imm:$src2),
1845 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00001846
Bill Wendlingd350e022008-12-12 21:15:41 +00001847//===----------------------------------------------------------------------===//
Dan Gohman076aee32009-03-04 19:44:21 +00001848// EFLAGS-defining Patterns
Bill Wendlingd350e022008-12-12 21:15:41 +00001849//===----------------------------------------------------------------------===//
1850
Dan Gohman076aee32009-03-04 19:44:21 +00001851// Register-Register Addition with EFLAGS result
1852def : Pat<(parallel (X86add_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001853 (implicit EFLAGS)),
1854 (ADD64rr GR64:$src1, GR64:$src2)>;
1855
Dan Gohman076aee32009-03-04 19:44:21 +00001856// Register-Integer Addition with EFLAGS result
1857def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001858 (implicit EFLAGS)),
1859 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00001860def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001861 (implicit EFLAGS)),
1862 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00001863
Dan Gohman076aee32009-03-04 19:44:21 +00001864// Register-Memory Addition with EFLAGS result
1865def : Pat<(parallel (X86add_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00001866 (implicit EFLAGS)),
1867 (ADD64rm GR64:$src1, addr:$src2)>;
1868
Dan Gohman076aee32009-03-04 19:44:21 +00001869// Memory-Register Addition with EFLAGS result
1870def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001871 addr:$dst),
1872 (implicit EFLAGS)),
1873 (ADD64mr addr:$dst, GR64:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00001874def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001875 addr:$dst),
1876 (implicit EFLAGS)),
1877 (ADD64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00001878def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001879 addr:$dst),
1880 (implicit EFLAGS)),
1881 (ADD64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00001882
Dan Gohman076aee32009-03-04 19:44:21 +00001883// Register-Register Subtraction with EFLAGS result
1884def : Pat<(parallel (X86sub_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001885 (implicit EFLAGS)),
1886 (SUB64rr GR64:$src1, GR64:$src2)>;
1887
Dan Gohman076aee32009-03-04 19:44:21 +00001888// Register-Memory Subtraction with EFLAGS result
1889def : Pat<(parallel (X86sub_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00001890 (implicit EFLAGS)),
1891 (SUB64rm GR64:$src1, addr:$src2)>;
1892
Dan Gohman076aee32009-03-04 19:44:21 +00001893// Register-Integer Subtraction with EFLAGS result
1894def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001895 (implicit EFLAGS)),
1896 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00001897def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001898 (implicit EFLAGS)),
1899 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00001900
Dan Gohman076aee32009-03-04 19:44:21 +00001901// Memory-Register Subtraction with EFLAGS result
1902def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001903 addr:$dst),
1904 (implicit EFLAGS)),
1905 (SUB64mr addr:$dst, GR64:$src2)>;
1906
Dan Gohman076aee32009-03-04 19:44:21 +00001907// Memory-Integer Subtraction with EFLAGS result
1908def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001909 addr:$dst),
1910 (implicit EFLAGS)),
1911 (SUB64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00001912def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001913 addr:$dst),
1914 (implicit EFLAGS)),
1915 (SUB64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00001916
Dan Gohman076aee32009-03-04 19:44:21 +00001917// Register-Register Signed Integer Multiplication with EFLAGS result
1918def : Pat<(parallel (X86smul_flag GR64:$src1, GR64:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001919 (implicit EFLAGS)),
1920 (IMUL64rr GR64:$src1, GR64:$src2)>;
1921
Dan Gohman076aee32009-03-04 19:44:21 +00001922// Register-Memory Signed Integer Multiplication with EFLAGS result
1923def : Pat<(parallel (X86smul_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingd350e022008-12-12 21:15:41 +00001924 (implicit EFLAGS)),
1925 (IMUL64rm GR64:$src1, addr:$src2)>;
1926
Dan Gohman076aee32009-03-04 19:44:21 +00001927// Register-Integer Signed Integer Multiplication with EFLAGS result
1928def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001929 (implicit EFLAGS)),
1930 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00001931def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001932 (implicit EFLAGS)),
1933 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingd350e022008-12-12 21:15:41 +00001934
Dan Gohman076aee32009-03-04 19:44:21 +00001935// Memory-Integer Signed Integer Multiplication with EFLAGS result
1936def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt8:$src2),
Bill Wendlingd350e022008-12-12 21:15:41 +00001937 (implicit EFLAGS)),
1938 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
Dan Gohman076aee32009-03-04 19:44:21 +00001939def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt32:$src2),
Dan Gohman018a34c2008-12-19 18:25:21 +00001940 (implicit EFLAGS)),
1941 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
Chris Lattnera0668102007-05-17 06:35:11 +00001942
Dan Gohman076aee32009-03-04 19:44:21 +00001943// INC and DEC with EFLAGS result. Note that these do not set CF.
Dan Gohman1f4af262009-03-05 21:32:23 +00001944def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
1945 (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1946def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
1947 (implicit EFLAGS)),
1948 (INC64_16m addr:$dst)>, Requires<[In64BitMode]>;
1949def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
1950 (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1951def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
1952 (implicit EFLAGS)),
1953 (DEC64_16m addr:$dst)>, Requires<[In64BitMode]>;
1954
1955def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
1956 (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1957def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
1958 (implicit EFLAGS)),
1959 (INC64_32m addr:$dst)>, Requires<[In64BitMode]>;
1960def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
1961 (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1962def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
1963 (implicit EFLAGS)),
1964 (DEC64_32m addr:$dst)>, Requires<[In64BitMode]>;
1965
Dan Gohman076aee32009-03-04 19:44:21 +00001966def : Pat<(parallel (X86inc_flag GR64:$src), (implicit EFLAGS)),
1967 (INC64r GR64:$src)>;
1968def : Pat<(parallel (store (i64 (X86inc_flag (loadi64 addr:$dst))), addr:$dst),
1969 (implicit EFLAGS)),
1970 (INC64m addr:$dst)>;
1971def : Pat<(parallel (X86dec_flag GR64:$src), (implicit EFLAGS)),
1972 (DEC64r GR64:$src)>;
1973def : Pat<(parallel (store (i64 (X86dec_flag (loadi64 addr:$dst))), addr:$dst),
1974 (implicit EFLAGS)),
1975 (DEC64m addr:$dst)>;
1976
Evan Chengebf01d62006-11-16 23:33:25 +00001977//===----------------------------------------------------------------------===//
1978// X86-64 SSE Instructions
1979//===----------------------------------------------------------------------===//
1980
1981// Move instructions...
1982
Evan Cheng64d80e32007-07-19 01:14:50 +00001983def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001984 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00001985 [(set VR128:$dst,
1986 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001987def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001988 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00001989 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1990 (iPTR 0)))]>;
Evan Cheng21b76122006-12-14 21:55:39 +00001991
Evan Cheng64d80e32007-07-19 01:14:50 +00001992def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001993 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00001994 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001995def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Chenge7321442008-08-25 04:11:42 +00001996 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00001997 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1998
Evan Cheng64d80e32007-07-19 01:14:50 +00001999def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002000 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002001 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002002def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Chenge7321442008-08-25 04:11:42 +00002003 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00002004 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00002005
2006//===----------------------------------------------------------------------===//
2007// X86-64 SSE4.1 Instructions
2008//===----------------------------------------------------------------------===//
2009
Nate Begemancdd1eec2008-02-12 22:51:28 +00002010/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
2011multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Nate Begeman110e3b32008-10-29 23:07:17 +00002012 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002013 (ins VR128:$src1, i32i8imm:$src2),
2014 !strconcat(OpcodeStr,
2015 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2016 [(set GR64:$dst,
2017 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng172b7942008-03-14 07:39:27 +00002018 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002019 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
2020 !strconcat(OpcodeStr,
2021 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2022 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
2023 addr:$dst)]>, OpSize, REX_W;
2024}
2025
2026defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
2027
2028let isTwoAddress = 1 in {
2029 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00002030 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002031 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2032 !strconcat(OpcodeStr,
2033 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2034 [(set VR128:$dst,
2035 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
2036 OpSize, REX_W;
Evan Cheng172b7942008-03-14 07:39:27 +00002037 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemancdd1eec2008-02-12 22:51:28 +00002038 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
2039 !strconcat(OpcodeStr,
2040 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2041 [(set VR128:$dst,
2042 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
2043 imm:$src3)))]>, OpSize, REX_W;
2044 }
2045}
2046
2047defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;