blob: 0509d58c2af3547d66653a0ea2c108b9fb55aa61 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARM specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
15#include "ARMGenSubtarget.inc"
Evan Chengb72d2a92011-01-11 21:46:47 +000016#include "ARMBaseRegisterInfo.h"
Evan Chenge4e4ed32009-08-28 23:18:09 +000017#include "llvm/GlobalValue.h"
Anton Korobeynikov0eebf652009-06-08 22:53:56 +000018#include "llvm/Target/TargetOptions.h"
Bob Wilson54fc1242009-06-22 21:01:46 +000019#include "llvm/Support/CommandLine.h"
David Goodwinc2e8a7e2009-11-10 00:48:55 +000020#include "llvm/ADT/SmallVector.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021using namespace llvm;
22
Bob Wilson54fc1242009-06-22 21:01:46 +000023static cl::opt<bool>
24ReserveR9("arm-reserve-r9", cl::Hidden,
25 cl::desc("Reserve R9, making it unavailable as GPR"));
26
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000027static cl::opt<bool>
Evan Cheng53519f02011-01-21 18:55:51 +000028DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000029
Bob Wilson02aba732010-09-28 04:09:35 +000030static cl::opt<bool>
31StrictAlign("arm-strict-align", cl::Hidden,
32 cl::desc("Disallow all unaligned memory accesses"));
33
Daniel Dunbar3be03402009-08-02 22:11:08 +000034ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &FS,
Evan Chengd3dd50f2009-10-16 06:11:08 +000035 bool isT)
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000036 : ARMArchVersion(V4)
Evan Cheng3ef1c872010-09-10 01:29:16 +000037 , ARMProcFamily(Others)
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000038 , ARMFPUType(None)
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000039 , UseNEONForSinglePrecisionFP(false)
Evan Cheng48575f62010-12-05 22:04:16 +000040 , SlowFPVMLx(false)
Benjamin Kramer0e3ee432011-04-01 09:20:31 +000041 , HasVMLxForwarding(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000042 , SlowFPBrcc(false)
Evan Chengd3dd50f2009-10-16 06:11:08 +000043 , IsThumb(isT)
Anton Korobeynikov70459be2009-06-01 20:00:48 +000044 , ThumbMode(Thumb1)
Evan Cheng7b4d3112010-08-11 07:17:46 +000045 , NoARM(false)
David Goodwin0dad89f2009-09-30 00:10:16 +000046 , PostRAScheduler(false)
Bob Wilson54fc1242009-06-22 21:01:46 +000047 , IsR9Reserved(ReserveR9)
Evan Cheng5de5d4b2011-01-17 08:03:18 +000048 , UseMovt(false)
Evan Cheng2e649602011-05-20 00:54:37 +000049 , SupportsTailCall(false)
Anton Korobeynikov631379e2010-03-14 18:42:38 +000050 , HasFP16(false)
Bob Wilson77f42b52010-10-12 16:22:47 +000051 , HasD16(false)
Jim Grosbach29402132010-05-05 23:44:43 +000052 , HasHardwareDivide(false)
53 , HasT2ExtractPack(false)
Evan Cheng11db0682010-08-11 06:22:01 +000054 , HasDataBarrier(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000055 , Pref32BitThumb(false)
Bob Wilson5dde8932011-04-19 18:11:49 +000056 , AvoidCPSRPartialUpdate(false)
Evan Chengdfed19f2010-11-03 06:34:55 +000057 , HasMPExtension(false)
Jim Grosbachfcba5e62010-08-11 15:44:15 +000058 , FPOnlySP(false)
Bob Wilson02aba732010-09-28 04:09:35 +000059 , AllowsUnalignedMem(false)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000060 , stackAlignment(4)
Anton Korobeynikov41a02432009-05-23 19:50:50 +000061 , CPUString("generic")
Evan Chengb72d2a92011-01-11 21:46:47 +000062 , TargetTriple(TT)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000063 , TargetABI(ARM_ABI_APCS) {
Evan Cheng3ef1c872010-09-10 01:29:16 +000064 // Default to soft float ABI
Anton Korobeynikov0eebf652009-06-08 22:53:56 +000065 if (FloatABIType == FloatABI::Default)
66 FloatABIType = FloatABI::Soft;
67
Evan Chenga8e29892007-01-19 07:51:42 +000068 // Determine default and user specified characteristics
Evan Chenga8e29892007-01-19 07:51:42 +000069
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000070 // When no arch is specified either by CPU or by attributes, make the default
71 // ARMv4T.
Bob Wilson66f6c792010-11-09 22:50:47 +000072 const char *ARMArchFeature = "";
73 if (CPUString == "generic" && (FS.empty() || FS == "generic")) {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000074 ARMArchVersion = V4T;
Bob Wilson66f6c792010-11-09 22:50:47 +000075 ARMArchFeature = ",+v4t";
76 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000077
Evan Chenga8e29892007-01-19 07:51:42 +000078 // Set the boolean corresponding to the current target triple, or the default
79 // if one cannot be determined, to true.
Evan Cheng4b174742009-03-08 04:02:49 +000080 unsigned Len = TT.length();
Evan Cheng8c6b9912009-03-09 20:25:39 +000081 unsigned Idx = 0;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000082
Evan Cheng8c6b9912009-03-09 20:25:39 +000083 if (Len >= 5 && TT.substr(0, 4) == "armv")
84 Idx = 4;
Bob Wilson9170ab62009-06-22 21:28:22 +000085 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Anton Korobeynikov70459be2009-06-01 20:00:48 +000086 IsThumb = true;
Evan Cheng8c6b9912009-03-09 20:25:39 +000087 if (Len >= 7 && TT[5] == 'v')
88 Idx = 6;
89 }
90 if (Idx) {
91 unsigned SubVer = TT[Idx];
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000092 if (SubVer >= '7' && SubVer <= '9') {
93 ARMArchVersion = V7A;
Bob Wilson66f6c792010-11-09 22:50:47 +000094 ARMArchFeature = ",+v7a";
95 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Jim Grosbachb1dc3932010-05-05 20:44:35 +000096 ARMArchVersion = V7M;
Bob Wilson66f6c792010-11-09 22:50:47 +000097 ARMArchFeature = ",+v7m";
98 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000099 } else if (SubVer == '6') {
100 ARMArchVersion = V6;
Bob Wilson66f6c792010-11-09 22:50:47 +0000101 ARMArchFeature = ",+v6";
102 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2') {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000103 ARMArchVersion = V6T2;
Bob Wilson66f6c792010-11-09 22:50:47 +0000104 ARMArchFeature = ",+v6t2";
105 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000106 } else if (SubVer == '5') {
107 ARMArchVersion = V5T;
Bob Wilson66f6c792010-11-09 22:50:47 +0000108 ARMArchFeature = ",+v5t";
109 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e') {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000110 ARMArchVersion = V5TE;
Bob Wilson66f6c792010-11-09 22:50:47 +0000111 ARMArchFeature = ",+v5te";
112 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000113 } else if (SubVer == '4') {
Bob Wilson66f6c792010-11-09 22:50:47 +0000114 if (Len >= Idx+2 && TT[Idx+1] == 't') {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000115 ARMArchVersion = V4T;
Bob Wilson66f6c792010-11-09 22:50:47 +0000116 ARMArchFeature = ",+v4t";
117 } else {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000118 ARMArchVersion = V4;
Bob Wilson66f6c792010-11-09 22:50:47 +0000119 ARMArchFeature = "";
120 }
Evan Cheng4b174742009-03-08 04:02:49 +0000121 }
122 }
123
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000124 if (TT.find("eabi") != std::string::npos)
125 TargetABI = ARM_ABI_AAPCS;
126
Bob Wilson66f6c792010-11-09 22:50:47 +0000127 // Parse features string. If the first entry in FS (the CPU) is missing,
128 // insert the architecture feature derived from the target triple. This is
129 // important for setting features that are implied based on the architecture
130 // version.
131 std::string FSWithArch;
132 if (FS.empty())
133 FSWithArch = std::string(ARMArchFeature);
134 else if (FS.find(',') == 0)
135 FSWithArch = std::string(ARMArchFeature) + FS;
136 else
137 FSWithArch = FS;
138 CPUString = ParseSubtargetFeatures(FSWithArch, CPUString);
139
Andrew Trick2da8bc82010-12-24 05:03:26 +0000140 // After parsing Itineraries, set ItinData.IssueWidth.
141 computeIssueWidth();
142
Bob Wilson66f6c792010-11-09 22:50:47 +0000143 // Thumb2 implies at least V6T2.
144 if (ARMArchVersion >= V6T2)
145 ThumbMode = Thumb2;
146 else if (ThumbMode >= Thumb2)
147 ARMArchVersion = V6T2;
148
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000149 if (isAAPCS_ABI())
150 stackAlignment = 8;
151
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000152 if (!isTargetDarwin())
153 UseMovt = hasV6T2Ops();
154 else {
Bob Wilson54fc1242009-06-22 21:01:46 +0000155 IsR9Reserved = ReserveR9 | (ARMArchVersion < V6);
Evan Cheng53519f02011-01-21 18:55:51 +0000156 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng2e649602011-05-20 00:54:37 +0000157 const Triple &T = getTargetTriple();
158 SupportsTailCall = T.getOS() == Triple::IOS && !T.isOSVersionLT(5, 0);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000159 }
David Goodwin471850a2009-10-01 21:46:35 +0000160
Evan Chengd3dd50f2009-10-16 06:11:08 +0000161 if (!isThumb() || hasThumb2())
162 PostRAScheduler = true;
Bob Wilson02aba732010-09-28 04:09:35 +0000163
164 // v6+ may or may not support unaligned mem access depending on the system
165 // configuration.
166 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
167 AllowsUnalignedMem = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000168}
Evan Chenge4e4ed32009-08-28 23:18:09 +0000169
170/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng63476a82009-09-03 07:04:02 +0000171bool
Dan Gohman46510a72010-04-15 01:51:59 +0000172ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
173 Reloc::Model RelocM) const {
Evan Cheng63476a82009-09-03 07:04:02 +0000174 if (RelocM == Reloc::Static)
Evan Chenge4e4ed32009-08-28 23:18:09 +0000175 return false;
Evan Cheng63476a82009-09-03 07:04:02 +0000176
Jeffrey Yasskinf0356fe2010-01-27 20:34:15 +0000177 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
178 // load from stub.
Evan Chengaf05c692011-02-22 06:58:34 +0000179 bool isDecl = GV->hasAvailableExternallyLinkage();
180 if (GV->isDeclaration() && !GV->isMaterializable())
181 isDecl = true;
Evan Cheng63476a82009-09-03 07:04:02 +0000182
183 if (!isTargetDarwin()) {
184 // Extra load is needed for all externally visible.
185 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
186 return false;
187 return true;
188 } else {
189 if (RelocM == Reloc::PIC_) {
190 // If this is a strong reference to a definition, it is definitely not
191 // through a stub.
192 if (!isDecl && !GV->isWeakForLinker())
193 return false;
194
195 // Unless we have a symbol with hidden visibility, we have to go through a
196 // normal $non_lazy_ptr stub because this symbol might be resolved late.
197 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
198 return true;
199
200 // If symbol visibility is hidden, we have a stub for common symbol
201 // references and external declarations.
202 if (isDecl || GV->hasCommonLinkage())
203 // Hidden $non_lazy_ptr reference.
204 return true;
205
206 return false;
207 } else {
208 // If this is a strong reference to a definition, it is definitely not
209 // through a stub.
210 if (!isDecl && !GV->isWeakForLinker())
211 return false;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000212
Evan Cheng63476a82009-09-03 07:04:02 +0000213 // Unless we have a symbol with hidden visibility, we have to go through a
214 // normal $non_lazy_ptr stub because this symbol might be resolved late.
215 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
216 return true;
217 }
218 }
219
220 return false;
Evan Chenge4e4ed32009-08-28 23:18:09 +0000221}
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000222
Owen Anderson654d5442010-09-28 21:57:50 +0000223unsigned ARMSubtarget::getMispredictionPenalty() const {
224 // If we have a reasonable estimate of the pipeline depth, then we can
225 // estimate the penalty of a misprediction based on that.
226 if (isCortexA8())
227 return 13;
228 else if (isCortexA9())
229 return 8;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000230
Owen Anderson654d5442010-09-28 21:57:50 +0000231 // Otherwise, just return a sensible default.
232 return 10;
233}
234
Andrew Trick2da8bc82010-12-24 05:03:26 +0000235void ARMSubtarget::computeIssueWidth() {
236 unsigned allStage1Units = 0;
237 for (const InstrItinerary *itin = InstrItins.Itineraries;
238 itin->FirstStage != ~0U; ++itin) {
239 const InstrStage *IS = InstrItins.Stages + itin->FirstStage;
240 allStage1Units |= IS->getUnits();
241 }
242 InstrItins.IssueWidth = 0;
243 while (allStage1Units) {
244 ++InstrItins.IssueWidth;
245 // clear the lowest bit
246 allStage1Units ^= allStage1Units & ~(allStage1Units - 1);
247 }
Andrew Trick6018dee2011-01-04 00:32:57 +0000248 assert(InstrItins.IssueWidth <= 2 && "itinerary bug, too many stage 1 units");
Andrew Trick2da8bc82010-12-24 05:03:26 +0000249}
250
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000251bool ARMSubtarget::enablePostRAScheduler(
252 CodeGenOpt::Level OptLevel,
253 TargetSubtarget::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000254 RegClassVector& CriticalPathRCs) const {
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000255 Mode = TargetSubtarget::ANTIDEP_CRITICAL;
David Goodwin87d21b92009-11-13 19:52:48 +0000256 CriticalPathRCs.clear();
257 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000258 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
259}