blob: 774324b4528d047b6a2efc929d5644d9522cd376 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
Jim Grosbach7032f922010-10-14 22:57:13 +000019#include "ARMAddressingModes.h"
Evan Chengb9803a82009-11-06 23:52:48 +000020#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000021#include "ARMBaseRegisterInfo.h"
22#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000023#include "ARMRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000027#include "llvm/Target/TargetRegisterInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000028#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000029using namespace llvm;
30
31namespace {
32 class ARMExpandPseudo : public MachineFunctionPass {
33 public:
34 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000035 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000036
Jim Grosbache4ad3872010-10-19 23:27:08 +000037 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000038 const TargetRegisterInfo *TRI;
Evan Chengb9803a82009-11-06 23:52:48 +000039
40 virtual bool runOnMachineFunction(MachineFunction &Fn);
41
42 virtual const char *getPassName() const {
43 return "ARM pseudo instruction expansion pass";
44 }
45
46 private:
Evan Cheng43130072010-05-12 23:13:12 +000047 void TransferImpOps(MachineInstr &OldMI,
48 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb9803a82009-11-06 23:52:48 +000049 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000050 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
51 void ExpandVST(MachineBasicBlock::iterator &MBBI);
52 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000053 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
54 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Chengb9803a82009-11-06 23:52:48 +000055 };
56 char ARMExpandPseudo::ID = 0;
57}
58
Evan Cheng43130072010-05-12 23:13:12 +000059/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
60/// the instructions created from the expansion.
61void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
62 MachineInstrBuilder &UseMI,
63 MachineInstrBuilder &DefMI) {
64 const TargetInstrDesc &Desc = OldMI.getDesc();
65 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
66 i != e; ++i) {
67 const MachineOperand &MO = OldMI.getOperand(i);
68 assert(MO.isReg() && MO.getReg());
69 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000070 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000071 else
Bob Wilson63569c92010-09-09 00:15:32 +000072 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000073 }
74}
75
Bob Wilson8466fa12010-09-13 23:01:35 +000076namespace {
77 // Constants for register spacing in NEON load/store instructions.
78 // For quad-register load-lane and store-lane pseudo instructors, the
79 // spacing is initially assumed to be EvenDblSpc, and that is changed to
80 // OddDblSpc depending on the lane number operand.
81 enum NEONRegSpacing {
82 SingleSpc,
83 EvenDblSpc,
84 OddDblSpc
85 };
86
87 // Entries for NEON load/store information table. The table is sorted by
88 // PseudoOpc for fast binary-search lookups.
89 struct NEONLdStTableEntry {
90 unsigned PseudoOpc;
91 unsigned RealOpc;
92 bool IsLoad;
93 bool HasWriteBack;
94 NEONRegSpacing RegSpacing;
95 unsigned char NumRegs; // D registers loaded or stored
96 unsigned char RegElts; // elements per D register; used for lane ops
97
98 // Comparison methods for binary search of the table.
99 bool operator<(const NEONLdStTableEntry &TE) const {
100 return PseudoOpc < TE.PseudoOpc;
101 }
102 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
103 return TE.PseudoOpc < PseudoOpc;
104 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000105 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
106 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000107 return PseudoOpc < TE.PseudoOpc;
108 }
109 };
110}
111
112static const NEONLdStTableEntry NEONLdStTable[] = {
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000113{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 },
114{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, false, EvenDblSpc, 1, 4 },
115{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 },
116{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, false, EvenDblSpc, 1, 2 },
117{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 },
118{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, false, EvenDblSpc, 1, 8 },
119
Bob Wilson8466fa12010-09-13 23:01:35 +0000120{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 },
121{ ARM::VLD1d64QPseudo_UPD, ARM::VLD1d64Q_UPD, true, true, SingleSpc, 4, 1 },
122{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 },
123{ ARM::VLD1d64TPseudo_UPD, ARM::VLD1d64T_UPD, true, true, SingleSpc, 3, 1 },
124
125{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 },
126{ ARM::VLD1q16Pseudo_UPD, ARM::VLD1q16_UPD, true, true, SingleSpc, 2, 4 },
127{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 },
128{ ARM::VLD1q32Pseudo_UPD, ARM::VLD1q32_UPD, true, true, SingleSpc, 2, 2 },
129{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 },
130{ ARM::VLD1q64Pseudo_UPD, ARM::VLD1q64_UPD, true, true, SingleSpc, 2, 1 },
131{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 },
132{ ARM::VLD1q8Pseudo_UPD, ARM::VLD1q8_UPD, true, true, SingleSpc, 2, 8 },
133
134{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 },
135{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 },
136{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 },
137{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 },
138{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 },
139{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 },
140{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 },
141{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 },
142{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 },
143{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 },
144
145{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 },
146{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 },
147{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 },
148{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 },
149{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 },
150{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 },
151
152{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 },
153{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 },
154{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 },
155{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 },
156{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 },
157{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 },
158
159{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 },
160{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 },
161{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 },
162{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 },
163{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 },
164{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 },
165{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 },
166{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 },
167{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 },
168{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 },
169
170{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 },
171{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 },
172{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 },
173{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 },
174{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 },
175{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 },
176
177{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 },
178{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 },
179{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 },
180{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 },
181{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 },
182{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 },
183
184{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 },
185{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 },
186{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 },
187{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 },
188{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 },
189{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 },
190{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 },
191{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 },
192{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 },
193{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 },
194
195{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 },
196{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 },
197{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 },
198{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 },
199{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 },
200{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 },
201
202{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 },
203{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 },
204{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 },
205{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 },
206{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 },
207{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 },
208
209{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 },
210{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 },
211{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 },
212{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 },
213
214{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 },
215{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 },
216{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 },
217{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 },
218{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 },
219{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 },
220{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 },
221{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 },
222
223{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 },
224{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 },
225{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 },
226{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 },
227{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 },
228{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 },
229{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4},
230{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4},
231{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2},
232{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2},
233
234{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 },
235{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 },
236{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 },
237{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 },
238{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 },
239{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 },
240
241{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 },
242{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 },
243{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 },
244{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 },
245{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 },
246{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 },
247
248{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 },
249{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 },
250{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 },
251{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 },
252{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 },
253{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 },
254{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4},
255{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4},
256{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2},
257{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2},
258
259{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 },
260{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 },
261{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 },
262{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 },
263{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 },
264{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 },
265
266{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 },
267{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 },
268{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 },
269{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 },
270{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 },
271{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 },
272
273{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 },
274{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 },
275{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 },
276{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 },
277{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 },
278{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 },
279{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4},
280{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4},
281{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2},
282{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2},
283
284{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 },
285{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 },
286{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 },
287{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 },
288{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 },
289{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 },
290
291{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 },
292{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 },
293{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 },
294{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 },
295{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 },
296{ ARM::VST4q8oddPseudo_UPD , ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 }
297};
298
299/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
300/// load or store pseudo instruction.
301static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
302 unsigned NumEntries = array_lengthof(NEONLdStTable);
303
304#ifndef NDEBUG
305 // Make sure the table is sorted.
306 static bool TableChecked = false;
307 if (!TableChecked) {
308 for (unsigned i = 0; i != NumEntries-1; ++i)
309 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
310 "NEONLdStTable is not sorted!");
311 TableChecked = true;
312 }
313#endif
314
315 const NEONLdStTableEntry *I =
316 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
317 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
318 return I;
319 return NULL;
320}
321
322/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
323/// corresponding to the specified register spacing. Not all of the results
324/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
325static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
326 const TargetRegisterInfo *TRI, unsigned &D0,
327 unsigned &D1, unsigned &D2, unsigned &D3) {
328 if (RegSpc == SingleSpc) {
329 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
330 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
331 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
332 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
333 } else if (RegSpc == EvenDblSpc) {
334 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
335 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
336 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
337 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
338 } else {
339 assert(RegSpc == OddDblSpc && "unknown register spacing");
340 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
341 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
342 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
343 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000344 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000345}
346
Bob Wilson82a9c842010-09-02 16:17:29 +0000347/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
348/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000349void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000350 MachineInstr &MI = *MBBI;
351 MachineBasicBlock &MBB = *MI.getParent();
352
Bob Wilson8466fa12010-09-13 23:01:35 +0000353 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
354 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
355 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
356 unsigned NumRegs = TableEntry->NumRegs;
357
358 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
359 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000360 unsigned OpIdx = 0;
361
362 bool DstIsDead = MI.getOperand(OpIdx).isDead();
363 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
364 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000365 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonf5721912010-09-03 18:16:02 +0000366 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
367 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000368 if (NumRegs > 2)
Bob Wilsonf5721912010-09-03 18:16:02 +0000369 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000370 if (NumRegs > 3)
Bob Wilsonf5721912010-09-03 18:16:02 +0000371 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000372
Bob Wilson8466fa12010-09-13 23:01:35 +0000373 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000374 MIB.addOperand(MI.getOperand(OpIdx++));
375
Bob Wilsonffde0802010-09-02 16:00:54 +0000376 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000377 MIB.addOperand(MI.getOperand(OpIdx++));
378 MIB.addOperand(MI.getOperand(OpIdx++));
379 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000380 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000381 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000382
Bob Wilson19d644d2010-09-09 00:38:32 +0000383 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000384 // has an extra operand that is a use of the super-register. Record the
385 // operand index and skip over it.
386 unsigned SrcOpIdx = 0;
387 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
388 SrcOpIdx = OpIdx++;
389
390 // Copy the predicate operands.
391 MIB.addOperand(MI.getOperand(OpIdx++));
392 MIB.addOperand(MI.getOperand(OpIdx++));
393
394 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000395 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000396 if (SrcOpIdx != 0) {
397 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000398 MO.setImplicit(true);
399 MIB.addOperand(MO);
400 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000401 // Add an implicit def for the super-register.
402 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000403 TransferImpOps(MI, MIB, MIB);
Bob Wilsonffde0802010-09-02 16:00:54 +0000404 MI.eraseFromParent();
405}
406
Bob Wilson01ba4612010-08-26 18:51:29 +0000407/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
408/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000409void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000410 MachineInstr &MI = *MBBI;
411 MachineBasicBlock &MBB = *MI.getParent();
412
Bob Wilson8466fa12010-09-13 23:01:35 +0000413 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
414 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
415 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
416 unsigned NumRegs = TableEntry->NumRegs;
417
418 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
419 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000420 unsigned OpIdx = 0;
Bob Wilson8466fa12010-09-13 23:01:35 +0000421 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000422 MIB.addOperand(MI.getOperand(OpIdx++));
423
Bob Wilson709d5922010-08-25 23:27:42 +0000424 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000425 MIB.addOperand(MI.getOperand(OpIdx++));
426 MIB.addOperand(MI.getOperand(OpIdx++));
427 // Copy the am6offset operand.
Bob Wilson8466fa12010-09-13 23:01:35 +0000428 if (TableEntry->HasWriteBack)
Bob Wilson63569c92010-09-09 00:15:32 +0000429 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000430
431 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000432 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000433 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000434 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000435 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000436 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000437 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000438 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000439 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000440
441 // Copy the predicate operands.
442 MIB.addOperand(MI.getOperand(OpIdx++));
443 MIB.addOperand(MI.getOperand(OpIdx++));
444
Bob Wilson7e701972010-08-30 18:10:48 +0000445 if (SrcIsKill)
446 // Add an implicit kill for the super-reg.
447 (*MIB).addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000448 TransferImpOps(MI, MIB, MIB);
Bob Wilson709d5922010-08-25 23:27:42 +0000449 MI.eraseFromParent();
450}
451
Bob Wilson8466fa12010-09-13 23:01:35 +0000452/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
453/// register operands to real instructions with D register operands.
454void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
455 MachineInstr &MI = *MBBI;
456 MachineBasicBlock &MBB = *MI.getParent();
457
458 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
459 assert(TableEntry && "NEONLdStTable lookup failed");
460 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
461 unsigned NumRegs = TableEntry->NumRegs;
462 unsigned RegElts = TableEntry->RegElts;
463
464 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
465 TII->get(TableEntry->RealOpc));
466 unsigned OpIdx = 0;
467 // The lane operand is always the 3rd from last operand, before the 2
468 // predicate operands.
469 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
470
471 // Adjust the lane and spacing as needed for Q registers.
472 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
473 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
474 RegSpc = OddDblSpc;
475 Lane -= RegElts;
476 }
477 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
478
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000479 unsigned D0, D1, D2, D3;
480 unsigned DstReg = 0;
481 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000482 if (TableEntry->IsLoad) {
483 DstIsDead = MI.getOperand(OpIdx).isDead();
484 DstReg = MI.getOperand(OpIdx++).getReg();
485 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000486 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
487 if (NumRegs > 1)
488 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000489 if (NumRegs > 2)
490 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
491 if (NumRegs > 3)
492 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
493 }
494
495 if (TableEntry->HasWriteBack)
496 MIB.addOperand(MI.getOperand(OpIdx++));
497
498 // Copy the addrmode6 operands.
499 MIB.addOperand(MI.getOperand(OpIdx++));
500 MIB.addOperand(MI.getOperand(OpIdx++));
501 // Copy the am6offset operand.
502 if (TableEntry->HasWriteBack)
503 MIB.addOperand(MI.getOperand(OpIdx++));
504
505 // Grab the super-register source.
506 MachineOperand MO = MI.getOperand(OpIdx++);
507 if (!TableEntry->IsLoad)
508 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
509
510 // Add the subregs as sources of the new instruction.
511 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
512 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000513 MIB.addReg(D0, SrcFlags);
514 if (NumRegs > 1)
515 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000516 if (NumRegs > 2)
517 MIB.addReg(D2, SrcFlags);
518 if (NumRegs > 3)
519 MIB.addReg(D3, SrcFlags);
520
521 // Add the lane number operand.
522 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000523 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000524
Bob Wilson823611b2010-09-16 04:25:37 +0000525 // Copy the predicate operands.
526 MIB.addOperand(MI.getOperand(OpIdx++));
527 MIB.addOperand(MI.getOperand(OpIdx++));
528
Bob Wilson8466fa12010-09-13 23:01:35 +0000529 // Copy the super-register source to be an implicit source.
530 MO.setImplicit(true);
531 MIB.addOperand(MO);
532 if (TableEntry->IsLoad)
533 // Add an implicit def for the super-register.
534 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
535 TransferImpOps(MI, MIB, MIB);
536 MI.eraseFromParent();
537}
538
Bob Wilsonbd916c52010-09-13 23:55:10 +0000539/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
540/// register operands to real instructions with D register operands.
541void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
542 unsigned Opc, bool IsExt, unsigned NumRegs) {
543 MachineInstr &MI = *MBBI;
544 MachineBasicBlock &MBB = *MI.getParent();
545
546 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
547 unsigned OpIdx = 0;
548
549 // Transfer the destination register operand.
550 MIB.addOperand(MI.getOperand(OpIdx++));
551 if (IsExt)
552 MIB.addOperand(MI.getOperand(OpIdx++));
553
554 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
555 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
556 unsigned D0, D1, D2, D3;
557 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
558 MIB.addReg(D0).addReg(D1);
559 if (NumRegs > 2)
560 MIB.addReg(D2);
561 if (NumRegs > 3)
562 MIB.addReg(D3);
563
564 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000565 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000566
Bob Wilson823611b2010-09-16 04:25:37 +0000567 // Copy the predicate operands.
568 MIB.addOperand(MI.getOperand(OpIdx++));
569 MIB.addOperand(MI.getOperand(OpIdx++));
570
Bob Wilsonbd916c52010-09-13 23:55:10 +0000571 if (SrcIsKill)
572 // Add an implicit kill for the super-reg.
573 (*MIB).addRegisterKilled(SrcReg, TRI, true);
574 TransferImpOps(MI, MIB, MIB);
575 MI.eraseFromParent();
576}
577
Evan Chengb9803a82009-11-06 23:52:48 +0000578bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
579 bool Modified = false;
580
581 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
582 while (MBBI != E) {
583 MachineInstr &MI = *MBBI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000584 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +0000585
Bob Wilson709d5922010-08-25 23:27:42 +0000586 bool ModifiedOp = true;
Evan Chengb9803a82009-11-06 23:52:48 +0000587 unsigned Opcode = MI.getOpcode();
588 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000589 default:
590 ModifiedOp = false;
591 break;
592
Jim Grosbache4ad3872010-10-19 23:27:08 +0000593 case ARM::Int_eh_sjlj_dispatchsetup: {
594 MachineFunction &MF = *MI.getParent()->getParent();
595 const ARMBaseInstrInfo *AII =
596 static_cast<const ARMBaseInstrInfo*>(TII);
597 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
598 // For functions using a base pointer, we rematerialize it (via the frame
599 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
600 // for us. Otherwise, expand to nothing.
601 if (RI.hasBasePointer(MF)) {
602 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
603 int32_t NumBytes = AFI->getFramePtrSpillOffset();
604 unsigned FramePtr = RI.getFrameRegister(MF);
605 assert (RI.hasFP(MF) && "base pointer without frame pointer?");
606
607 if (AFI->isThumb2Function()) {
608 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
609 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
610 } else if (AFI->isThumbFunction()) {
611 llvm::emitThumbRegPlusImmediate(MBB, MBBI, ARM::R6,
612 FramePtr, -NumBytes,
613 *TII, RI, MI.getDebugLoc());
614 } else {
615 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
616 FramePtr, -NumBytes, ARMCC::AL, 0,
617 *TII);
618 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000619 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000620 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000621 MachineFrameInfo *MFI = MF.getFrameInfo();
622 unsigned MaxAlign = MFI->getMaxAlignment();
623 assert (!AFI->isThumb1OnlyFunction());
624 // Emit bic r6, r6, MaxAlign
625 unsigned bicOpc = AFI->isThumbFunction() ?
626 ARM::t2BICri : ARM::BICri;
627 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
628 TII->get(bicOpc), ARM::R6)
629 .addReg(ARM::R6, RegState::Kill)
630 .addImm(MaxAlign-1)));
631 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000632
633 }
634 MI.eraseFromParent();
635 break;
636 }
637
Jim Grosbach7032f922010-10-14 22:57:13 +0000638 case ARM::MOVsrl_flag:
639 case ARM::MOVsra_flag: {
640 // These are just fancy MOVs insructions.
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000641 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
642 MI.getOperand(0).getReg())
643 .addOperand(MI.getOperand(1))
644 .addReg(0)
645 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr
646 : ARM_AM::asr), 1)))
647 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000648 MI.eraseFromParent();
649 break;
650 }
651 case ARM::RRX: {
652 // This encodes as "MOVs Rd, Rm, rrx
653 MachineInstrBuilder MIB =
654 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVs),
655 MI.getOperand(0).getReg())
656 .addOperand(MI.getOperand(1))
657 .addOperand(MI.getOperand(1))
658 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
659 .addReg(0);
660 TransferImpOps(MI, MIB, MIB);
661 MI.eraseFromParent();
662 break;
663 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000664 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000665 case ARM::t2LDRpci_pic: {
666 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
667 ? ARM::tLDRpci : ARM::t2LDRpci;
668 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000669 bool DstIsDead = MI.getOperand(0).isDead();
670 MachineInstrBuilder MIB1 =
671 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
672 TII->get(NewLdOpc), DstReg)
673 .addOperand(MI.getOperand(1)));
674 (*MIB1).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
675 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
676 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000677 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000678 .addReg(DstReg)
679 .addOperand(MI.getOperand(2));
680 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000681 MI.eraseFromParent();
Evan Chengb9803a82009-11-06 23:52:48 +0000682 break;
683 }
Evan Cheng43130072010-05-12 23:13:12 +0000684
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000685 case ARM::MOVi32imm:
Evan Chengb9803a82009-11-06 23:52:48 +0000686 case ARM::t2MOVi32imm: {
Evan Cheng43130072010-05-12 23:13:12 +0000687 unsigned PredReg = 0;
688 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000689 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000690 bool DstIsDead = MI.getOperand(0).isDead();
691 const MachineOperand &MO = MI.getOperand(1);
692 MachineInstrBuilder LO16, HI16;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000693
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000694 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
695 TII->get(Opcode == ARM::MOVi32imm ?
696 ARM::MOVi16 : ARM::t2MOVi16),
Evan Cheng43130072010-05-12 23:13:12 +0000697 DstReg);
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000698 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
699 TII->get(Opcode == ARM::MOVi32imm ?
700 ARM::MOVTi16 : ARM::t2MOVTi16))
Bob Wilson01b35c22010-10-15 18:25:59 +0000701 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000702 .addReg(DstReg);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000703
Evan Cheng43130072010-05-12 23:13:12 +0000704 if (MO.isImm()) {
705 unsigned Imm = MO.getImm();
706 unsigned Lo16 = Imm & 0xffff;
707 unsigned Hi16 = (Imm >> 16) & 0xffff;
708 LO16 = LO16.addImm(Lo16);
709 HI16 = HI16.addImm(Hi16);
710 } else {
711 const GlobalValue *GV = MO.getGlobal();
712 unsigned TF = MO.getTargetFlags();
713 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
714 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000715 }
Evan Cheng43130072010-05-12 23:13:12 +0000716 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
717 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
718 LO16.addImm(Pred).addReg(PredReg);
719 HI16.addImm(Pred).addReg(PredReg);
720 TransferImpOps(MI, LO16, HI16);
Evan Chengb9803a82009-11-06 23:52:48 +0000721 MI.eraseFromParent();
Evan Chengd929f772010-05-13 00:17:02 +0000722 break;
723 }
724
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +0000725 case ARM::MOVi2pieces: {
726 unsigned PredReg = 0;
727 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
728 unsigned DstReg = MI.getOperand(0).getReg();
729 bool DstIsDead = MI.getOperand(0).isDead();
730 const MachineOperand &MO = MI.getOperand(1);
731 MachineInstrBuilder LO16, HI16;
732
733 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
734 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
735 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
736 .addReg(DstReg);
737
738 assert (MO.isImm() && "MOVi2pieces w/ non-immediate source operand!");
739 unsigned ImmVal = (unsigned)MO.getImm();
740 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
741 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
742 LO16 = LO16.addImm(SOImmValV1);
743 HI16 = HI16.addImm(SOImmValV2);
744 (*LO16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
745 (*HI16).setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
746 LO16.addImm(Pred).addReg(PredReg).addReg(0);
747 HI16.addImm(Pred).addReg(PredReg).addReg(0);
748 TransferImpOps(MI, LO16, HI16);
749 MI.eraseFromParent();
750 break;
751 }
752
Evan Chengd929f772010-05-13 00:17:02 +0000753 case ARM::VMOVQQ: {
754 unsigned DstReg = MI.getOperand(0).getReg();
755 bool DstIsDead = MI.getOperand(0).isDead();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000756 unsigned EvenDst = TRI->getSubReg(DstReg, ARM::qsub_0);
757 unsigned OddDst = TRI->getSubReg(DstReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000758 unsigned SrcReg = MI.getOperand(1).getReg();
759 bool SrcIsKill = MI.getOperand(1).isKill();
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000760 unsigned EvenSrc = TRI->getSubReg(SrcReg, ARM::qsub_0);
761 unsigned OddSrc = TRI->getSubReg(SrcReg, ARM::qsub_1);
Evan Chengd929f772010-05-13 00:17:02 +0000762 MachineInstrBuilder Even =
763 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
764 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000765 .addReg(EvenDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000766 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000767 .addReg(EvenSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000768 MachineInstrBuilder Odd =
769 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
770 TII->get(ARM::VMOVQ))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000771 .addReg(OddDst,
Bob Wilson01b35c22010-10-15 18:25:59 +0000772 RegState::Define | getDeadRegState(DstIsDead))
Jim Grosbach18f30e62010-06-02 21:53:11 +0000773 .addReg(OddSrc, getKillRegState(SrcIsKill)));
Evan Chengd929f772010-05-13 00:17:02 +0000774 TransferImpOps(MI, Even, Odd);
775 MI.eraseFromParent();
Bob Wilsonea606bb2010-09-16 00:31:32 +0000776 break;
Bob Wilson709d5922010-08-25 23:27:42 +0000777 }
778
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000779 case ARM::VLDMQ: {
780 MachineInstrBuilder MIB =
781 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::VLDMD));
782 unsigned OpIdx = 0;
783 // Grab the Q register destination.
784 bool DstIsDead = MI.getOperand(OpIdx).isDead();
785 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
786 // Copy the addrmode4 operands.
787 MIB.addOperand(MI.getOperand(OpIdx++));
788 MIB.addOperand(MI.getOperand(OpIdx++));
789 // Copy the predicate operands.
790 MIB.addOperand(MI.getOperand(OpIdx++));
791 MIB.addOperand(MI.getOperand(OpIdx++));
792 // Add the destination operands (D subregs).
793 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
794 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
795 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
796 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
797 // Add an implicit def for the super-register.
798 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
799 TransferImpOps(MI, MIB, MIB);
800 MI.eraseFromParent();
801 break;
802 }
803
804 case ARM::VSTMQ: {
805 MachineInstrBuilder MIB =
806 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::VSTMD));
807 unsigned OpIdx = 0;
808 // Grab the Q register source.
809 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
810 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
811 // Copy the addrmode4 operands.
812 MIB.addOperand(MI.getOperand(OpIdx++));
813 MIB.addOperand(MI.getOperand(OpIdx++));
814 // Copy the predicate operands.
815 MIB.addOperand(MI.getOperand(OpIdx++));
816 MIB.addOperand(MI.getOperand(OpIdx++));
817 // Add the source operands (D subregs).
818 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
819 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
820 MIB.addReg(D0).addReg(D1);
821 if (SrcIsKill)
822 // Add an implicit kill for the Q register.
823 (*MIB).addRegisterKilled(SrcReg, TRI, true);
824 TransferImpOps(MI, MIB, MIB);
825 MI.eraseFromParent();
826 break;
827 }
Jim Grosbach65dc3032010-10-06 21:16:16 +0000828 case ARM::VDUPfqf:
829 case ARM::VDUPfdf:{
830 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLNfq : ARM::VDUPLNfd;
831 MachineInstrBuilder MIB =
832 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
833 unsigned OpIdx = 0;
834 unsigned SrcReg = MI.getOperand(1).getReg();
835 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
836 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
837 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
838 // The lane is [0,1] for the containing DReg superregister.
839 // Copy the dst/src register operands.
840 MIB.addOperand(MI.getOperand(OpIdx++));
841 MIB.addReg(DReg);
842 ++OpIdx;
843 // Add the lane select operand.
844 MIB.addImm(Lane);
845 // Add the predicate operands.
846 MIB.addOperand(MI.getOperand(OpIdx++));
847 MIB.addOperand(MI.getOperand(OpIdx++));
848
849 TransferImpOps(MI, MIB, MIB);
850 MI.eraseFromParent();
851 break;
852 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000853
Bob Wilsonffde0802010-09-02 16:00:54 +0000854 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000855 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000856 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000857 case ARM::VLD1q64Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000858 case ARM::VLD1q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000859 case ARM::VLD1q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000860 case ARM::VLD1q32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000861 case ARM::VLD1q64Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000862 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000863 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000864 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000865 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000866 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000867 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000868 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000869 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000870 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000871 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000872 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000873 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000874 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000875 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000876 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000877 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000878 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000879 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000880 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000881 case ARM::VLD1d64TPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000882 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000883 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000884 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000885 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000886 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000887 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000888 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000889 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000890 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +0000891 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +0000892 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000893 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000894 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +0000895 case ARM::VLD1d64QPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000896 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000897 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000898 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000899 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000900 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +0000901 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000902 ExpandVLD(MBBI);
903 break;
Bob Wilsonffde0802010-09-02 16:00:54 +0000904
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000905 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000906 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000907 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000908 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000909 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000910 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000911 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000912 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000913 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000914 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000915 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000916 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000917 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000918 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000919 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000920 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000921 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000922 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000923 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000924 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000925 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000926 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000927 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000928 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +0000929 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000930 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000931 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000932 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000933 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000934 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000935 case ARM::VST3q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000936 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000937 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +0000938 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000939 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000940 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000941 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +0000942 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +0000943 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000944 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000945 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +0000946 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000947 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000948 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000949 case ARM::VST4q32Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000950 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000951 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +0000952 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000953 ExpandVST(MBBI);
954 break;
955
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000956 case ARM::VLD1LNq8Pseudo:
957 case ARM::VLD1LNq16Pseudo:
958 case ARM::VLD1LNq32Pseudo:
959 case ARM::VLD1LNq8Pseudo_UPD:
960 case ARM::VLD1LNq16Pseudo_UPD:
961 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +0000962 case ARM::VLD2LNd8Pseudo:
963 case ARM::VLD2LNd16Pseudo:
964 case ARM::VLD2LNd32Pseudo:
965 case ARM::VLD2LNq16Pseudo:
966 case ARM::VLD2LNq32Pseudo:
967 case ARM::VLD2LNd8Pseudo_UPD:
968 case ARM::VLD2LNd16Pseudo_UPD:
969 case ARM::VLD2LNd32Pseudo_UPD:
970 case ARM::VLD2LNq16Pseudo_UPD:
971 case ARM::VLD2LNq32Pseudo_UPD:
972 case ARM::VLD3LNd8Pseudo:
973 case ARM::VLD3LNd16Pseudo:
974 case ARM::VLD3LNd32Pseudo:
975 case ARM::VLD3LNq16Pseudo:
976 case ARM::VLD3LNq32Pseudo:
977 case ARM::VLD3LNd8Pseudo_UPD:
978 case ARM::VLD3LNd16Pseudo_UPD:
979 case ARM::VLD3LNd32Pseudo_UPD:
980 case ARM::VLD3LNq16Pseudo_UPD:
981 case ARM::VLD3LNq32Pseudo_UPD:
982 case ARM::VLD4LNd8Pseudo:
983 case ARM::VLD4LNd16Pseudo:
984 case ARM::VLD4LNd32Pseudo:
985 case ARM::VLD4LNq16Pseudo:
986 case ARM::VLD4LNq32Pseudo:
987 case ARM::VLD4LNd8Pseudo_UPD:
988 case ARM::VLD4LNd16Pseudo_UPD:
989 case ARM::VLD4LNd32Pseudo_UPD:
990 case ARM::VLD4LNq16Pseudo_UPD:
991 case ARM::VLD4LNq32Pseudo_UPD:
992 case ARM::VST2LNd8Pseudo:
993 case ARM::VST2LNd16Pseudo:
994 case ARM::VST2LNd32Pseudo:
995 case ARM::VST2LNq16Pseudo:
996 case ARM::VST2LNq32Pseudo:
997 case ARM::VST2LNd8Pseudo_UPD:
998 case ARM::VST2LNd16Pseudo_UPD:
999 case ARM::VST2LNd32Pseudo_UPD:
1000 case ARM::VST2LNq16Pseudo_UPD:
1001 case ARM::VST2LNq32Pseudo_UPD:
1002 case ARM::VST3LNd8Pseudo:
1003 case ARM::VST3LNd16Pseudo:
1004 case ARM::VST3LNd32Pseudo:
1005 case ARM::VST3LNq16Pseudo:
1006 case ARM::VST3LNq32Pseudo:
1007 case ARM::VST3LNd8Pseudo_UPD:
1008 case ARM::VST3LNd16Pseudo_UPD:
1009 case ARM::VST3LNd32Pseudo_UPD:
1010 case ARM::VST3LNq16Pseudo_UPD:
1011 case ARM::VST3LNq32Pseudo_UPD:
1012 case ARM::VST4LNd8Pseudo:
1013 case ARM::VST4LNd16Pseudo:
1014 case ARM::VST4LNd32Pseudo:
1015 case ARM::VST4LNq16Pseudo:
1016 case ARM::VST4LNq32Pseudo:
1017 case ARM::VST4LNd8Pseudo_UPD:
1018 case ARM::VST4LNd16Pseudo_UPD:
1019 case ARM::VST4LNd32Pseudo_UPD:
1020 case ARM::VST4LNq16Pseudo_UPD:
1021 case ARM::VST4LNq32Pseudo_UPD:
1022 ExpandLaneOp(MBBI);
1023 break;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001024
1025 case ARM::VTBL2Pseudo:
1026 ExpandVTBL(MBBI, ARM::VTBL2, false, 2); break;
1027 case ARM::VTBL3Pseudo:
1028 ExpandVTBL(MBBI, ARM::VTBL3, false, 3); break;
1029 case ARM::VTBL4Pseudo:
1030 ExpandVTBL(MBBI, ARM::VTBL4, false, 4); break;
1031 case ARM::VTBX2Pseudo:
1032 ExpandVTBL(MBBI, ARM::VTBX2, true, 2); break;
1033 case ARM::VTBX3Pseudo:
1034 ExpandVTBL(MBBI, ARM::VTBX3, true, 3); break;
1035 case ARM::VTBX4Pseudo:
1036 ExpandVTBL(MBBI, ARM::VTBX4, true, 4); break;
Bob Wilson709d5922010-08-25 23:27:42 +00001037 }
1038
1039 if (ModifiedOp)
Evan Chengd929f772010-05-13 00:17:02 +00001040 Modified = true;
Evan Chengb9803a82009-11-06 23:52:48 +00001041 MBBI = NMBBI;
1042 }
1043
1044 return Modified;
1045}
1046
1047bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbache4ad3872010-10-19 23:27:08 +00001048 TII = static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
Evan Chengd929f772010-05-13 00:17:02 +00001049 TRI = MF.getTarget().getRegisterInfo();
Evan Chengb9803a82009-11-06 23:52:48 +00001050
1051 bool Modified = false;
1052 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1053 ++MFI)
1054 Modified |= ExpandMBB(*MFI);
1055 return Modified;
1056}
1057
1058/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1059/// expansion pass.
1060FunctionPass *llvm::createARMExpandPseudoPass() {
1061 return new ARMExpandPseudo();
1062}