blob: 182b3a751702d3365e1a3d49073febf2614844d9 [file] [log] [blame]
Chris Lattner4ee451d2007-12-29 20:36:04 +00001//===- SPUInstrInfo.cpp - Cell SPU Instruction Information ----------------===//
Scott Michel66377522007-12-04 22:35:58 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel66377522007-12-04 22:35:58 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Cell SPU implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUInstrInfo.h"
Owen Andersonf6372aa2008-01-01 21:11:32 +000016#include "SPUInstrBuilder.h"
Scott Michel66377522007-12-04 22:35:58 +000017#include "SPUTargetMachine.h"
18#include "SPUGenInstrInfo.inc"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Bill Wendlingeecfa362008-05-29 21:46:33 +000020#include "llvm/Support/Streams.h"
Scott Michel9bd7a372009-01-02 20:52:08 +000021#include "llvm/Support/Debug.h"
Scott Michel66377522007-12-04 22:35:58 +000022
23using namespace llvm;
24
Scott Michelaedc6372008-12-10 00:15:19 +000025namespace {
26 //! Predicate for an unconditional branch instruction
27 inline bool isUncondBranch(const MachineInstr *I) {
28 unsigned opc = I->getOpcode();
29
30 return (opc == SPU::BR
Scott Michel19c10e62009-01-26 03:37:41 +000031 || opc == SPU::BRA
32 || opc == SPU::BI);
Scott Michelaedc6372008-12-10 00:15:19 +000033 }
34
Scott Michel52d00012009-01-03 00:27:53 +000035 //! Predicate for a conditional branch instruction
Scott Michelaedc6372008-12-10 00:15:19 +000036 inline bool isCondBranch(const MachineInstr *I) {
37 unsigned opc = I->getOpcode();
38
Scott Michelf0569be2008-12-27 04:51:36 +000039 return (opc == SPU::BRNZr32
40 || opc == SPU::BRNZv4i32
Scott Michel19c10e62009-01-26 03:37:41 +000041 || opc == SPU::BRZr32
42 || opc == SPU::BRZv4i32
43 || opc == SPU::BRHNZr16
44 || opc == SPU::BRHNZv8i16
45 || opc == SPU::BRHZr16
46 || opc == SPU::BRHZv8i16);
Scott Michelaedc6372008-12-10 00:15:19 +000047 }
48}
49
Scott Michel66377522007-12-04 22:35:58 +000050SPUInstrInfo::SPUInstrInfo(SPUTargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000051 : TargetInstrInfoImpl(SPUInsts, sizeof(SPUInsts)/sizeof(SPUInsts[0])),
Scott Michel66377522007-12-04 22:35:58 +000052 TM(tm),
53 RI(*TM.getSubtargetImpl(), *this)
Scott Michel52d00012009-01-03 00:27:53 +000054{ /* NOP */ }
Scott Michel66377522007-12-04 22:35:58 +000055
Scott Michel66377522007-12-04 22:35:58 +000056bool
57SPUInstrInfo::isMoveInstr(const MachineInstr& MI,
58 unsigned& sourceReg,
Evan Cheng04ee5a12009-01-20 19:12:24 +000059 unsigned& destReg,
60 unsigned& SrcSR, unsigned& DstSR) const {
61 SrcSR = DstSR = 0; // No sub-registers.
62
Scott Michel66377522007-12-04 22:35:58 +000063 // Primarily, ORI and OR are generated by copyRegToReg. But, there are other
64 // cases where we can safely say that what's being done is really a move
65 // (see how PowerPC does this -- it's the model for this code too.)
66 switch (MI.getOpcode()) {
67 default:
68 break;
69 case SPU::ORIv4i32:
70 case SPU::ORIr32:
Scott Michel66377522007-12-04 22:35:58 +000071 case SPU::ORHIv8i16:
72 case SPU::ORHIr16:
Scott Michela59d4692008-02-23 18:41:37 +000073 case SPU::ORHIi8i16:
Scott Michel66377522007-12-04 22:35:58 +000074 case SPU::ORBIv16i8:
Scott Michel504c3692007-12-17 22:32:34 +000075 case SPU::ORBIr8:
Scott Michela59d4692008-02-23 18:41:37 +000076 case SPU::ORIi16i32:
77 case SPU::ORIi8i32:
Scott Michel66377522007-12-04 22:35:58 +000078 case SPU::AHIvec:
79 case SPU::AHIr16:
Scott Michel02d711b2008-12-30 23:28:25 +000080 case SPU::AIv4i32:
Scott Michel66377522007-12-04 22:35:58 +000081 assert(MI.getNumOperands() == 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +000082 MI.getOperand(0).isReg() &&
83 MI.getOperand(1).isReg() &&
84 MI.getOperand(2).isImm() &&
Scott Michel66377522007-12-04 22:35:58 +000085 "invalid SPU ORI/ORHI/ORBI/AHI/AI/SFI/SFHI instruction!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +000086 if (MI.getOperand(2).getImm() == 0) {
Scott Michel66377522007-12-04 22:35:58 +000087 sourceReg = MI.getOperand(1).getReg();
88 destReg = MI.getOperand(0).getReg();
89 return true;
90 }
91 break;
Scott Michel9999e682007-12-19 07:35:06 +000092 case SPU::AIr32:
93 assert(MI.getNumOperands() == 3 &&
94 "wrong number of operands to AIr32");
Dan Gohmand735b802008-10-03 15:45:36 +000095 if (MI.getOperand(0).isReg() &&
Scott Michel02d711b2008-12-30 23:28:25 +000096 MI.getOperand(1).isReg() &&
Dan Gohmand735b802008-10-03 15:45:36 +000097 (MI.getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000098 MI.getOperand(2).getImm() == 0)) {
Scott Michel9999e682007-12-19 07:35:06 +000099 sourceReg = MI.getOperand(1).getReg();
100 destReg = MI.getOperand(0).getReg();
101 return true;
102 }
103 break;
Scott Michelf0569be2008-12-27 04:51:36 +0000104 case SPU::LRr8:
105 case SPU::LRr16:
106 case SPU::LRr32:
107 case SPU::LRf32:
108 case SPU::LRr64:
109 case SPU::LRf64:
110 case SPU::LRr128:
111 case SPU::LRv16i8:
112 case SPU::LRv8i16:
113 case SPU::LRv4i32:
114 case SPU::LRv4f32:
115 case SPU::LRv2i64:
116 case SPU::LRv2f64:
Scott Michel170783a2007-12-19 20:15:47 +0000117 case SPU::ORv16i8_i8:
Scott Michel66377522007-12-04 22:35:58 +0000118 case SPU::ORv8i16_i16:
119 case SPU::ORv4i32_i32:
120 case SPU::ORv2i64_i64:
121 case SPU::ORv4f32_f32:
122 case SPU::ORv2f64_f64:
Scott Michel170783a2007-12-19 20:15:47 +0000123 case SPU::ORi8_v16i8:
Scott Michel66377522007-12-04 22:35:58 +0000124 case SPU::ORi16_v8i16:
125 case SPU::ORi32_v4i32:
126 case SPU::ORi64_v2i64:
127 case SPU::ORf32_v4f32:
Scott Micheldd950092009-01-06 03:36:14 +0000128 case SPU::ORf64_v2f64:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000129/*
Scott Micheldd950092009-01-06 03:36:14 +0000130 case SPU::ORi128_r64:
131 case SPU::ORi128_f64:
132 case SPU::ORi128_r32:
133 case SPU::ORi128_f32:
134 case SPU::ORi128_r16:
135 case SPU::ORi128_r8:
136 case SPU::ORi128_vec:
137 case SPU::ORr64_i128:
138 case SPU::ORf64_i128:
139 case SPU::ORr32_i128:
140 case SPU::ORf32_i128:
141 case SPU::ORr16_i128:
142 case SPU::ORr8_i128:
143 case SPU::ORvec_i128:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000144*/
145/*
Scott Micheldd950092009-01-06 03:36:14 +0000146 case SPU::ORr16_r32:
147 case SPU::ORr8_r32:
148 case SPU::ORr32_r16:
149 case SPU::ORr32_r8:
Scott Micheldd950092009-01-06 03:36:14 +0000150 case SPU::ORr16_r64:
151 case SPU::ORr8_r64:
Scott Micheldd950092009-01-06 03:36:14 +0000152 case SPU::ORr64_r16:
153 case SPU::ORr64_r8:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000154*/
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000155 case SPU::ORr64_r32:
156 case SPU::ORr32_r64:
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000157 case SPU::ORf32_r32:
158 case SPU::ORr32_f32:
159 case SPU::ORf64_r64:
160 case SPU::ORr64_f64: {
Scott Michelf0569be2008-12-27 04:51:36 +0000161 assert(MI.getNumOperands() == 2 &&
162 MI.getOperand(0).isReg() &&
163 MI.getOperand(1).isReg() &&
Scott Michel52d00012009-01-03 00:27:53 +0000164 "invalid SPU OR<type>_<vec> or LR instruction!");
Scott Michelf0569be2008-12-27 04:51:36 +0000165 if (MI.getOperand(0).getReg() == MI.getOperand(1).getReg()) {
166 sourceReg = MI.getOperand(0).getReg();
167 destReg = MI.getOperand(0).getReg();
168 return true;
169 }
170 break;
171 }
Scott Michel66377522007-12-04 22:35:58 +0000172 case SPU::ORv16i8:
173 case SPU::ORv8i16:
174 case SPU::ORv4i32:
Scott Michel52d00012009-01-03 00:27:53 +0000175 case SPU::ORv2i64:
176 case SPU::ORr8:
177 case SPU::ORr16:
Scott Michel66377522007-12-04 22:35:58 +0000178 case SPU::ORr32:
179 case SPU::ORr64:
Scott Michel86c041f2007-12-20 00:44:13 +0000180 case SPU::ORf32:
181 case SPU::ORf64:
Scott Michel66377522007-12-04 22:35:58 +0000182 assert(MI.getNumOperands() == 3 &&
Dan Gohmand735b802008-10-03 15:45:36 +0000183 MI.getOperand(0).isReg() &&
184 MI.getOperand(1).isReg() &&
185 MI.getOperand(2).isReg() &&
Scott Michel66377522007-12-04 22:35:58 +0000186 "invalid SPU OR(vec|r32|r64|gprc) instruction!");
187 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
188 sourceReg = MI.getOperand(1).getReg();
189 destReg = MI.getOperand(0).getReg();
190 return true;
191 }
192 break;
193 }
194
195 return false;
196}
197
198unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +0000199SPUInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
200 int &FrameIndex) const {
Scott Michel66377522007-12-04 22:35:58 +0000201 switch (MI->getOpcode()) {
202 default: break;
203 case SPU::LQDv16i8:
204 case SPU::LQDv8i16:
205 case SPU::LQDv4i32:
206 case SPU::LQDv4f32:
207 case SPU::LQDv2f64:
208 case SPU::LQDr128:
209 case SPU::LQDr64:
210 case SPU::LQDr32:
Scott Michelaedc6372008-12-10 00:15:19 +0000211 case SPU::LQDr16: {
212 const MachineOperand MOp1 = MI->getOperand(1);
213 const MachineOperand MOp2 = MI->getOperand(2);
Scott Michel52d00012009-01-03 00:27:53 +0000214 if (MOp1.isImm() && MOp2.isFI()) {
215 FrameIndex = MOp2.getIndex();
Scott Michelaedc6372008-12-10 00:15:19 +0000216 return MI->getOperand(0).getReg();
217 }
218 break;
219 }
Scott Michel66377522007-12-04 22:35:58 +0000220 }
221 return 0;
222}
223
224unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +0000225SPUInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
226 int &FrameIndex) const {
Scott Michel66377522007-12-04 22:35:58 +0000227 switch (MI->getOpcode()) {
228 default: break;
229 case SPU::STQDv16i8:
230 case SPU::STQDv8i16:
231 case SPU::STQDv4i32:
232 case SPU::STQDv4f32:
233 case SPU::STQDv2f64:
234 case SPU::STQDr128:
235 case SPU::STQDr64:
236 case SPU::STQDr32:
237 case SPU::STQDr16:
Scott Michelaedc6372008-12-10 00:15:19 +0000238 case SPU::STQDr8: {
239 const MachineOperand MOp1 = MI->getOperand(1);
240 const MachineOperand MOp2 = MI->getOperand(2);
Scott Michelf0569be2008-12-27 04:51:36 +0000241 if (MOp1.isImm() && MOp2.isFI()) {
242 FrameIndex = MOp2.getIndex();
Scott Michelaedc6372008-12-10 00:15:19 +0000243 return MI->getOperand(0).getReg();
244 }
245 break;
246 }
Scott Michel66377522007-12-04 22:35:58 +0000247 }
248 return 0;
249}
Owen Andersond10fd972007-12-31 06:32:00 +0000250
Owen Anderson940f83e2008-08-26 18:03:31 +0000251bool SPUInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000252 MachineBasicBlock::iterator MI,
253 unsigned DestReg, unsigned SrcReg,
254 const TargetRegisterClass *DestRC,
255 const TargetRegisterClass *SrcRC) const
256{
Chris Lattner5e09da22008-03-09 20:31:11 +0000257 // We support cross register class moves for our aliases, such as R3 in any
258 // reg class to any other reg class containing R3. This is required because
259 // we instruction select bitconvert i64 -> f64 as a noop for example, so our
260 // types have no specific meaning.
Scott Michel02d711b2008-12-30 23:28:25 +0000261
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000262 DebugLoc DL = DebugLoc::getUnknownLoc();
263 if (MI != MBB.end()) DL = MI->getDebugLoc();
264
Owen Andersond10fd972007-12-31 06:32:00 +0000265 if (DestRC == SPU::R8CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000266 BuildMI(MBB, MI, DL, get(SPU::LRr8), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000267 } else if (DestRC == SPU::R16CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000268 BuildMI(MBB, MI, DL, get(SPU::LRr16), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000269 } else if (DestRC == SPU::R32CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000270 BuildMI(MBB, MI, DL, get(SPU::LRr32), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000271 } else if (DestRC == SPU::R32FPRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000272 BuildMI(MBB, MI, DL, get(SPU::LRf32), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000273 } else if (DestRC == SPU::R64CRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000274 BuildMI(MBB, MI, DL, get(SPU::LRr64), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000275 } else if (DestRC == SPU::R64FPRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000276 BuildMI(MBB, MI, DL, get(SPU::LRf64), DestReg).addReg(SrcReg);
Scott Michel9bd7a372009-01-02 20:52:08 +0000277 } else if (DestRC == SPU::GPRCRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000278 BuildMI(MBB, MI, DL, get(SPU::LRr128), DestReg).addReg(SrcReg);
Scott Michel9bd7a372009-01-02 20:52:08 +0000279 } else if (DestRC == SPU::VECREGRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000280 BuildMI(MBB, MI, DL, get(SPU::LRv16i8), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000281 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +0000282 // Attempt to copy unknown/unsupported register class!
283 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000284 }
Scott Michel02d711b2008-12-30 23:28:25 +0000285
Owen Anderson940f83e2008-08-26 18:03:31 +0000286 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000287}
Owen Andersonf6372aa2008-01-01 21:11:32 +0000288
289void
290SPUInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
291 MachineBasicBlock::iterator MI,
292 unsigned SrcReg, bool isKill, int FrameIdx,
293 const TargetRegisterClass *RC) const
294{
Chris Lattnercc8cd0c2008-01-07 02:48:55 +0000295 unsigned opc;
Scott Michelaedc6372008-12-10 00:15:19 +0000296 bool isValidFrameIdx = (FrameIdx < SPUFrameInfo::maxFrameOffset());
Owen Andersonf6372aa2008-01-01 21:11:32 +0000297 if (RC == SPU::GPRCRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000298 opc = (isValidFrameIdx ? SPU::STQDr128 : SPU::STQXr128);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000299 } else if (RC == SPU::R64CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000300 opc = (isValidFrameIdx ? SPU::STQDr64 : SPU::STQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000301 } else if (RC == SPU::R64FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000302 opc = (isValidFrameIdx ? SPU::STQDr64 : SPU::STQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000303 } else if (RC == SPU::R32CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000304 opc = (isValidFrameIdx ? SPU::STQDr32 : SPU::STQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000305 } else if (RC == SPU::R32FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000306 opc = (isValidFrameIdx ? SPU::STQDr32 : SPU::STQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000307 } else if (RC == SPU::R16CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000308 opc = (isValidFrameIdx ? SPU::STQDr16 : SPU::STQXr16);
309 } else if (RC == SPU::R8CRegisterClass) {
310 opc = (isValidFrameIdx ? SPU::STQDr8 : SPU::STQXr8);
Scott Michelf0569be2008-12-27 04:51:36 +0000311 } else if (RC == SPU::VECREGRegisterClass) {
312 opc = (isValidFrameIdx) ? SPU::STQDv16i8 : SPU::STQXv16i8;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000313 } else {
314 assert(0 && "Unknown regclass!");
315 abort();
316 }
317
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000318 DebugLoc DL = DebugLoc::getUnknownLoc();
319 if (MI != MBB.end()) DL = MI->getDebugLoc();
320 addFrameReference(BuildMI(MBB, MI, DL, get(opc))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000321 .addReg(SrcReg, false, false, isKill), FrameIdx);
322}
323
324void SPUInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000325 bool isKill,
326 SmallVectorImpl<MachineOperand> &Addr,
327 const TargetRegisterClass *RC,
328 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000329 cerr << "storeRegToAddr() invoked!\n";
330 abort();
331
Dan Gohmand735b802008-10-03 15:45:36 +0000332 if (Addr[0].isFI()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000333 /* do what storeRegToStackSlot does here */
334 } else {
335 unsigned Opc = 0;
336 if (RC == SPU::GPRCRegisterClass) {
337 /* Opc = PPC::STW; */
338 } else if (RC == SPU::R16CRegisterClass) {
339 /* Opc = PPC::STD; */
340 } else if (RC == SPU::R32CRegisterClass) {
341 /* Opc = PPC::STFD; */
342 } else if (RC == SPU::R32FPRegisterClass) {
343 /* Opc = PPC::STFD; */
344 } else if (RC == SPU::R64FPRegisterClass) {
345 /* Opc = PPC::STFS; */
346 } else if (RC == SPU::VECREGRegisterClass) {
347 /* Opc = PPC::STVX; */
348 } else {
349 assert(0 && "Unknown regclass!");
350 abort();
351 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000352 MachineInstrBuilder MIB = BuildMI(MF, get(Opc))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000353 .addReg(SrcReg, false, false, isKill);
354 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
355 MachineOperand &MO = Addr[i];
Dan Gohmand735b802008-10-03 15:45:36 +0000356 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000357 MIB.addReg(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000358 else if (MO.isImm())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000359 MIB.addImm(MO.getImm());
360 else
361 MIB.addFrameIndex(MO.getIndex());
362 }
363 NewMIs.push_back(MIB);
364 }
365}
366
367void
368SPUInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
369 MachineBasicBlock::iterator MI,
370 unsigned DestReg, int FrameIdx,
371 const TargetRegisterClass *RC) const
372{
Chris Lattnercc8cd0c2008-01-07 02:48:55 +0000373 unsigned opc;
Scott Michelaedc6372008-12-10 00:15:19 +0000374 bool isValidFrameIdx = (FrameIdx < SPUFrameInfo::maxFrameOffset());
Owen Andersonf6372aa2008-01-01 21:11:32 +0000375 if (RC == SPU::GPRCRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000376 opc = (isValidFrameIdx ? SPU::LQDr128 : SPU::LQXr128);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000377 } else if (RC == SPU::R64CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000378 opc = (isValidFrameIdx ? SPU::LQDr64 : SPU::LQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000379 } else if (RC == SPU::R64FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000380 opc = (isValidFrameIdx ? SPU::LQDr64 : SPU::LQXr64);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000381 } else if (RC == SPU::R32CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000382 opc = (isValidFrameIdx ? SPU::LQDr32 : SPU::LQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000383 } else if (RC == SPU::R32FPRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000384 opc = (isValidFrameIdx ? SPU::LQDr32 : SPU::LQXr32);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000385 } else if (RC == SPU::R16CRegisterClass) {
Scott Michelaedc6372008-12-10 00:15:19 +0000386 opc = (isValidFrameIdx ? SPU::LQDr16 : SPU::LQXr16);
387 } else if (RC == SPU::R8CRegisterClass) {
388 opc = (isValidFrameIdx ? SPU::LQDr8 : SPU::LQXr8);
Scott Michelf0569be2008-12-27 04:51:36 +0000389 } else if (RC == SPU::VECREGRegisterClass) {
390 opc = (isValidFrameIdx) ? SPU::LQDv16i8 : SPU::LQXv16i8;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000391 } else {
392 assert(0 && "Unknown regclass in loadRegFromStackSlot!");
393 abort();
394 }
395
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000396 DebugLoc DL = DebugLoc::getUnknownLoc();
397 if (MI != MBB.end()) DL = MI->getDebugLoc();
398 addFrameReference(BuildMI(MBB, MI, DL, get(opc)).addReg(DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000399}
400
401/*!
402 \note We are really pessimistic here about what kind of a load we're doing.
403 */
404void SPUInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Scott Michelaedc6372008-12-10 00:15:19 +0000405 SmallVectorImpl<MachineOperand> &Addr,
406 const TargetRegisterClass *RC,
407 SmallVectorImpl<MachineInstr*> &NewMIs)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000408 const {
409 cerr << "loadRegToAddr() invoked!\n";
410 abort();
411
Dan Gohmand735b802008-10-03 15:45:36 +0000412 if (Addr[0].isFI()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000413 /* do what loadRegFromStackSlot does here... */
414 } else {
415 unsigned Opc = 0;
416 if (RC == SPU::R8CRegisterClass) {
417 /* do brilliance here */
418 } else if (RC == SPU::R16CRegisterClass) {
419 /* Opc = PPC::LWZ; */
420 } else if (RC == SPU::R32CRegisterClass) {
421 /* Opc = PPC::LD; */
422 } else if (RC == SPU::R32FPRegisterClass) {
423 /* Opc = PPC::LFD; */
424 } else if (RC == SPU::R64FPRegisterClass) {
425 /* Opc = PPC::LFS; */
426 } else if (RC == SPU::VECREGRegisterClass) {
427 /* Opc = PPC::LVX; */
428 } else if (RC == SPU::GPRCRegisterClass) {
429 /* Opc = something else! */
430 } else {
431 assert(0 && "Unknown regclass!");
432 abort();
433 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000434 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000435 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
436 MachineOperand &MO = Addr[i];
Dan Gohmand735b802008-10-03 15:45:36 +0000437 if (MO.isReg())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000438 MIB.addReg(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000439 else if (MO.isImm())
Owen Andersonf6372aa2008-01-01 21:11:32 +0000440 MIB.addImm(MO.getImm());
441 else
442 MIB.addFrameIndex(MO.getIndex());
443 }
444 NewMIs.push_back(MIB);
445 }
446}
447
Scott Michel52d00012009-01-03 00:27:53 +0000448//! Return true if the specified load or store can be folded
449bool
450SPUInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
451 const SmallVectorImpl<unsigned> &Ops) const {
452 if (Ops.size() != 1) return false;
453
454 // Make sure this is a reg-reg copy.
455 unsigned Opc = MI->getOpcode();
456
457 switch (Opc) {
458 case SPU::ORv16i8:
459 case SPU::ORv8i16:
460 case SPU::ORv4i32:
461 case SPU::ORv2i64:
462 case SPU::ORr8:
463 case SPU::ORr16:
464 case SPU::ORr32:
465 case SPU::ORr64:
466 case SPU::ORf32:
467 case SPU::ORf64:
468 if (MI->getOperand(1).getReg() == MI->getOperand(2).getReg())
469 return true;
470 break;
471 }
472
473 return false;
474}
475
Owen Anderson43dbe052008-01-07 01:35:02 +0000476/// foldMemoryOperand - SPU, like PPC, can only fold spills into
477/// copy instructions, turning them into load/store instructions.
478MachineInstr *
Dan Gohmanc54baa22008-12-03 18:43:12 +0000479SPUInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
480 MachineInstr *MI,
481 const SmallVectorImpl<unsigned> &Ops,
482 int FrameIndex) const
Owen Anderson43dbe052008-01-07 01:35:02 +0000483{
Scott Michel52d00012009-01-03 00:27:53 +0000484 if (Ops.size() != 1) return 0;
Owen Anderson43dbe052008-01-07 01:35:02 +0000485
486 unsigned OpNum = Ops[0];
487 unsigned Opc = MI->getOpcode();
488 MachineInstr *NewMI = 0;
Scott Michel02d711b2008-12-30 23:28:25 +0000489
Scott Michel52d00012009-01-03 00:27:53 +0000490 switch (Opc) {
491 case SPU::ORv16i8:
492 case SPU::ORv8i16:
493 case SPU::ORv4i32:
494 case SPU::ORv2i64:
495 case SPU::ORr8:
496 case SPU::ORr16:
497 case SPU::ORr32:
498 case SPU::ORr64:
499 case SPU::ORf32:
500 case SPU::ORf64:
Owen Anderson43dbe052008-01-07 01:35:02 +0000501 if (OpNum == 0) { // move -> store
502 unsigned InReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000503 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000504 if (FrameIndex < SPUFrameInfo::maxFrameOffset()) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000505 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(),
506 get(SPU::STQDr32));
Scott Michel52d00012009-01-03 00:27:53 +0000507
508 MIB.addReg(InReg, false, false, isKill);
509 NewMI = addFrameReference(MIB, FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +0000510 }
511 } else { // move -> load
512 unsigned OutReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000513 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000514 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), get(Opc));
Scott Michel52d00012009-01-03 00:27:53 +0000515
516 MIB.addReg(OutReg, true, false, false, isDead);
Evan Cheng9f1c8312008-07-03 09:09:37 +0000517 Opc = (FrameIndex < SPUFrameInfo::maxFrameOffset())
518 ? SPU::STQDr32 : SPU::STQXr32;
Scott Michel52d00012009-01-03 00:27:53 +0000519 NewMI = addFrameReference(MIB, FrameIndex);
520 break;
521 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000522 }
523
Owen Anderson43dbe052008-01-07 01:35:02 +0000524 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000525}
526
Scott Michelaedc6372008-12-10 00:15:19 +0000527//! Branch analysis
Scott Michel9bd7a372009-01-02 20:52:08 +0000528/*!
Scott Michelaedc6372008-12-10 00:15:19 +0000529 \note This code was kiped from PPC. There may be more branch analysis for
530 CellSPU than what's currently done here.
531 */
532bool
533SPUInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
Scott Michel19c10e62009-01-26 03:37:41 +0000534 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000535 SmallVectorImpl<MachineOperand> &Cond,
536 bool AllowModify) const {
Scott Michelaedc6372008-12-10 00:15:19 +0000537 // If the block has no terminators, it just falls into the block after it.
538 MachineBasicBlock::iterator I = MBB.end();
539 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
540 return false;
541
542 // Get the last instruction in the block.
543 MachineInstr *LastInst = I;
Scott Michel02d711b2008-12-30 23:28:25 +0000544
Scott Michelaedc6372008-12-10 00:15:19 +0000545 // If there is only one terminator instruction, process it.
546 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
547 if (isUncondBranch(LastInst)) {
548 TBB = LastInst->getOperand(0).getMBB();
549 return false;
550 } else if (isCondBranch(LastInst)) {
551 // Block ends with fall-through condbranch.
552 TBB = LastInst->getOperand(1).getMBB();
Scott Michel9bd7a372009-01-02 20:52:08 +0000553 DEBUG(cerr << "Pushing LastInst: ");
554 DEBUG(LastInst->dump());
555 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode()));
Scott Michelaedc6372008-12-10 00:15:19 +0000556 Cond.push_back(LastInst->getOperand(0));
Scott Michelaedc6372008-12-10 00:15:19 +0000557 return false;
558 }
559 // Otherwise, don't know what this is.
560 return true;
561 }
Scott Michel02d711b2008-12-30 23:28:25 +0000562
Scott Michelaedc6372008-12-10 00:15:19 +0000563 // Get the instruction before it if it's a terminator.
564 MachineInstr *SecondLastInst = I;
565
566 // If there are three terminators, we don't know what sort of block this is.
567 if (SecondLastInst && I != MBB.begin() &&
568 isUnpredicatedTerminator(--I))
569 return true;
Scott Michel02d711b2008-12-30 23:28:25 +0000570
Scott Michelaedc6372008-12-10 00:15:19 +0000571 // If the block ends with a conditional and unconditional branch, handle it.
572 if (isCondBranch(SecondLastInst) && isUncondBranch(LastInst)) {
573 TBB = SecondLastInst->getOperand(1).getMBB();
Scott Michel9bd7a372009-01-02 20:52:08 +0000574 DEBUG(cerr << "Pushing SecondLastInst: ");
575 DEBUG(SecondLastInst->dump());
576 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode()));
Scott Michelaedc6372008-12-10 00:15:19 +0000577 Cond.push_back(SecondLastInst->getOperand(0));
Scott Michelaedc6372008-12-10 00:15:19 +0000578 FBB = LastInst->getOperand(0).getMBB();
579 return false;
580 }
Scott Michel02d711b2008-12-30 23:28:25 +0000581
Scott Michelaedc6372008-12-10 00:15:19 +0000582 // If the block ends with two unconditional branches, handle it. The second
583 // one is not executed, so remove it.
584 if (isUncondBranch(SecondLastInst) && isUncondBranch(LastInst)) {
585 TBB = SecondLastInst->getOperand(0).getMBB();
586 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000587 if (AllowModify)
588 I->eraseFromParent();
Scott Michelaedc6372008-12-10 00:15:19 +0000589 return false;
590 }
591
592 // Otherwise, can't handle this.
593 return true;
594}
Scott Michel02d711b2008-12-30 23:28:25 +0000595
Scott Michelaedc6372008-12-10 00:15:19 +0000596unsigned
597SPUInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
598 MachineBasicBlock::iterator I = MBB.end();
599 if (I == MBB.begin())
600 return 0;
601 --I;
602 if (!isCondBranch(I) && !isUncondBranch(I))
603 return 0;
604
605 // Remove the first branch.
Scott Michel9bd7a372009-01-02 20:52:08 +0000606 DEBUG(cerr << "Removing branch: ");
607 DEBUG(I->dump());
Scott Michelaedc6372008-12-10 00:15:19 +0000608 I->eraseFromParent();
609 I = MBB.end();
610 if (I == MBB.begin())
611 return 1;
612
613 --I;
Scott Michel9bd7a372009-01-02 20:52:08 +0000614 if (!(isCondBranch(I) || isUncondBranch(I)))
Scott Michelaedc6372008-12-10 00:15:19 +0000615 return 1;
616
617 // Remove the second branch.
Scott Michel9bd7a372009-01-02 20:52:08 +0000618 DEBUG(cerr << "Removing second branch: ");
619 DEBUG(I->dump());
Scott Michelaedc6372008-12-10 00:15:19 +0000620 I->eraseFromParent();
621 return 2;
622}
Scott Michel02d711b2008-12-30 23:28:25 +0000623
Scott Michelaedc6372008-12-10 00:15:19 +0000624unsigned
625SPUInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Scott Michel19c10e62009-01-26 03:37:41 +0000626 MachineBasicBlock *FBB,
627 const SmallVectorImpl<MachineOperand> &Cond) const {
Scott Michelaedc6372008-12-10 00:15:19 +0000628 // Shouldn't be a fall through.
629 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Scott Michel02d711b2008-12-30 23:28:25 +0000630 assert((Cond.size() == 2 || Cond.size() == 0) &&
Scott Michelaedc6372008-12-10 00:15:19 +0000631 "SPU branch conditions have two components!");
Scott Michel02d711b2008-12-30 23:28:25 +0000632
Scott Michelaedc6372008-12-10 00:15:19 +0000633 // One-way branch.
634 if (FBB == 0) {
Scott Michel9bd7a372009-01-02 20:52:08 +0000635 if (Cond.empty()) {
636 // Unconditional branch
637 MachineInstrBuilder MIB = BuildMI(&MBB, get(SPU::BR));
638 MIB.addMBB(TBB);
639
640 DEBUG(cerr << "Inserted one-way uncond branch: ");
641 DEBUG((*MIB).dump());
642 } else {
643 // Conditional branch
644 MachineInstrBuilder MIB = BuildMI(&MBB, get(Cond[0].getImm()));
645 MIB.addReg(Cond[1].getReg()).addMBB(TBB);
646
647 DEBUG(cerr << "Inserted one-way cond branch: ");
648 DEBUG((*MIB).dump());
Scott Michelaedc6372008-12-10 00:15:19 +0000649 }
650 return 1;
Scott Michel9bd7a372009-01-02 20:52:08 +0000651 } else {
652 MachineInstrBuilder MIB = BuildMI(&MBB, get(Cond[0].getImm()));
653 MachineInstrBuilder MIB2 = BuildMI(&MBB, get(SPU::BR));
654
655 // Two-way Conditional Branch.
656 MIB.addReg(Cond[1].getReg()).addMBB(TBB);
657 MIB2.addMBB(FBB);
658
659 DEBUG(cerr << "Inserted conditional branch: ");
660 DEBUG((*MIB).dump());
661 DEBUG(cerr << "part 2: ");
662 DEBUG((*MIB2).dump());
663 return 2;
Scott Michelaedc6372008-12-10 00:15:19 +0000664 }
Scott Michelaedc6372008-12-10 00:15:19 +0000665}
666
Scott Michel52d00012009-01-03 00:27:53 +0000667bool
668SPUInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
669 return (!MBB.empty() && isUncondBranch(&MBB.back()));
670}
671//! Reverses a branch's condition, returning false on success.
672bool
673SPUInstrInfo::ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond)
674 const {
675 // Pretty brainless way of inverting the condition, but it works, considering
676 // there are only two conditions...
677 static struct {
678 unsigned Opc; //! The incoming opcode
679 unsigned RevCondOpc; //! The reversed condition opcode
680 } revconds[] = {
681 { SPU::BRNZr32, SPU::BRZr32 },
682 { SPU::BRNZv4i32, SPU::BRZv4i32 },
683 { SPU::BRZr32, SPU::BRNZr32 },
684 { SPU::BRZv4i32, SPU::BRNZv4i32 },
685 { SPU::BRHNZr16, SPU::BRHZr16 },
686 { SPU::BRHNZv8i16, SPU::BRHZv8i16 },
687 { SPU::BRHZr16, SPU::BRHNZr16 },
688 { SPU::BRHZv8i16, SPU::BRHNZv8i16 }
689 };
Scott Michelaedc6372008-12-10 00:15:19 +0000690
Scott Michel52d00012009-01-03 00:27:53 +0000691 unsigned Opc = unsigned(Cond[0].getImm());
692 // Pretty dull mapping between the two conditions that SPU can generate:
Misha Brukman93c65c82009-01-07 23:07:29 +0000693 for (int i = sizeof(revconds)/sizeof(revconds[0]) - 1; i >= 0; --i) {
Scott Michel52d00012009-01-03 00:27:53 +0000694 if (revconds[i].Opc == Opc) {
695 Cond[0].setImm(revconds[i].RevCondOpc);
696 return false;
697 }
698 }
699
700 return true;
701}