blob: 7186eab8fe9bffbf94068cd578cc0f658cff5ebe [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Dan Gohmand3006222007-07-27 17:16:43 +0000109// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000110def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000111 (store node:$val, node:$ptr), [{
112 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000113}]>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000116def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
117 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000118}]>;
119
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000120def alignedloadfsf32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000121 (f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000122def alignedloadfsf64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000123 (f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000124def alignedloadv4f32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000125 (v4f32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000126def alignedloadv2f64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000127 (v2f64 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000128def alignedloadv4i32 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000129 (v4i32 (alignedload node:$ptr))>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000130def alignedloadv2i64 : PatFrag<(ops node:$ptr),
Sean Callanan108934c2009-12-18 00:01:26 +0000131 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000132
133// Like 'load', but uses special alignment checks suitable for use in
134// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000135// be naturally aligned on some targets but not on others. If the subtarget
136// allows unaligned accesses, match any load, though this may require
137// setting a feature bit in the processor (on startup, for example).
138// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000139def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000140 return Subtarget->hasVectorUAMem()
141 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000142}]>;
143
Dan Gohmand3006222007-07-27 17:16:43 +0000144def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
145def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000146def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
147def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
148def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
149def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000150def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000151
Bill Wendling01284b42007-08-11 09:52:53 +0000152// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
153// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000154// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000155def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000156 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000157}]>;
158
159def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000160def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
161def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
162def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
163
David Greene8939b0d2010-02-16 20:50:18 +0000164// MOVNT Support
165// Like 'store', but requires the non-temporal bit to be set
166def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
167 (st node:$val, node:$ptr), [{
168 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
169 return ST->isNonTemporal();
170 return false;
171}]>;
172
173def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
174 (st node:$val, node:$ptr), [{
175 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
176 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
177 ST->getAddressingMode() == ISD::UNINDEXED &&
178 ST->getAlignment() >= 16;
179 return false;
180}]>;
181
182def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
183 (st node:$val, node:$ptr), [{
184 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
185 return ST->isNonTemporal() &&
186 ST->getAlignment() < 16;
187 return false;
188}]>;
189
Evan Cheng1b32f222006-03-30 07:33:32 +0000190def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
191def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000192def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
193def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000194def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
195def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
196
Evan Chengca57f782008-09-24 23:27:55 +0000197def vzmovl_v2i64 : PatFrag<(ops node:$src),
198 (bitconvert (v2i64 (X86vzmovl
199 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
200def vzmovl_v4i32 : PatFrag<(ops node:$src),
201 (bitconvert (v4i32 (X86vzmovl
202 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
203
204def vzload_v2i64 : PatFrag<(ops node:$src),
205 (bitconvert (v2i64 (X86vzload node:$src)))>;
206
207
Evan Cheng386031a2006-03-24 07:29:27 +0000208def fp32imm0 : PatLeaf<(f32 fpimm), [{
209 return N->isExactlyValue(+0.0);
210}]>;
211
Evan Cheng89321162009-10-28 06:30:34 +0000212// BYTE_imm - Transform bit immediates into byte immediates.
213def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000214 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000216}]>;
217
Evan Cheng63d33002006-03-22 08:01:21 +0000218// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
219// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000220def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000221 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000222}]>;
223
Eric Christopher44b93ff2009-07-31 20:07:27 +0000224// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000225// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000226def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000227 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
228}]>;
229
Eric Christopher44b93ff2009-07-31 20:07:27 +0000230// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000231// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000232def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000233 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
234}]>;
235
Nate Begemana09008b2009-10-19 02:17:23 +0000236// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
237// a PALIGNR imm.
238def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
239 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
240}]>;
241
Nate Begeman9008ca62009-04-27 18:41:29 +0000242def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
243 (vector_shuffle node:$lhs, node:$rhs), [{
244 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
245 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
246}]>;
247
248def movddup : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
Nate Begeman0b10b912009-11-07 23:17:15 +0000263def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000266}]>;
267
268def movlp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movl : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
283def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
286}]>;
287
288def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000311}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000312
Nate Begeman9008ca62009-04-27 18:41:29 +0000313def shufp : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000316}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000317
Nate Begeman9008ca62009-04-27 18:41:29 +0000318def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000321}], SHUFFLE_get_pshufhw_imm>;
322
Nate Begeman9008ca62009-04-27 18:41:29 +0000323def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000326}], SHUFFLE_get_pshuflw_imm>;
327
Nate Begemana09008b2009-10-19 02:17:23 +0000328def palign : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
331}], SHUFFLE_get_palign_imm>;
332
Evan Cheng06a8aa12006-03-17 19:55:52 +0000333//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334// SSE scalar FP Instructions
335//===----------------------------------------------------------------------===//
336
Dan Gohman533297b2009-10-29 18:10:34 +0000337// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
338// instruction selection into a branch sequence.
339let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000343 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
344 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000348 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
349 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000350 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000352 "#CMOV_V4F32 PSEUDO!",
353 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000354 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
355 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000356 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000358 "#CMOV_V2F64 PSEUDO!",
359 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000360 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
361 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000362 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000364 "#CMOV_V2I64 PSEUDO!",
365 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000367 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Bill Wendlingddd35322007-05-02 23:11:52 +0000370//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000371// SSE 1 & 2 Instructions Classes
372//===----------------------------------------------------------------------===//
373
374/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
375multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000376 RegisterClass RC, X86MemOperand x86memop> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000377 let isCommutable = 1 in {
378 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
379 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
380 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000381 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000382 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
383}
384
385/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
386multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
387 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000388 Operand memopr, ComplexPattern mem_cpat> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000389 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
390 asm, [(set RC:$dst, (
391 !nameconcat<Intrinsic>("int_x86_sse",
392 !strconcat(SSEVer, !strconcat("_",
393 !strconcat(OpcodeStr, FPSizeStr))))
394 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000395 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000396 asm, [(set RC:$dst, (
397 !nameconcat<Intrinsic>("int_x86_sse",
398 !strconcat(SSEVer, !strconcat("_",
399 !strconcat(OpcodeStr, FPSizeStr))))
400 RC:$src1, mem_cpat:$src2))]>;
401}
402
403/// sse12_fp_packed - SSE 1 & 2 packed instructions class
404multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
405 RegisterClass RC, ValueType vt,
406 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000407 Domain d, bit MayLoad = 0> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000408 let isCommutable = 1 in
409 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
410 OpcodeStr, [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))],d>;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000411 let mayLoad = MayLoad in
412 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
413 OpcodeStr, [(set RC:$dst, (OpNode RC:$src1,
414 (mem_frag addr:$src2)))],d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000415}
416
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +0000417/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
418multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
419 string OpcodeStr, X86MemOperand x86memop,
420 list<dag> pat_rr, list<dag> pat_rm> {
421 let isCommutable = 1 in
422 def rr : PI<opc, MRMSrcReg, (outs RC:$dst),
423 (ins RC:$src1, RC:$src2), OpcodeStr, pat_rr, d>;
424 def rm : PI<opc, MRMSrcMem, (outs RC:$dst),
425 (ins RC:$src1, x86memop:$src2), OpcodeStr, pat_rm, d>;
426}
427
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000428/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
429multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
430 string asm, string SSEVer, string FPSizeStr,
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000431 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000432 Domain d> {
433 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
434 asm, [(set RC:$dst, (
435 !nameconcat<Intrinsic>("int_x86_sse",
436 !strconcat(SSEVer, !strconcat("_",
437 !strconcat(OpcodeStr, FPSizeStr))))
438 RC:$src1, RC:$src2))], d>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +0000439 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000440 asm, [(set RC:$dst, (
441 !nameconcat<Intrinsic>("int_x86_sse",
442 !strconcat(SSEVer, !strconcat("_",
443 !strconcat(OpcodeStr, FPSizeStr))))
444 RC:$src1, (mem_frag addr:$src2)))], d>;
445}
446
447//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +0000448// SSE1 Instructions
449//===----------------------------------------------------------------------===//
450
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000451// Conversion Instructions
Evan Chengc46349d2006-03-28 23:51:43 +0000452
Evan Chengd2a6d542006-04-12 23:42:44 +0000453// Match intrinsics which expect XMM operand(s).
Sean Callanan108934c2009-12-18 00:01:26 +0000454def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
455 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
456def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
457 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
458
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000459def CVTDQ2PSrr : PSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
460 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
461def CVTDQ2PSrm : PSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
462 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
Dale Johannesenc7842082007-10-30 22:15:38 +0000463
Evan Chengd2a6d542006-04-12 23:42:44 +0000464// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +0000465def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000466 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000467 [(set GR32:$dst,
468 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000470 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000471 [(set GR32:$dst,
472 (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000473
Evan Chenge9083d62008-03-05 08:19:16 +0000474let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +0000475 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000476 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000477 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000478 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
479 GR32:$src2))]>;
480 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000481 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000482 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000483 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
484 (loadi32 addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000485}
Evan Chengd03db7a2006-04-12 05:20:24 +0000486
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000487// Compare Instructions
488let Defs = [EFLAGS] in {
489def COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
490 "comiss\t{$src2, $src1|$src1, $src2}", []>;
491def COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
492 "comiss\t{$src2, $src1|$src1, $src2}", []>;
493} // Defs = [EFLAGS]
494
495//===----------------------------------------------------------------------===//
496// SSE 1 & 2 - Move Instructions
497//===----------------------------------------------------------------------===//
498
499// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
500// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
501// is used instead. Register-to-register movss/movsd is not modeled as an
502// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
503// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
504let Constraints = "$src1 = $dst" in {
505def MOVSSrr : SSI<0x10, MRMSrcReg,
506 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
507 "movss\t{$src2, $dst|$dst, $src2}",
508 [(set (v4f32 VR128:$dst),
509 (movl VR128:$src1, (scalar_to_vector FR32:$src2)))]>;
510def MOVSDrr : SDI<0x10, MRMSrcReg,
511 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
512 "movsd\t{$src2, $dst|$dst, $src2}",
513 [(set (v2f64 VR128:$dst),
514 (movl VR128:$src1, (scalar_to_vector FR64:$src2)))]>;
515}
516
517// Loading from memory automatically zeroing upper bits.
518let canFoldAsLoad = 1, isReMaterializable = 1 in {
519def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
520 "movss\t{$src, $dst|$dst, $src}",
521 [(set FR32:$dst, (loadf32 addr:$src))]>;
522let AddedComplexity = 20 in
523def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
524 "movsd\t{$src, $dst|$dst, $src}",
525 [(set FR64:$dst, (loadf64 addr:$src))]>;
526}
527
528let AddedComplexity = 15 in {
529// Extract the low 32-bit value from one vector and insert it into another.
530def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
531 (MOVSSrr (v4f32 VR128:$src1),
532 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
533// Extract the low 64-bit value from one vector and insert it into another.
534def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
535 (MOVSDrr (v2f64 VR128:$src1),
536 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
537}
538
539// Implicitly promote a 32-bit scalar to a vector.
540def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
541 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
542// Implicitly promote a 64-bit scalar to a vector.
543def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
544 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
545
546let AddedComplexity = 20 in {
547// MOVSSrm zeros the high parts of the register; represent this
548// with SUBREG_TO_REG.
549def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
550 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
551def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
552 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
553def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
554 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
555// MOVSDrm zeros the high parts of the register; represent this
556// with SUBREG_TO_REG.
557def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
558 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
559def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
560 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
561def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
562 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
563def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
564 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
565def : Pat<(v2f64 (X86vzload addr:$src)),
566 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
567}
568
569// Store scalar value to memory.
570def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
571 "movss\t{$src, $dst|$dst, $src}",
572 [(store FR32:$src, addr:$dst)]>;
573def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
574 "movsd\t{$src, $dst|$dst, $src}",
575 [(store FR64:$src, addr:$dst)]>;
576
577// Extract and store.
578def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
579 addr:$dst),
580 (MOVSSmr addr:$dst,
581 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
582def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
583 addr:$dst),
584 (MOVSDmr addr:$dst,
585 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
586
587//===----------------------------------------------------------------------===//
588// SSE 1 & 2 - Conversion Instructions
589//===----------------------------------------------------------------------===//
590
591// Conversion instructions
592def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
593 "cvttss2si\t{$src, $dst|$dst, $src}",
594 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
595def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
596 "cvttss2si\t{$src, $dst|$dst, $src}",
597 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
598def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
599 "cvttsd2si\t{$src, $dst|$dst, $src}",
600 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
601def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
602 "cvttsd2si\t{$src, $dst|$dst, $src}",
603 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
604
605def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
606 "cvtsi2ss\t{$src, $dst|$dst, $src}",
607 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
608def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
609 "cvtsi2ss\t{$src, $dst|$dst, $src}",
610 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
611def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
612 "cvtsi2sd\t{$src, $dst|$dst, $src}",
613 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
614def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
615 "cvtsi2sd\t{$src, $dst|$dst, $src}",
616 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
617
618// Match intrinsics which expect XMM operand(s).
619def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
620 "cvtss2si\t{$src, $dst|$dst, $src}",
621 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
622def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
623 "cvtss2si\t{$src, $dst|$dst, $src}",
624 [(set GR32:$dst, (int_x86_sse_cvtss2si
625 (load addr:$src)))]>;
626def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
627 "cvtsd2si\t{$src, $dst|$dst, $src}",
628 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
629def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
630 "cvtsd2si\t{$src, $dst|$dst, $src}",
631 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
632 (load addr:$src)))]>;
633
634// Match intrinsics which expect MM and XMM operand(s).
635def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
636 "cvtps2pi\t{$src, $dst|$dst, $src}",
637 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
638def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
639 "cvtps2pi\t{$src, $dst|$dst, $src}",
640 [(set VR64:$dst, (int_x86_sse_cvtps2pi
641 (load addr:$src)))]>;
642def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
643 "cvtpd2pi\t{$src, $dst|$dst, $src}",
644 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
645def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
646 "cvtpd2pi\t{$src, $dst|$dst, $src}",
647 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
648 (memop addr:$src)))]>;
649
650// Match intrinsics which expect MM and XMM operand(s).
651def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
652 "cvttps2pi\t{$src, $dst|$dst, $src}",
653 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
654def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
655 "cvttps2pi\t{$src, $dst|$dst, $src}",
656 [(set VR64:$dst, (int_x86_sse_cvttps2pi
657 (load addr:$src)))]>;
658def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
659 "cvttpd2pi\t{$src, $dst|$dst, $src}",
660 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
661def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
662 "cvttpd2pi\t{$src, $dst|$dst, $src}",
663 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
664 (memop addr:$src)))]>;
665
666let Constraints = "$src1 = $dst" in {
667 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
668 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
669 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
670 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
671 VR64:$src2))]>;
672 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
673 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
674 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
675 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
676 (load addr:$src2)))]>;
677}
678
679//===----------------------------------------------------------------------===//
680// SSE 1 & 2 - Compare Instructions
681//===----------------------------------------------------------------------===//
682
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000683// Comparison instructions
Dan Gohmanb1347092009-01-09 02:27:34 +0000684let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000685 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000686 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000687 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000688 let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +0000689 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000690 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000691 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +0000692
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000693 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
694 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
695 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
696 let mayLoad = 1 in
697 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
698 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
699 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
700
701// Accept explicit immediate argument form instead of comparison code.
Daniel Dunbar79373682010-05-25 18:40:53 +0000702let isAsmParserOnly = 1 in {
703 def CMPSSrr_alt : SSIi8<0xC2, MRMSrcReg,
704 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, i8imm:$src2),
705 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000706 let mayLoad = 1 in
Daniel Dunbar79373682010-05-25 18:40:53 +0000707 def CMPSSrm_alt : SSIi8<0xC2, MRMSrcMem,
708 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, i8imm:$src2),
709 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000710
711 def CMPSDrr_alt : SDIi8<0xC2, MRMSrcReg,
712 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, i8imm:$src2),
713 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
714 let mayLoad = 1 in
715 def CMPSDrm_alt : SDIi8<0xC2, MRMSrcMem,
716 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, i8imm:$src2),
717 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +0000718}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000719}
720
Evan Cheng24f2ea32007-09-14 21:48:26 +0000721let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000723 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000724 [(set EFLAGS, (X86cmp FR32:$src1, FR32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000725def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000726 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000727 [(set EFLAGS, (X86cmp FR32:$src1, (loadf32 addr:$src2)))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000728def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
729 "ucomisd\t{$src2, $src1|$src1, $src2}",
730 [(set EFLAGS, (X86cmp FR64:$src1, FR64:$src2))]>;
731def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
732 "ucomisd\t{$src2, $src1|$src1, $src2}",
733 [(set EFLAGS, (X86cmp FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000734} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000735
Evan Cheng0876aa52006-03-30 06:21:22 +0000736// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +0000737let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000738 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000739 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000740 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000741 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000742 [(set VR128:$dst, (int_x86_sse_cmp_ss
Sean Callanan108934c2009-12-18 00:01:26 +0000743 VR128:$src1,
744 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000745 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +0000746 (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +0000747 (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000748 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000749 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
750 (load addr:$src), imm:$cc))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000751
752 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
753 (outs VR128:$dst),
754 (ins VR128:$src1, VR128:$src, SSECC:$cc),
755 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
756 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
757 VR128:$src, imm:$cc))]>;
758 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
759 (outs VR128:$dst),
760 (ins VR128:$src1, f64mem:$src, SSECC:$cc),
761 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
762 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
763 (load addr:$src), imm:$cc))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000764}
765
Evan Cheng24f2ea32007-09-14 21:48:26 +0000766let Defs = [EFLAGS] in {
Dan Gohmanb1347092009-01-09 02:27:34 +0000767def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000768 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000769 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
770 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000771def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000772 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000773 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
774 (load addr:$src2)))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000775def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
776 "ucomisd\t{$src2, $src1|$src1, $src2}",
777 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
778 VR128:$src2))]>;
779def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
780 "ucomisd\t{$src2, $src1|$src1, $src2}",
781 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
782 (load addr:$src2)))]>;
Evan Cheng0488db92007-09-25 01:57:46 +0000783
Dan Gohmanb1347092009-01-09 02:27:34 +0000784def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000785 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000786 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
787 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000788def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000789 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000790 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
791 (load addr:$src2)))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000792def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
793 "comisd\t{$src2, $src1|$src1, $src2}",
794 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
795 VR128:$src2))]>;
796def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
797 "comisd\t{$src2, $src1|$src1, $src2}",
798 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
799 (load addr:$src2)))]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000800} // Defs = [EFLAGS]
Evan Cheng0876aa52006-03-30 06:21:22 +0000801
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000802// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
803// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000804
805// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +0000806let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000807 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +0000808 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000809def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
810 [(set FR32:$dst, fp32imm0)]>,
811 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000812def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
813 [(set FR64:$dst, fpimm0)]>,
814 Requires<[HasSSE2]>, TB, OpSize;
815}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000816
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000817// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
818// bits are disregarded.
819let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000820def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000821 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000822def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
823 "movapd\t{$src, $dst|$dst, $src}", []>;
824}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000825
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000826// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
827// bits are disregarded.
828let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000829def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000830 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +0000831 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000832def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
833 "movapd\t{$src, $dst|$dst, $src}",
834 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
835}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000836
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +0000837//===----------------------------------------------------------------------===//
838// SSE 1 & 2 - Logical Instructions
839//===----------------------------------------------------------------------===//
840
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000841/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
842///
843multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000844 SDNode OpNode, bit MayLoad = 0> {
845 let isAsmParserOnly = 1 in {
846 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
847 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR32,
848 f32, f128mem, memopfsf32, SSEPackedSingle, MayLoad>, VEX_4V;
849
850 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
851 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode, FR64,
852 f64, f128mem, memopfsf64, SSEPackedDouble, MayLoad>, OpSize,
853 VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000854 }
855
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000856 let Constraints = "$src1 = $dst" in {
857 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
858 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, FR32, f32,
859 f128mem, memopfsf32, SSEPackedSingle, MayLoad>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000860
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000861 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
862 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, FR64, f64,
863 f128mem, memopfsf64, SSEPackedDouble, MayLoad>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +0000864 }
865}
866
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000867// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000868defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
869defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
870defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000871
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +0000872let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
873 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef, 1>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000874
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +0000875/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
876///
877multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
878 SDNode OpNode, int HasPat = 0,
879 list<list<dag>> Pattern = []> {
880 let isAsmParserOnly = 1 in {
881 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
882 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
883 f128mem,
884 !if(HasPat, Pattern[0], // rr
885 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
886 VR128:$src2)))]),
887 !if(HasPat, Pattern[2], // rm
888 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
889 (memopv2i64 addr:$src2)))])>,
890 VEX_4V;
891
892 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
893 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
894 f128mem,
895 !if(HasPat, Pattern[1], // rr
896 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
897 (bc_v2i64 (v2f64
898 VR128:$src2))))]),
899 !if(HasPat, Pattern[3], // rm
900 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
901 (memopv2i64 addr:$src2)))])>,
902 OpSize, VEX_4V;
903 }
904 let Constraints = "$src1 = $dst" in {
905 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
906 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"), f128mem,
907 !if(HasPat, Pattern[0], // rr
908 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
909 VR128:$src2)))]),
910 !if(HasPat, Pattern[2], // rm
911 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
912 (memopv2i64 addr:$src2)))])>, TB;
913
914 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
915 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"), f128mem,
916 !if(HasPat, Pattern[1], // rr
917 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
918 (bc_v2i64 (v2f64
919 VR128:$src2))))]),
920 !if(HasPat, Pattern[3], // rm
921 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
922 (memopv2i64 addr:$src2)))])>,
923 TB, OpSize;
924 }
925}
926
927defm AND : sse12_fp_packed_logical<0x54, "and", and>;
928defm OR : sse12_fp_packed_logical<0x56, "or", or>;
929defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
930let isCommutable = 0 in
931 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
932 // single r+r
933 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
934 (bc_v2i64 (v4i32 immAllOnesV))),
935 VR128:$src2)))],
936 // double r+r
937 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
938 (bc_v2i64 (v2f64 VR128:$src2))))],
939 // single r+m
940 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
941 (bc_v2i64 (v4i32 immAllOnesV))),
942 (memopv2i64 addr:$src2))))],
943 // double r+m
944 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
945 (memopv2i64 addr:$src2)))]]>;
946
947//===----------------------------------------------------------------------===//
948// SSE 1 & 2 - Arithmetic Instructions
949//===----------------------------------------------------------------------===//
950
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000951/// basic_sse12_fp_binop_rm - SSE 1 & 2 binops come in both scalar and
952/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +0000953///
Dan Gohman20382522007-07-10 00:05:58 +0000954/// In addition, we also have a special variant of the scalar form here to
955/// represent the associated intrinsic operation. This form is unlike the
956/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +0000957/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +0000958///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +0000959/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +0000960///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +0000961multiclass basic_sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +0000962 SDNode OpNode> {
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000963
Bruno Cardoso Lopesfda1acb2010-06-19 00:09:27 +0000964 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000965 defm V#NAME#SS : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000966 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000967 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000968
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000969 defm V#NAME#SD : sse12_fp_scalar<opc,
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000970 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000971 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +0000972
973 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
974 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
975 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
976 VEX_4V;
977
978 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
979 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
980 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
981 OpSize, VEX_4V;
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +0000982
983 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
984 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
985 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
986
987 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
988 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
989 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bill Wendlingddd35322007-05-02 23:11:52 +0000990 }
991
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +0000992 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000993 defm SS : sse12_fp_scalar<opc,
994 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
995 OpNode, FR32, f32mem>, XS;
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +0000996
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +0000997 defm SD : sse12_fp_scalar<opc,
998 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
999 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001000
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001001 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1002 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1003 f128mem, memopv4f32, SSEPackedSingle>, TB;
Dan Gohman20382522007-07-10 00:05:58 +00001004
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001005 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1006 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1007 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopescf125d02010-06-12 01:53:48 +00001008
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001009 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001010 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001011 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001012
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001013 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes11ae95c2010-06-12 02:38:32 +00001014 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc82f1992010-06-19 00:00:22 +00001015 "2", "_sd", sdmem, sse_load_f64>, XD;
Bruno Cardoso Lopes2dcf6d62010-06-12 03:12:14 +00001016 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001017}
Bill Wendlingddd35322007-05-02 23:11:52 +00001018
1019// Arithmetic instructions
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001020defm ADD : basic_sse12_fp_binop_rm<0x58, "add", fadd>;
1021defm MUL : basic_sse12_fp_binop_rm<0x59, "mul", fmul>;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001022
1023let isCommutable = 0 in {
1024 defm SUB : basic_sse12_fp_binop_rm<0x5C, "sub", fsub>;
1025 defm DIV : basic_sse12_fp_binop_rm<0x5E, "div", fdiv>;
1026}
Bill Wendlingddd35322007-05-02 23:11:52 +00001027
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001028/// sse12_fp_binop_rm - Other SSE 1 & 2 binops
Dan Gohman20382522007-07-10 00:05:58 +00001029///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001030/// This multiclass is like basic_sse12_fp_binop_rm, with the addition of
Dan Gohman20382522007-07-10 00:05:58 +00001031/// instructions for a full-vector intrinsic form. Operations that map
1032/// onto C operators don't use this form since they just use the plain
1033/// vector form instead of having a separate vector intrinsic form.
1034///
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001035multiclass sse12_fp_binop_rm<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesefc9b692010-06-19 01:22:34 +00001036 SDNode OpNode> {
Dan Gohman20382522007-07-10 00:05:58 +00001037
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001038 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001039 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001040 defm V#NAME#SS : sse12_fp_scalar<opc,
1041 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1042 OpNode, FR32, f32mem>, XS, VEX_4V;
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001043
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001044 defm V#NAME#SD : sse12_fp_scalar<opc,
1045 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1046 OpNode, FR64, f64mem>, XD, VEX_4V;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001047
1048 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1049 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1050 VR128, v4f32, f128mem, memopv4f32, SSEPackedSingle>,
1051 VEX_4V;
1052
1053 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1054 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), OpNode,
1055 VR128, v2f64, f128mem, memopv2f64, SSEPackedDouble>,
1056 OpSize, VEX_4V;
1057
1058 defm V#NAME#SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1059 !strconcat(OpcodeStr, "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1060 "", "_ss", ssmem, sse_load_f32>, XS, VEX_4V;
1061
1062 defm V#NAME#SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1063 !strconcat(OpcodeStr, "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1064 "2", "_sd", sdmem, sse_load_f64>, XD, VEX_4V;
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001065
1066 defm V#NAME#PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1067 !strconcat(OpcodeStr, "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1068 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, VEX_4V;
1069
1070 defm V#NAME#PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
1071 !strconcat(OpcodeStr, "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1072 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, OpSize,
1073 VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001074 }
1075
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001076 let Constraints = "$src1 = $dst" in {
1077 // Scalar operation, reg+reg.
Bruno Cardoso Lopes4b8921d2010-06-18 22:10:11 +00001078 defm SS : sse12_fp_scalar<opc,
1079 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
1080 OpNode, FR32, f32mem>, XS;
1081 defm SD : sse12_fp_scalar<opc,
1082 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
1083 OpNode, FR64, f64mem>, XD;
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001084 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1085 "ps\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v4f32,
1086 f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001087
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001088 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr,
1089 "pd\t{$src2, $dst|$dst, $src2}"), OpNode, VR128, v2f64,
1090 f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001091
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001092 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001093 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001094 "", "_ss", ssmem, sse_load_f32>, XS;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001095
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001096 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001097 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesbe4d5952010-06-19 00:37:31 +00001098 "2", "_sd", sdmem, sse_load_f64>, XD;
Dan Gohman20382522007-07-10 00:05:58 +00001099
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001100 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001101 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001102 "", "_ps", f128mem, memopv4f32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001103
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001104 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001105 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopes17227db2010-06-19 01:17:05 +00001106 "2", "_pd", f128mem, memopv2f64, SSEPackedDouble>, TB, OpSize;
Dan Gohman20382522007-07-10 00:05:58 +00001107 }
Dan Gohman20382522007-07-10 00:05:58 +00001108}
1109
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001110let isCommutable = 0 in {
1111 defm MAX : sse12_fp_binop_rm<0x5F, "max", X86fmax>;
1112 defm MIN : sse12_fp_binop_rm<0x5D, "min", X86fmin>;
1113}
Bill Wendlingddd35322007-05-02 23:11:52 +00001114
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001115//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001116// SSE packed FP Instructions
Evan Chengc12e6c42006-03-19 09:38:54 +00001117
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001118// Move Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001119let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001120def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001121 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001122let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001123def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001124 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001125 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001126
Evan Cheng64d80e32007-07-19 01:14:50 +00001127def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001128 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001129 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001130
Chris Lattnerf77e0372008-01-11 06:59:07 +00001131let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001132def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001133 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001134let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001135def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001136 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001137 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001138def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001139 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001140 [(store (v4f32 VR128:$src), addr:$dst)]>;
1141
1142// Intrinsic forms of MOVUPS load and store
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001143let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001144def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001145 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001146 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001147def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001148 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001149 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001150
Evan Chenge9083d62008-03-05 08:19:16 +00001151let Constraints = "$src1 = $dst" in {
Dan Gohman32791e02007-06-25 15:44:19 +00001152 let AddedComplexity = 20 in {
1153 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001154 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001155 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001156 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001157 (movlp VR128:$src1,
1158 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001159 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001160 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001161 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001162 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001163 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001164 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +00001165 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001166} // Constraints = "$src1 = $dst"
Evan Cheng4fcb9222006-03-28 02:43:26 +00001167
Evan Chengb70ea0b2008-05-10 00:59:18 +00001168
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001169def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Chris Lattner3485b512010-03-08 18:57:56 +00001170 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
Nate Begeman7cdba6d2010-02-12 01:10:45 +00001171
Evan Cheng64d80e32007-07-19 01:14:50 +00001172def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001173 "movlps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001174 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +00001175 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +00001176
Evan Cheng664ade72006-04-07 21:20:58 +00001177// v2f64 extract element 1 is always custom lowered to unpack high to low
1178// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001179def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001180 "movhps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +00001181 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001182 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
1183 (undef)), (iPTR 0))), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001184
Evan Chenge9083d62008-03-05 08:19:16 +00001185let Constraints = "$src1 = $dst" in {
Evan Chengb7a75a52008-09-26 23:41:32 +00001186let AddedComplexity = 20 in {
Evan Cheng0af934e2009-05-12 20:17:52 +00001187def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
1188 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001189 "movlhps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001190 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001191 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001192
Evan Cheng0af934e2009-05-12 20:17:52 +00001193def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
1194 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001195 "movhlps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001196 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001197 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00001198} // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001199} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001200
Nate Begemanec8eee22009-04-29 22:47:44 +00001201let AddedComplexity = 20 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00001202def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001203 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001204def : Pat<(v2i64 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +00001205 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +00001206}
Evan Cheng0b457f02008-09-25 20:50:48 +00001207
Bill Wendlingddd35322007-05-02 23:11:52 +00001208
1209
Dan Gohman20382522007-07-10 00:05:58 +00001210// Arithmetic
1211
1212/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001213///
Dan Gohman20382522007-07-10 00:05:58 +00001214/// In addition, we also have a special variant of the scalar form here to
1215/// represent the associated intrinsic operation. This form is unlike the
1216/// plain scalar form, in that it takes an entire vector (instead of a
1217/// scalar) and leaves the top elements undefined.
1218///
1219/// And, we have a special variant form for a full-vector intrinsic form.
1220///
1221/// These four forms can each have a reg or a mem operand, so there are a
1222/// total of eight "instructions".
1223///
1224multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
1225 SDNode OpNode,
1226 Intrinsic F32Int,
1227 Intrinsic V4F32Int,
1228 bit Commutable = 0> {
1229 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001230 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001231 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001232 [(set FR32:$dst, (OpNode FR32:$src))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +00001233 let isCommutable = Commutable;
1234 }
1235
Dan Gohman20382522007-07-10 00:05:58 +00001236 // Scalar operation, mem.
Evan Cheng400073d2009-12-18 07:40:29 +00001237 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001238 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001239 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001240 Requires<[HasSSE1, OptForSize]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001241
Dan Gohman20382522007-07-10 00:05:58 +00001242 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001243 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001244 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001245 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
1246 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001247 }
1248
Dan Gohman20382522007-07-10 00:05:58 +00001249 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001250 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001251 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001252 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001253
1254 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001255 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001256 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001257 [(set VR128:$dst, (F32Int VR128:$src))]> {
1258 let isCommutable = Commutable;
1259 }
1260
1261 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001262 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001263 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001264 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
1265
1266 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001267 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001268 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001269 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
1270 let isCommutable = Commutable;
1271 }
1272
1273 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001274 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001275 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001276 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001277}
1278
Dan Gohman20382522007-07-10 00:05:58 +00001279// Square root.
1280defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
1281 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
1282
1283// Reciprocal approximations. Note that these typically require refinement
1284// in order to obtain suitable precision.
1285defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
1286 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
1287defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
1288 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
1289
Evan Chenge9083d62008-03-05 08:19:16 +00001290let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001291 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begemanc2616e42008-05-12 20:34:32 +00001292 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1293 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1294 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1295 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001296 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begemanc2616e42008-05-12 20:34:32 +00001297 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1298 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1299 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001300 (memop addr:$src), imm:$cc))]>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001301 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
1302 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1303 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1304 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1305 VR128:$src, imm:$cc))]>;
1306 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
1307 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1308 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1309 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1310 (memop addr:$src), imm:$cc))]>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001311
1312 // Accept explicit immediate argument form instead of comparison code.
1313let isAsmParserOnly = 1 in {
1314 def CMPPSrri_alt : PSIi8<0xC2, MRMSrcReg,
1315 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1316 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
1317 def CMPPSrmi_alt : PSIi8<0xC2, MRMSrcMem,
1318 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1319 "cmpps\t{$src2, $src, $dst|$dst, $src, $src}", []>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001320 def CMPPDrri_alt : PDIi8<0xC2, MRMSrcReg,
1321 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, i8imm:$src2),
1322 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
1323 def CMPPDrmi_alt : PDIi8<0xC2, MRMSrcMem,
1324 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, i8imm:$src2),
1325 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}", []>;
Daniel Dunbar79373682010-05-25 18:40:53 +00001326}
Bill Wendlingddd35322007-05-02 23:11:52 +00001327}
Nate Begeman30a0de92008-07-17 16:51:19 +00001328def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001329 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00001330def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001331 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001332def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1333 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1334def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1335 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001336
1337// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001338let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001339 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher44b93ff2009-07-31 20:07:27 +00001340 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001341 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001342 VR128:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001343 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001344 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001345 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001346 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001347 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001348 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001349 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001350 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001351 (v4f32 (shufp:$src3
1352 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Bruno Cardoso Lopesc79e43a2010-06-21 18:36:04 +00001353 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
1354 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1355 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1356 [(set VR128:$dst,
1357 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
1358 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
1359 (outs VR128:$dst), (ins VR128:$src1,
1360 f128mem:$src2, i8imm:$src3),
1361 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1362 [(set VR128:$dst,
1363 (v2f64 (shufp:$src3
1364 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001365
1366 let AddedComplexity = 10 in {
Bruno Cardoso Lopesc27d1e42010-06-21 22:59:03 +00001367 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
1368 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1369 "unpckhps\t{$src2, $dst|$dst, $src2}",
1370 [(set VR128:$dst,
1371 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
1372 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
1373 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1374 "unpckhps\t{$src2, $dst|$dst, $src2}",
1375 [(set VR128:$dst,
1376 (v4f32 (unpckh VR128:$src1,
1377 (memopv4f32 addr:$src2))))]>;
1378
1379 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
1380 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1381 "unpcklps\t{$src2, $dst|$dst, $src2}",
1382 [(set VR128:$dst,
1383 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
1384 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
1385 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1386 "unpcklps\t{$src2, $dst|$dst, $src2}",
1387 [(set VR128:$dst,
1388 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
1389 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
1390 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1391 "unpckhpd\t{$src2, $dst|$dst, $src2}",
1392 [(set VR128:$dst,
1393 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
1394 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
1395 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1396 "unpckhpd\t{$src2, $dst|$dst, $src2}",
1397 [(set VR128:$dst,
1398 (v2f64 (unpckh VR128:$src1,
1399 (memopv2f64 addr:$src2))))]>;
1400
1401 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
1402 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1403 "unpcklpd\t{$src2, $dst|$dst, $src2}",
1404 [(set VR128:$dst,
1405 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
1406 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
1407 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
1408 "unpcklpd\t{$src2, $dst|$dst, $src2}",
1409 [(set VR128:$dst,
1410 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001411 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001412} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001413
1414// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00001415def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001416 "movmskps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001417 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Cheng8a0b2da2009-05-28 18:55:28 +00001418def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001419 "movmskpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001420 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
1421
Evan Cheng27b7db52008-03-08 00:58:38 +00001422// Prefetch intrinsic.
1423def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1424 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1425def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1426 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1427def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1428 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1429def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1430 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001431
1432// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00001433def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001434 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001435 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1436
David Greene8939b0d2010-02-16 20:50:18 +00001437let AddedComplexity = 400 in { // Prefer non-temporal versions
1438def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1439 "movntps\t{$src, $dst|$dst, $src}",
1440 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1441
1442def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1443 "movntdq\t{$src, $dst|$dst, $src}",
1444 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1445
David Greene8939b0d2010-02-16 20:50:18 +00001446def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1447 "movnti\t{$src, $dst|$dst, $src}",
1448 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1449 TB, Requires<[HasSSE2]>;
1450
1451def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1452 "movnti\t{$src, $dst|$dst, $src}",
1453 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1454 TB, Requires<[HasSSE2]>;
1455}
1456
Bill Wendlingddd35322007-05-02 23:11:52 +00001457// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00001458def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
1459 TB, Requires<[HasSSE1]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001460
1461// MXCSR register
Evan Cheng64d80e32007-07-19 01:14:50 +00001462def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001463 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001464def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001465 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001466
1467// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001468// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001469// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001470// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001472 isCodeGenOnly = 1 in {
1473def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1474 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1475def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1476 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1477let ExeDomain = SSEPackedInt in
1478def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001479 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001480}
Bill Wendlingddd35322007-05-02 23:11:52 +00001481
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001482def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1483def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1484def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001485
Dan Gohman874cada2010-02-28 00:17:42 +00001486def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001487 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001488
Eric Christopher44b93ff2009-07-31 20:07:27 +00001489//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001490// SSE2 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001491//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001492
Bill Wendlingddd35322007-05-02 23:11:52 +00001493// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00001494def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001495 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001496 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001497def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001498 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Evan Cheng400073d2009-12-18 07:40:29 +00001499 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
Evan Chengb1f49812009-12-22 17:47:23 +00001500 Requires<[HasSSE2, OptForSize]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001501
Sean Callanan5ab94032009-09-16 01:13:52 +00001502def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1503 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1504def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1505 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
Sean Callanan5ab94032009-09-16 01:13:52 +00001506def COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
1507 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1508def COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
1509 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1510
Bill Wendlingddd35322007-05-02 23:11:52 +00001511// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001512def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001513 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001514 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1515 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001516def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001517 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001518 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001519 Requires<[HasSSE2, OptForSize]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001520
1521def : Pat<(extloadf32 addr:$src),
Dan Gohman874cada2010-02-28 00:17:42 +00001522 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1523 Requires<[HasSSE2, OptForSpeed]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001524
Dan Gohmand9c2af52010-05-26 18:03:53 +00001525// Match intrinsics which expect MM and XMM operand(s).
Dale Johannesenc7842082007-10-30 22:15:38 +00001526def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1527 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1528 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1529def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1530 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001531 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesenc7842082007-10-30 22:15:38 +00001532 (load addr:$src)))]>;
1533
Bill Wendlingddd35322007-05-02 23:11:52 +00001534// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +00001535def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001536 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001537 [(set GR32:$dst,
1538 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001539def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001540 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001541 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1542 (load addr:$src)))]>;
1543
Eric Christopher44b93ff2009-07-31 20:07:27 +00001544//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001545// SSE packed FP Instructions
1546
1547// Move Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +00001548let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001549def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001550 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001551let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001552def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001553 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001554 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001555
Evan Cheng64d80e32007-07-19 01:14:50 +00001556def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001557 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001558 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001559
Chris Lattnerf77e0372008-01-11 06:59:07 +00001560let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001561def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001562 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001563let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001564def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001565 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001566 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001567def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001568 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001569 [(store (v2f64 VR128:$src), addr:$dst)]>;
1570
1571// Intrinsic forms of MOVUPD load and store
Evan Cheng64d80e32007-07-19 01:14:50 +00001572def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001573 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001574 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001575def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001576 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001577 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001578
Evan Chenge9083d62008-03-05 08:19:16 +00001579let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001580 let AddedComplexity = 20 in {
1581 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001582 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001583 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001584 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001585 (v2f64 (movlp VR128:$src1,
1586 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001587 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001588 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001589 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001590 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001591 (v2f64 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001592 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001593 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001594} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001595
Evan Cheng64d80e32007-07-19 01:14:50 +00001596def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001597 "movlpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001598 [(store (f64 (vector_extract (v2f64 VR128:$src),
1599 (iPTR 0))), addr:$dst)]>;
1600
1601// v2f64 extract element 1 is always custom lowered to unpack high to low
1602// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001603def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001604 "movhpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001605 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001606 (v2f64 (unpckh VR128:$src, (undef))),
1607 (iPTR 0))), addr:$dst)]>;
Evan Chengd9539472006-04-14 21:59:03 +00001608
Evan Cheng470a6ad2006-02-22 02:26:30 +00001609// SSE2 instructions without OpSize prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001610def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001611 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001612 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1613 TB, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001614def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001615 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1616 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1617 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001618 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001619
1620// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001621def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001622 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001623 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1624 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001625def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001626 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1627 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1628 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001629 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001630
Evan Cheng64d80e32007-07-19 01:14:50 +00001631def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001632 "cvtps2dq\t{$src, $dst|$dst, $src}",
1633 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001634def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001635 "cvtps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001636 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001637 (memop addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001638// SSE2 packed instructions with XS prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001639def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1640 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1641def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1642 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1643
Evan Cheng64d80e32007-07-19 01:14:50 +00001644def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001645 "cvttps2dq\t{$src, $dst|$dst, $src}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001646 [(set VR128:$dst,
Sean Callanan108934c2009-12-18 00:01:26 +00001647 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001648 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001649def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001650 "cvttps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001651 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001652 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001653 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001654
Evan Cheng470a6ad2006-02-22 02:26:30 +00001655// SSE2 packed instructions with XD prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001656def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001657 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001658 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1659 XD, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001660def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001661 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001662 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001663 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001664 XD, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001665
Evan Cheng64d80e32007-07-19 01:14:50 +00001666def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001667 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001668 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng029d9da2008-03-14 07:46:48 +00001669def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001670 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001671 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001672 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001673
1674// SSE2 instructions without OpSize prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001675def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1676 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1677def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1678 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1679
Evan Cheng64d80e32007-07-19 01:14:50 +00001680def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001681 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001682 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1683 TB, Requires<[HasSSE2]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001684def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001685 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001686 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +00001687 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001688 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001689
Sean Callanan108934c2009-12-18 00:01:26 +00001690def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1691 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1692def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1693 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1694
1695
Evan Cheng64d80e32007-07-19 01:14:50 +00001696def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001697 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001698 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001699def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001700 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001701 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Chengb1938262008-05-23 00:37:07 +00001702 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001703
Evan Chengd2a6d542006-04-12 23:42:44 +00001704// Match intrinsics which expect XMM operand(s).
1705// Aliases for intrinsics
Evan Chenge9083d62008-03-05 08:19:16 +00001706let Constraints = "$src1 = $dst" in {
Evan Chengd2a6d542006-04-12 23:42:44 +00001707def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001708 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001709 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001710 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +00001711 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001712def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001713 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001714 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001715 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1716 (loadi32 addr:$src2)))]>;
1717def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001718 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001719 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001720 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1721 VR128:$src2))]>;
1722def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001723 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001724 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001725 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001726 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001727def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001728 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001729 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001730 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1731 VR128:$src2))]>, XS,
1732 Requires<[HasSSE2]>;
1733def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001734 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001735 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001736 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001737 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +00001738 Requires<[HasSSE2]>;
1739}
1740
Dan Gohman20382522007-07-10 00:05:58 +00001741// Arithmetic
1742
1743/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
Chris Lattner6f987732006-10-07 21:17:13 +00001744///
Dan Gohman20382522007-07-10 00:05:58 +00001745/// In addition, we also have a special variant of the scalar form here to
1746/// represent the associated intrinsic operation. This form is unlike the
1747/// plain scalar form, in that it takes an entire vector (instead of a
1748/// scalar) and leaves the top elements undefined.
1749///
1750/// And, we have a special variant form for a full-vector intrinsic form.
1751///
1752/// These four forms can each have a reg or a mem operand, so there are a
1753/// total of eight "instructions".
1754///
1755multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1756 SDNode OpNode,
1757 Intrinsic F64Int,
1758 Intrinsic V2F64Int,
1759 bit Commutable = 0> {
1760 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001761 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001762 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001763 [(set FR64:$dst, (OpNode FR64:$src))]> {
Chris Lattner6f987732006-10-07 21:17:13 +00001764 let isCommutable = Commutable;
1765 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001766
Dan Gohman20382522007-07-10 00:05:58 +00001767 // Scalar operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001768 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001769 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001770 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001771
Dan Gohman20382522007-07-10 00:05:58 +00001772 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001773 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001774 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001775 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1776 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001777 }
1778
Dan Gohman20382522007-07-10 00:05:58 +00001779 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001780 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001781 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001782 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001783
1784 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001785 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001786 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001787 [(set VR128:$dst, (F64Int VR128:$src))]> {
1788 let isCommutable = Commutable;
1789 }
1790
1791 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001792 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001793 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001794 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1795
1796 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001797 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001798 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001799 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1800 let isCommutable = Commutable;
1801 }
1802
1803 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001804 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001805 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001806 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001807}
Evan Chengffcb95b2006-02-21 19:13:53 +00001808
Dan Gohman20382522007-07-10 00:05:58 +00001809// Square root.
1810defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1811 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1812
1813// There is no f64 version of the reciprocal approximation instructions.
1814
Eric Christopher44b93ff2009-07-31 20:07:27 +00001815//===---------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001816// SSE integer instructions
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001817let ExeDomain = SSEPackedInt in {
Evan Chengbf156d12006-02-21 19:26:52 +00001818
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001819// Move Instructions
Chris Lattnerf77e0372008-01-11 06:59:07 +00001820let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001821def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001822 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001823let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001824def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001825 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001826 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001827let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001828def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001829 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001830 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001831let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001832def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001833 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001834 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001835 XS, Requires<[HasSSE2]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001836let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001837def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001838 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001839 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001840 XS, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001841
Dan Gohman4106f372007-07-18 20:23:34 +00001842// Intrinsic forms of MOVDQU load and store
Dan Gohman15511cf2008-12-03 18:15:48 +00001843let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001844def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001845 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001846 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1847 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001848def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001849 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001850 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1851 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001852
Evan Chenge7b8a8b2008-03-05 08:11:27 +00001853let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001854
Chris Lattner45e123c2006-10-07 19:02:31 +00001855multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1856 bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001857 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001858 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001859 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001860 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1861 let isCommutable = Commutable;
1862 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001863 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001864 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001865 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001866 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001867 (bitconvert (memopv2i64
Sean Callanan108934c2009-12-18 00:01:26 +00001868 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001869}
Chris Lattner8139e282006-10-07 18:39:00 +00001870
Evan Cheng22b942a2008-05-03 00:52:09 +00001871multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1872 string OpcodeStr,
1873 Intrinsic IntId, Intrinsic IntId2> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001874 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001875 (ins VR128:$src1, VR128:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001876 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1877 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00001878 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1879 (ins VR128:$src1, i128mem:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001880 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1881 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001882 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001883 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001884 (ins VR128:$src1, i32i8imm:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00001885 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1886 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1887}
1888
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001889/// PDI_binop_rm - Simple SSE2 binary operator.
1890multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1891 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001892 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001893 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001894 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001895 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1896 let isCommutable = Commutable;
1897 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00001898 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001899 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001900 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001901 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001902 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001903}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001904
1905/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1906///
1907/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1908/// to collapse (bitconvert VT to VT) into its operand.
1909///
1910multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1911 bit Commutable = 0> {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001912 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001913 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001914 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001915 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1916 let isCommutable = Commutable;
1917 }
Eric Christopher44b93ff2009-07-31 20:07:27 +00001918 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00001919 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001920 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00001921 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00001922 (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001923}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001924
Evan Chenge9083d62008-03-05 08:19:16 +00001925} // Constraints = "$src1 = $dst"
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001926} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001927
1928// 128-bit Integer Arithmetic
1929
1930defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1931defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1932defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001933defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001934
Chris Lattner45e123c2006-10-07 19:02:31 +00001935defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1936defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1937defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1938defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001939
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001940defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1941defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1942defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00001943defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001944
Chris Lattner45e123c2006-10-07 19:02:31 +00001945defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1946defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1947defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1948defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001949
Chris Lattner7c47f9a2006-10-07 19:14:49 +00001950defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001951
Chris Lattner45e123c2006-10-07 19:02:31 +00001952defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1953defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1954defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00001955
Chris Lattner45e123c2006-10-07 19:02:31 +00001956defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00001957
Chris Lattner45e123c2006-10-07 19:02:31 +00001958defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1959defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00001960
Chris Lattner77337992006-10-07 07:06:17 +00001961
Chris Lattner45e123c2006-10-07 19:02:31 +00001962defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1963defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1964defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1965defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling3b1259b2009-05-28 02:04:00 +00001966defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00001967
Chris Lattner77337992006-10-07 07:06:17 +00001968
Evan Cheng22b942a2008-05-03 00:52:09 +00001969defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1970 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1971defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1972 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1973defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1974 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001975
Evan Cheng22b942a2008-05-03 00:52:09 +00001976defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1977 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1978defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1979 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00001980defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00001981 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00001982
Evan Cheng22b942a2008-05-03 00:52:09 +00001983defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1984 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00001985defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00001986 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00001987
Chris Lattner6970eda2006-10-07 19:49:05 +00001988// 128-bit logical shifts.
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001989let Constraints = "$src1 = $dst", neverHasSideEffects = 1,
1990 ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001991 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001992 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001993 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001994 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Cheng64d80e32007-07-19 01:14:50 +00001995 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001996 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001997 // PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00001998}
1999
Chris Lattner6970eda2006-10-07 19:49:05 +00002000let Predicates = [HasSSE2] in {
2001 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002002 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002003 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002004 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002005 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2006 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2007 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2008 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002009 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002010 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002011
2012 // Shift up / down and insert zero's.
2013 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002014 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002015 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002016 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002017}
2018
Evan Cheng506d3df2006-03-29 23:07:14 +00002019// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00002020defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2021defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2022defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2023
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002024let Constraints = "$src1 = $dst", ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002025 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002026 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002027 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002028 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2029 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002030
Bill Wendlingddd35322007-05-02 23:11:52 +00002031 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002032 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002033 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002034 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002035 (memopv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002036}
2037
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002038// SSE2 Integer comparison
Bill Wendlingddd35322007-05-02 23:11:52 +00002039defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2040defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2041defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2042defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2043defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2044defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002045
Nate Begeman30a0de92008-07-17 16:51:19 +00002046def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002047 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002048def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002049 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002050def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002051 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002052def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002053 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002054def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002055 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002056def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002057 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2058
Nate Begeman30a0de92008-07-17 16:51:19 +00002059def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002060 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002061def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002062 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002063def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002064 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002065def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002066 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002067def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002068 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002069def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002070 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2071
2072
Evan Cheng506d3df2006-03-29 23:07:14 +00002073// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00002074defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2075defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2076defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002077
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002078let ExeDomain = SSEPackedInt in {
2079
Evan Cheng506d3df2006-03-29 23:07:14 +00002080// Shuffle and unpack instructions
Nate Begemana09008b2009-10-19 02:17:23 +00002081let AddedComplexity = 5 in {
Evan Cheng8703be42006-04-04 19:12:30 +00002082def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002083 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002084 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002085 [(set VR128:$dst, (v4i32 (pshufd:$src2
2086 VR128:$src1, (undef))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002087def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002088 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002089 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002090 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chengc3630942009-12-09 21:00:30 +00002091 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002092 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002093}
Evan Cheng506d3df2006-03-29 23:07:14 +00002094
2095// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002096def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002097 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002098 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002099 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2100 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002101 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002102def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002103 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002104 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002105 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher44b93ff2009-07-31 20:07:27 +00002106 (bc_v8i16 (memopv2i64 addr:$src1)),
2107 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002108 XS, Requires<[HasSSE2]>;
2109
2110// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002111def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman9008ca62009-04-27 18:41:29 +00002112 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002113 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002114 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2115 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002116 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002117def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman9008ca62009-04-27 18:41:29 +00002118 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002119 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002120 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2121 (bc_v8i16 (memopv2i64 addr:$src1)),
2122 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002123 XD, Requires<[HasSSE2]>;
2124
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002125// Unpack instructions
2126multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
2127 PatFrag unp_frag, PatFrag bc_frag> {
2128 def rr : PDI<opc, MRMSrcReg,
2129 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2130 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2131 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
2132 def rm : PDI<opc, MRMSrcMem,
2133 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2134 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2135 [(set VR128:$dst, (unp_frag VR128:$src1,
2136 (bc_frag (memopv2i64
2137 addr:$src2))))]>;
2138}
Evan Chengc60bd972006-03-25 09:37:23 +00002139
Evan Chenge9083d62008-03-05 08:19:16 +00002140let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002141 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2142 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2143 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2144
2145 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2146 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002147 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002148 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002149 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002150 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002151 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002152 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002153 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002154 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002155 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002156 (v2i64 (unpckl VR128:$src1,
2157 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002158
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002159 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2160 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2161 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2162
2163 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2164 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002165 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002166 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002167 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002168 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002169 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002170 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002171 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002172 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002173 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002174 (v2i64 (unpckh VR128:$src1,
2175 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002176}
Evan Cheng82521dd2006-03-21 07:09:35 +00002177
Evan Chengb067a1e2006-03-31 19:22:53 +00002178// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002179def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002180 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002181 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002182 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002183 imm:$src2))]>;
Evan Chenge9083d62008-03-05 08:19:16 +00002184let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002185 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002186 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002187 GR32:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002188 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002189 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002190 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002191 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002192 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002193 i16mem:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002194 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002195 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002196 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2197 imm:$src3))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002198}
2199
Evan Chengc5fb2b12006-03-30 00:33:26 +00002200// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00002201def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002202 "pmovmskb\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002203 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002204
Evan Chengfcf5e212006-04-11 06:57:30 +00002205// Conditional store
Evan Cheng071a2792007-09-11 19:55:27 +00002206let Uses = [EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +00002207def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002208 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +00002209 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Evan Chengfcf5e212006-04-11 06:57:30 +00002210
Evan Cheng1d768642009-02-10 22:06:28 +00002211let Uses = [RDI] in
2212def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2213 "maskmovdqu\t{$mask, $src|$src, $mask}",
2214 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2215
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002216} // ExeDomain = SSEPackedInt
2217
Evan Chengecac9cb2006-03-25 06:03:26 +00002218// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00002219def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2220 "movntpd\t{$src, $dst|$dst, $src}",
2221 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002222let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002223def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2224 "movntdq\t{$src, $dst|$dst, $src}",
2225 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2226def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002227 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002228 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002229 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002230
David Greene8939b0d2010-02-16 20:50:18 +00002231let AddedComplexity = 400 in { // Prefer non-temporal versions
2232def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2233 "movntpd\t{$src, $dst|$dst, $src}",
2234 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
2235
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002236let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002237def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2238 "movntdq\t{$src, $dst|$dst, $src}",
2239 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002240}
2241
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002242// Flush cache
Evan Cheng64d80e32007-07-19 01:14:50 +00002243def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002244 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002245 TB, Requires<[HasSSE2]>;
2246
2247// Load, store, and memory fence
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002248def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002249 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002250def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002251 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002252
Dan Gohman14aaeac2010-05-20 01:35:50 +00002253// Pause. This "instruction" is encoded as "rep; nop", so even though it
Dan Gohmand9c2af52010-05-26 18:03:53 +00002254// was introduced with SSE2, it's backward compatible.
Dan Gohman14aaeac2010-05-20 01:35:50 +00002255def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
2256
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002257//TODO: custom lower this so as to never even generate the noop
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002258def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002259 (i8 0)), (NOOP)>;
2260def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2261def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002262def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002263 (i8 1)), (MFENCE)>;
2264
Evan Chengffea91e2006-03-26 09:53:12 +00002265// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002266// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002267// load of an all-ones value if folding it would be beneficial.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002268let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesen428e1522010-03-30 22:46:55 +00002269 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
Chris Lattner28c1d292010-02-05 21:30:49 +00002270 // FIXME: Change encoding to pseudo.
2271 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002272 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002273
Evan Cheng64d80e32007-07-19 01:14:50 +00002274def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002275 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002276 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002277 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002278def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002279 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002280 [(set VR128:$dst,
2281 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002282
Evan Cheng64d80e32007-07-19 01:14:50 +00002283def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002284 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002285 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2286
Evan Cheng64d80e32007-07-19 01:14:50 +00002287def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002288 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002289 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002290
Evan Cheng11e15b32006-04-03 20:53:28 +00002291// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00002292def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002293 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002294 [(set VR128:$dst,
2295 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2296 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002297def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002298 "movq\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002299 [(store (i64 (vector_extract (v2i64 VR128:$src),
2300 (iPTR 0))), addr:$dst)]>;
2301
Dan Gohman874cada2010-02-28 00:17:42 +00002302def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002303 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
Dan Gohman874cada2010-02-28 00:17:42 +00002304
Evan Cheng64d80e32007-07-19 01:14:50 +00002305def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002306 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002307 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002308 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002309def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002310 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002311 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002312 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002313
Evan Cheng64d80e32007-07-19 01:14:50 +00002314def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002315 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002316 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002317def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002318 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002319 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002320
Evan Cheng397edef2006-04-11 22:28:25 +00002321// Store / copy lower 64-bits of a XMM register.
Evan Cheng64d80e32007-07-19 01:14:50 +00002322def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002323 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng397edef2006-04-11 22:28:25 +00002324 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2325
Evan Cheng017dcc62006-04-21 01:05:10 +00002326// movd / movq to XMM register zero-extends
Evan Cheng7a831ce2007-12-15 03:00:47 +00002327let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002328def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002329 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002330 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002331 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002332// This is X86-64 only.
2333def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2334 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002335 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002336 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002337}
2338
2339let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002340def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002341 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002342 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002343 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002344 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002345
2346def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2347 (MOVZDI2PDIrm addr:$src)>;
2348def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2349 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002350def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2351 (MOVZDI2PDIrm addr:$src)>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002352
Evan Cheng64d80e32007-07-19 01:14:50 +00002353def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002354 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002355 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002356 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002357 (loadi64 addr:$src))))))]>, XS,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002358 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002359
Evan Chengc36c0ab2008-05-22 18:56:56 +00002360def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2361 (MOVZQI2PQIrm addr:$src)>;
2362def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2363 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002364def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002365}
Evan Chengd880b972008-05-09 21:53:03 +00002366
Evan Cheng7a831ce2007-12-15 03:00:47 +00002367// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2368// IA32 document. movq xmm1, xmm2 does clear the high bits.
2369let AddedComplexity = 15 in
2370def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2371 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002372 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002373 XS, Requires<[HasSSE2]>;
2374
Evan Cheng8e8de682008-05-20 18:24:47 +00002375let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002376def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2377 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002378 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002379 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002380 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002381
Evan Cheng8e8de682008-05-20 18:24:47 +00002382def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2383 (MOVZPQILo2PQIrm addr:$src)>;
2384}
2385
Sean Callanan108934c2009-12-18 00:01:26 +00002386// Instructions for the disassembler
2387// xr = XMM register
2388// xm = mem64
2389
2390def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2391 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2392
Eric Christopher44b93ff2009-07-31 20:07:27 +00002393//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002394// SSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002395//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002396
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00002397// Conversion Instructions
2398def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2399 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2400def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2401 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
2402def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
2403 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2404def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2405 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
2406
Bill Wendlingddd35322007-05-02 23:11:52 +00002407// Move Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00002408def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002409 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002410 [(set VR128:$dst, (v4f32 (movshdup
2411 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002412def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002413 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002414 [(set VR128:$dst, (movshdup
2415 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002416
Evan Cheng64d80e32007-07-19 01:14:50 +00002417def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002418 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002419 [(set VR128:$dst, (v4f32 (movsldup
2420 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002421def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002422 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002423 [(set VR128:$dst, (movsldup
2424 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002425
Evan Cheng64d80e32007-07-19 01:14:50 +00002426def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002427 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002428 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002429def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002430 "movddup\t{$src, $dst|$dst, $src}",
Evan Cheng0b457f02008-09-25 20:50:48 +00002431 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002432 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2433 (undef))))]>;
Evan Cheng0b457f02008-09-25 20:50:48 +00002434
Nate Begeman9008ca62009-04-27 18:41:29 +00002435def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2436 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002437 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002438
2439let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002440def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002441 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002442def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2443 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2444def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2445 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2446def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2447 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2448}
Bill Wendlingddd35322007-05-02 23:11:52 +00002449
2450// Arithmetic
Evan Chenge9083d62008-03-05 08:19:16 +00002451let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002452 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002453 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002454 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002455 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2456 VR128:$src2))]>;
2457 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002458 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002459 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002460 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002461 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002462 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002463 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002464 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002465 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2466 VR128:$src2))]>;
2467 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002468 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002469 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002470 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002471 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002472}
2473
Evan Cheng64d80e32007-07-19 01:14:50 +00002474def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002475 "lddqu\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002476 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2477
2478// Horizontal ops
2479class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002480 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002481 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002482 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2483class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002484 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002485 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002486 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002487class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002488 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002489 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002490 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2491class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002492 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002493 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002494 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002495
Evan Chenge9083d62008-03-05 08:19:16 +00002496let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002497 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2498 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2499 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2500 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2501 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2502 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2503 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2504 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2505}
2506
2507// Thread synchronization
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002508def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Bill Wendlingddd35322007-05-02 23:11:52 +00002509 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002510def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Bill Wendlingddd35322007-05-02 23:11:52 +00002511 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2512
2513// vector_shuffle v1, <undef> <1, 1, 3, 3>
2514let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002515def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002516 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2517let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002518def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002519 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2520
2521// vector_shuffle v1, <undef> <0, 0, 2, 2>
2522let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002523 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002524 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2525let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002526 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002527 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2528
Eric Christopher44b93ff2009-07-31 20:07:27 +00002529//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002530// SSSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002531//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002532
Bill Wendling76d708b2007-08-10 06:22:27 +00002533/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begemanfea2be52008-02-09 23:46:37 +00002534multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2535 Intrinsic IntId64, Intrinsic IntId128> {
2536 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2537 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2538 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002539
Nate Begemanfea2be52008-02-09 23:46:37 +00002540 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2541 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2542 [(set VR64:$dst,
2543 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2544
2545 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2546 (ins VR128:$src),
2547 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2548 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2549 OpSize;
2550
2551 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2552 (ins i128mem:$src),
2553 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2554 [(set VR128:$dst,
2555 (IntId128
2556 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00002557}
2558
Bill Wendling76d708b2007-08-10 06:22:27 +00002559/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begemanfea2be52008-02-09 23:46:37 +00002560multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2561 Intrinsic IntId64, Intrinsic IntId128> {
2562 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2563 (ins VR64:$src),
2564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2565 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002566
Nate Begemanfea2be52008-02-09 23:46:37 +00002567 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2568 (ins i64mem:$src),
2569 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2570 [(set VR64:$dst,
2571 (IntId64
2572 (bitconvert (memopv4i16 addr:$src))))]>;
2573
2574 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2575 (ins VR128:$src),
2576 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2577 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2578 OpSize;
2579
2580 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2581 (ins i128mem:$src),
2582 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2583 [(set VR128:$dst,
2584 (IntId128
2585 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002586}
2587
2588/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begemanfea2be52008-02-09 23:46:37 +00002589multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2590 Intrinsic IntId64, Intrinsic IntId128> {
2591 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2592 (ins VR64:$src),
2593 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2594 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002595
Nate Begemanfea2be52008-02-09 23:46:37 +00002596 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2597 (ins i64mem:$src),
2598 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2599 [(set VR64:$dst,
2600 (IntId64
2601 (bitconvert (memopv2i32 addr:$src))))]>;
2602
2603 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2604 (ins VR128:$src),
2605 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2606 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2607 OpSize;
2608
2609 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2610 (ins i128mem:$src),
2611 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2612 [(set VR128:$dst,
2613 (IntId128
2614 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002615}
2616
2617defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2618 int_x86_ssse3_pabs_b,
2619 int_x86_ssse3_pabs_b_128>;
2620defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2621 int_x86_ssse3_pabs_w,
2622 int_x86_ssse3_pabs_w_128>;
2623defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2624 int_x86_ssse3_pabs_d,
2625 int_x86_ssse3_pabs_d_128>;
2626
2627/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Chenge9083d62008-03-05 08:19:16 +00002628let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002629 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2630 Intrinsic IntId64, Intrinsic IntId128,
2631 bit Commutable = 0> {
2632 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2633 (ins VR64:$src1, VR64:$src2),
2634 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2635 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2636 let isCommutable = Commutable;
2637 }
2638 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2639 (ins VR64:$src1, i64mem:$src2),
2640 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2641 [(set VR64:$dst,
2642 (IntId64 VR64:$src1,
2643 (bitconvert (memopv8i8 addr:$src2))))]>;
2644
2645 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2646 (ins VR128:$src1, VR128:$src2),
2647 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2648 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2649 OpSize {
2650 let isCommutable = Commutable;
2651 }
2652 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2653 (ins VR128:$src1, i128mem:$src2),
2654 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2655 [(set VR128:$dst,
2656 (IntId128 VR128:$src1,
2657 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2658 }
2659}
2660
2661/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Chenge9083d62008-03-05 08:19:16 +00002662let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002663 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2664 Intrinsic IntId64, Intrinsic IntId128,
2665 bit Commutable = 0> {
2666 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2667 (ins VR64:$src1, VR64:$src2),
2668 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2669 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2670 let isCommutable = Commutable;
2671 }
2672 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2673 (ins VR64:$src1, i64mem:$src2),
2674 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2675 [(set VR64:$dst,
2676 (IntId64 VR64:$src1,
2677 (bitconvert (memopv4i16 addr:$src2))))]>;
2678
2679 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2680 (ins VR128:$src1, VR128:$src2),
2681 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2682 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2683 OpSize {
2684 let isCommutable = Commutable;
2685 }
2686 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2687 (ins VR128:$src1, i128mem:$src2),
2688 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2689 [(set VR128:$dst,
2690 (IntId128 VR128:$src1,
2691 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2692 }
2693}
2694
2695/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Chenge9083d62008-03-05 08:19:16 +00002696let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002697 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2698 Intrinsic IntId64, Intrinsic IntId128,
2699 bit Commutable = 0> {
2700 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2701 (ins VR64:$src1, VR64:$src2),
2702 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2703 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2704 let isCommutable = Commutable;
2705 }
2706 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2707 (ins VR64:$src1, i64mem:$src2),
2708 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2709 [(set VR64:$dst,
2710 (IntId64 VR64:$src1,
2711 (bitconvert (memopv2i32 addr:$src2))))]>;
2712
2713 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2714 (ins VR128:$src1, VR128:$src2),
2715 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2716 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2717 OpSize {
2718 let isCommutable = Commutable;
2719 }
2720 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2721 (ins VR128:$src1, i128mem:$src2),
2722 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2723 [(set VR128:$dst,
2724 (IntId128 VR128:$src1,
2725 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2726 }
2727}
2728
Chris Lattner65de1b92010-04-17 07:38:24 +00002729let ImmT = NoImm in { // None of these have i8 immediate fields.
Bill Wendling76d708b2007-08-10 06:22:27 +00002730defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2731 int_x86_ssse3_phadd_w,
Evan Cheng4e444432008-06-16 21:16:24 +00002732 int_x86_ssse3_phadd_w_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002733defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2734 int_x86_ssse3_phadd_d,
Evan Cheng4e444432008-06-16 21:16:24 +00002735 int_x86_ssse3_phadd_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002736defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2737 int_x86_ssse3_phadd_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002738 int_x86_ssse3_phadd_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002739defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2740 int_x86_ssse3_phsub_w,
2741 int_x86_ssse3_phsub_w_128>;
2742defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2743 int_x86_ssse3_phsub_d,
2744 int_x86_ssse3_phsub_d_128>;
2745defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2746 int_x86_ssse3_phsub_sw,
2747 int_x86_ssse3_phsub_sw_128>;
2748defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2749 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002750 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002751defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2752 int_x86_ssse3_pmul_hr_sw,
2753 int_x86_ssse3_pmul_hr_sw_128, 1>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002754
Bill Wendling76d708b2007-08-10 06:22:27 +00002755defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2756 int_x86_ssse3_pshuf_b,
2757 int_x86_ssse3_pshuf_b_128>;
2758defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2759 int_x86_ssse3_psign_b,
2760 int_x86_ssse3_psign_b_128>;
2761defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2762 int_x86_ssse3_psign_w,
2763 int_x86_ssse3_psign_w_128>;
Evan Chenged7f56b2009-05-28 18:48:53 +00002764defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling76d708b2007-08-10 06:22:27 +00002765 int_x86_ssse3_psign_d,
2766 int_x86_ssse3_psign_d_128>;
Chris Lattner65de1b92010-04-17 07:38:24 +00002767}
Bill Wendling76d708b2007-08-10 06:22:27 +00002768
Eric Christophercff6f852010-04-15 01:40:20 +00002769// palignr patterns.
Evan Chenge9083d62008-03-05 08:19:16 +00002770let Constraints = "$src1 = $dst" in {
Bill Wendlingae9671b2007-08-10 09:00:17 +00002771 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002772 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002773 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002774 []>;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002775 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002776 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002777 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002778 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002779
Bill Wendlingae9671b2007-08-10 09:00:17 +00002780 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002781 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002782 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002783 []>, OpSize;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002784 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002785 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002786 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002787 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002788}
Bill Wendlingddd35322007-05-02 23:11:52 +00002789
Eric Christopher6d972fd2010-04-20 00:59:54 +00002790let AddedComplexity = 5 in {
2791
Eric Christophercff6f852010-04-15 01:40:20 +00002792def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
2793 (PALIGNR64rr VR64:$src2, VR64:$src1,
2794 (SHUFFLE_get_palign_imm VR64:$src3))>,
2795 Requires<[HasSSSE3]>;
2796def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
2797 (PALIGNR64rr VR64:$src2, VR64:$src1,
2798 (SHUFFLE_get_palign_imm VR64:$src3))>,
2799 Requires<[HasSSSE3]>;
2800def : Pat<(v2f32 (palign:$src3 VR64:$src1, VR64:$src2)),
2801 (PALIGNR64rr VR64:$src2, VR64:$src1,
2802 (SHUFFLE_get_palign_imm VR64:$src3))>,
2803 Requires<[HasSSSE3]>;
2804def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
2805 (PALIGNR64rr VR64:$src2, VR64:$src1,
2806 (SHUFFLE_get_palign_imm VR64:$src3))>,
2807 Requires<[HasSSSE3]>;
2808def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
2809 (PALIGNR64rr VR64:$src2, VR64:$src1,
2810 (SHUFFLE_get_palign_imm VR64:$src3))>,
2811 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00002812
Nate Begemana09008b2009-10-19 02:17:23 +00002813def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2814 (PALIGNR128rr VR128:$src2, VR128:$src1,
2815 (SHUFFLE_get_palign_imm VR128:$src3))>,
2816 Requires<[HasSSSE3]>;
2817def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2818 (PALIGNR128rr VR128:$src2, VR128:$src1,
2819 (SHUFFLE_get_palign_imm VR128:$src3))>,
2820 Requires<[HasSSSE3]>;
2821def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2822 (PALIGNR128rr VR128:$src2, VR128:$src1,
2823 (SHUFFLE_get_palign_imm VR128:$src3))>,
2824 Requires<[HasSSSE3]>;
2825def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2826 (PALIGNR128rr VR128:$src2, VR128:$src1,
2827 (SHUFFLE_get_palign_imm VR128:$src3))>,
2828 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002829}
Nate Begemana09008b2009-10-19 02:17:23 +00002830
Nate Begemanb9a47b82009-02-23 08:49:38 +00002831def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2832 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2833def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2834 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2835
Eric Christopher44b93ff2009-07-31 20:07:27 +00002836//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002837// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00002838//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002839
Eric Christopher44b93ff2009-07-31 20:07:27 +00002840// extload f32 -> f64. This matches load+fextend because we have a hack in
2841// the isel (PreprocessForFPConvert) that can introduce loads after dag
2842// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00002843// Since these loads aren't folded into the fextend, we have to match it
2844// explicitly here.
2845let Predicates = [HasSSE2] in
2846 def : Pat<(fextend (loadf32 addr:$src)),
2847 (CVTSS2SDrm addr:$src)>;
2848
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002849// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00002850let Predicates = [HasSSE2] in {
2851 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2852 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2853 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2854 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2855 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2856 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2857 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2858 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2859 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2860 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2861 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2862 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2863 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2864 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2865 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2866 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2867 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2868 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2869 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2870 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2871 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2872 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2873 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2874 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2875 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2876 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2877 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2878 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2879 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2880 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2881}
Evan Chengb9df0ca2006-03-22 02:53:00 +00002882
Evan Cheng017dcc62006-04-21 01:05:10 +00002883// Move scalar to XMM zero-extended
2884// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00002885let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00002886// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00002887def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002888 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002889def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002890 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00002891def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002892 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002893 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00002894def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002895 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002896 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002897}
Evan Chengbc4832b2006-03-24 23:15:12 +00002898
Evan Chengb9df0ca2006-03-22 02:53:00 +00002899// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002900let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002901def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002902 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002903def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00002904 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002905def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002906 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002907def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00002908 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002909}
Evan Cheng475aecf2006-03-29 03:04:49 +00002910
Evan Chengb7a5c522006-04-18 21:55:35 +00002911// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00002912def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
2913 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00002914 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002915let AddedComplexity = 5 in
2916def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
2917 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
2918 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002919// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00002920def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002921 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 (SHUFFLE_get_shuf_imm VR128:$src3))>,
2923 Requires<[HasSSE2]>;
2924// Special unary SHUFPDrri case.
2925def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002926 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002928 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002929// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00002930def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
2931 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002932 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00002933
Evan Cheng3d60df42006-04-10 22:35:16 +00002934// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002935def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002936 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00002938 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002939def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002940 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00002942 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002943// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00002944def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002945 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002947 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002948
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002949// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00002950let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
2952 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002953 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002954def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
2955 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002956 Requires<[OptForSpeed, HasSSE2]>;
2957}
Evan Chengfd111b52006-04-19 21:15:24 +00002958let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002959def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002960 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002961def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002962 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002963def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002964 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002965def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002966 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00002967}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002968
Evan Cheng174f8032007-05-17 18:44:37 +00002969// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00002970let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002971def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
2972 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002973 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002974def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
2975 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00002976 Requires<[OptForSpeed, HasSSE2]>;
2977}
Evan Cheng174f8032007-05-17 18:44:37 +00002978let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002979def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002980 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002981def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002982 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002983def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002984 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00002985def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00002986 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00002987}
2988
Evan Chengb7a75a52008-09-26 23:41:32 +00002989let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002990// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00002991def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002992 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002993
2994// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00002995def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00002996 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002997
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002998// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00002999def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003000 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003001def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003002 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003003}
Evan Cheng9d09b892006-05-31 00:51:37 +00003004
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003005let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003006// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003007def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003008 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003009def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003010 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003011def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003012 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003013def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003014 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003015}
Evan Cheng64e97692006-04-24 21:58:20 +00003016
Evan Chengcd0baf22008-05-23 21:23:16 +00003017// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003018def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003019 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003020def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003021 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003022def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3023 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003024 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003025def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003026 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003027
Evan Chengf2ea84a2006-10-09 21:42:15 +00003028let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003029// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003030def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003031 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003032 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003033def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003034 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003035 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003036
Dan Gohman874cada2010-02-28 00:17:42 +00003037// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003038def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003039 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003040 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003041def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003042 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003043 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003044}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003045
Eli Friedman7e2242b2009-06-19 07:00:55 +00003046// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3047// fall back to this for SSE1)
3048def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003049 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003050 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003051
Evan Chenga7fc6422006-04-24 23:34:56 +00003052// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003053def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003054 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003055
Evan Cheng2c3ae372006-04-12 21:21:57 +00003056// Some special case pandn patterns.
3057def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3058 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003059 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003060def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3061 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003062 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003063def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3064 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003065 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003066
Evan Cheng2c3ae372006-04-12 21:21:57 +00003067def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003068 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003069 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003070def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003071 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003072 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003073def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003074 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003075 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003076
Nate Begemanb348d182007-11-17 03:58:34 +00003077// vector -> vector casts
3078def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3079 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3080def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3081 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003082def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3083 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3084def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3085 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003086
Evan Chengb4162fd2007-07-20 00:27:43 +00003087// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003088def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003089 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003090def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003091 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003092def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003093 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003094def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003095 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003096
3097def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003098 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003099def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003100 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003101def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003102 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003103def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003104 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003105def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003106 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003107def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003108 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003109def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003110 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003111def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003112 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003113
Nate Begeman63ec90a2008-02-03 07:18:54 +00003114//===----------------------------------------------------------------------===//
3115// SSE4.1 Instructions
3116//===----------------------------------------------------------------------===//
3117
Dale Johannesene397acc2008-10-10 23:51:03 +00003118multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003119 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003120 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003121 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00003122 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00003123 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00003124 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003125 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003126 !strconcat(OpcodeStr,
3127 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003128 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3129 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003130
3131 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00003132 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003133 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003134 !strconcat(OpcodeStr,
3135 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003136 [(set VR128:$dst,
3137 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00003138 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00003139 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003140
Nate Begeman63ec90a2008-02-03 07:18:54 +00003141 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00003142 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003143 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003144 !strconcat(OpcodeStr,
3145 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003146 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3147 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003148
3149 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00003150 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003151 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003152 !strconcat(OpcodeStr,
3153 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003154 [(set VR128:$dst,
3155 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003156 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003157}
3158
Dale Johannesene397acc2008-10-10 23:51:03 +00003159let Constraints = "$src1 = $dst" in {
3160multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3161 string OpcodeStr,
3162 Intrinsic F32Int,
3163 Intrinsic F64Int> {
3164 // Intrinsic operation, reg.
3165 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003166 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003167 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3168 !strconcat(OpcodeStr,
3169 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003170 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003171 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3172 OpSize;
3173
3174 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00003175 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3176 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003177 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003178 !strconcat(OpcodeStr,
Dale Johannesene397acc2008-10-10 23:51:03 +00003179 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003180 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003181 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3182 OpSize;
3183
3184 // Intrinsic operation, reg.
3185 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003186 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003187 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3188 !strconcat(OpcodeStr,
3189 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003190 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003191 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3192 OpSize;
3193
3194 // Intrinsic operation, mem.
3195 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003196 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003197 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3198 !strconcat(OpcodeStr,
3199 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003200 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003201 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3202 OpSize;
3203}
3204}
3205
Nate Begeman63ec90a2008-02-03 07:18:54 +00003206// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesene397acc2008-10-10 23:51:03 +00003207defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3208 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3209defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3210 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003211
3212// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3213multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3214 Intrinsic IntId128> {
3215 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3216 (ins VR128:$src),
3217 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3218 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3219 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3220 (ins i128mem:$src),
3221 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3222 [(set VR128:$dst,
3223 (IntId128
3224 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3225}
3226
3227defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3228 int_x86_sse41_phminposuw>;
3229
3230/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003231let Constraints = "$src1 = $dst" in {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003232 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3233 Intrinsic IntId128, bit Commutable = 0> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003234 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3235 (ins VR128:$src1, VR128:$src2),
3236 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3237 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3238 OpSize {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003239 let isCommutable = Commutable;
3240 }
Nate Begemanfea2be52008-02-09 23:46:37 +00003241 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3242 (ins VR128:$src1, i128mem:$src2),
3243 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3244 [(set VR128:$dst,
3245 (IntId128 VR128:$src1,
3246 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003247 }
3248}
3249
3250defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3251 int_x86_sse41_pcmpeqq, 1>;
3252defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3253 int_x86_sse41_packusdw, 0>;
3254defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3255 int_x86_sse41_pminsb, 1>;
3256defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3257 int_x86_sse41_pminsd, 1>;
3258defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3259 int_x86_sse41_pminud, 1>;
3260defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3261 int_x86_sse41_pminuw, 1>;
3262defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3263 int_x86_sse41_pmaxsb, 1>;
3264defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3265 int_x86_sse41_pmaxsd, 1>;
3266defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3267 int_x86_sse41_pmaxud, 1>;
3268defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3269 int_x86_sse41_pmaxuw, 1>;
Nate Begeman204e84e2008-02-04 06:00:24 +00003270
Mon P Wangaf9b9522008-12-18 21:42:19 +00003271defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3272
Nate Begeman30a0de92008-07-17 16:51:19 +00003273def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3274 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3275def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3276 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3277
Nate Begeman1426d522008-02-09 01:38:08 +00003278/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003279let Constraints = "$src1 = $dst" in {
Dan Gohman0b924dc2008-05-23 17:49:40 +00003280 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3281 SDNode OpNode, Intrinsic IntId128,
3282 bit Commutable = 0> {
Nate Begeman1426d522008-02-09 01:38:08 +00003283 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3284 (ins VR128:$src1, VR128:$src2),
3285 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman0b924dc2008-05-23 17:49:40 +00003286 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3287 VR128:$src2))]>, OpSize {
Nate Begeman1426d522008-02-09 01:38:08 +00003288 let isCommutable = Commutable;
3289 }
3290 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3291 (ins VR128:$src1, VR128:$src2),
3292 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3293 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3294 OpSize {
3295 let isCommutable = Commutable;
3296 }
3297 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3298 (ins VR128:$src1, i128mem:$src2),
3299 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3300 [(set VR128:$dst,
Chris Lattner1a7d0872010-02-18 06:33:42 +00003301 (OpVT (OpNode VR128:$src1, (memop addr:$src2))))]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003302 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3303 (ins VR128:$src1, i128mem:$src2),
3304 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3305 [(set VR128:$dst,
Evan Chengb1938262008-05-23 00:37:07 +00003306 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman1426d522008-02-09 01:38:08 +00003307 OpSize;
3308 }
3309}
Eric Christopher8258d0b2010-03-30 18:49:01 +00003310
3311/// SS48I_binop_rm - Simple SSE41 binary operator.
3312let Constraints = "$src1 = $dst" in {
3313multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3314 ValueType OpVT, bit Commutable = 0> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003315 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003316 (ins VR128:$src1, VR128:$src2),
3317 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3318 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
3319 OpSize {
3320 let isCommutable = Commutable;
3321 }
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003322 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Eric Christopher8258d0b2010-03-30 18:49:01 +00003323 (ins VR128:$src1, i128mem:$src2),
3324 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3325 [(set VR128:$dst, (OpNode VR128:$src1,
3326 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
3327 OpSize;
3328}
3329}
3330
3331defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32, 1>;
Nate Begeman1426d522008-02-09 01:38:08 +00003332
Evan Cheng172b7942008-03-14 07:39:27 +00003333/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Chenge9083d62008-03-05 08:19:16 +00003334let Constraints = "$src1 = $dst" in {
Nate Begeman204e84e2008-02-04 06:00:24 +00003335 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3336 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng172b7942008-03-14 07:39:27 +00003337 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003338 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003339 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003340 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003341 [(set VR128:$dst,
Nate Begemanfea2be52008-02-09 23:46:37 +00003342 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3343 OpSize {
Nate Begeman204e84e2008-02-04 06:00:24 +00003344 let isCommutable = Commutable;
3345 }
Evan Cheng172b7942008-03-14 07:39:27 +00003346 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003347 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3348 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003349 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begemanfea2be52008-02-09 23:46:37 +00003350 [(set VR128:$dst,
3351 (IntId128 VR128:$src1,
3352 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3353 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00003354 }
3355}
3356
3357defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3358 int_x86_sse41_blendps, 0>;
3359defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3360 int_x86_sse41_blendpd, 0>;
3361defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3362 int_x86_sse41_pblendw, 0>;
3363defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3364 int_x86_sse41_dpps, 1>;
3365defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3366 int_x86_sse41_dppd, 1>;
3367defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Eric Christopher419e2232010-04-08 00:52:02 +00003368 int_x86_sse41_mpsadbw, 0>;
Nate Begeman1426d522008-02-09 01:38:08 +00003369
Nate Begemanfea2be52008-02-09 23:46:37 +00003370
Evan Cheng172b7942008-03-14 07:39:27 +00003371/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003372let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00003373 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3374 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3375 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003376 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003377 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3378 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3379 OpSize;
3380
3381 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3382 (ins VR128:$src1, i128mem:$src2),
3383 !strconcat(OpcodeStr,
3384 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3385 [(set VR128:$dst,
3386 (IntId VR128:$src1,
3387 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3388 }
3389}
3390
3391defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3392defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3393defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3394
3395
Nate Begemanfea2be52008-02-09 23:46:37 +00003396multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3397 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3398 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3399 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3400
3401 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3402 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003403 [(set VR128:$dst,
3404 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3405 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003406}
3407
3408defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3409defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3410defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3411defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3412defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3413defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3414
Evan Chengca57f782008-09-24 23:27:55 +00003415// Common patterns involving scalar load.
3416def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3417 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3418def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3419 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3420
3421def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3422 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3423def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3424 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3425
3426def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3427 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3428def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3429 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3430
3431def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3432 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3433def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3434 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3435
3436def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3437 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3438def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3439 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3440
3441def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3442 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3443def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3444 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3445
3446
Nate Begemanfea2be52008-02-09 23:46:37 +00003447multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3448 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3449 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3450 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3451
3452 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3453 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003454 [(set VR128:$dst,
3455 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3456 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003457}
3458
3459defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3460defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3461defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3462defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3463
Evan Chengca57f782008-09-24 23:27:55 +00003464// Common patterns involving scalar load
3465def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003466 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003467def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003468 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003469
3470def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003471 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003472def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003473 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003474
3475
Nate Begemanfea2be52008-02-09 23:46:37 +00003476multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3477 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3478 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3479 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3480
Evan Chengca57f782008-09-24 23:27:55 +00003481 // Expecting a i16 load any extended to i32 value.
Nate Begemanfea2be52008-02-09 23:46:37 +00003482 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3483 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003484 [(set VR128:$dst, (IntId (bitconvert
3485 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3486 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003487}
3488
3489defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman9d47b8d2009-06-06 05:55:37 +00003490defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003491
Evan Chengca57f782008-09-24 23:27:55 +00003492// Common patterns involving scalar load
3493def : Pat<(int_x86_sse41_pmovsxbq
3494 (bitconvert (v4i32 (X86vzmovl
3495 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003496 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003497
3498def : Pat<(int_x86_sse41_pmovzxbq
3499 (bitconvert (v4i32 (X86vzmovl
3500 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003501 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003502
Nate Begemanfea2be52008-02-09 23:46:37 +00003503
Nate Begeman14d12ca2008-02-11 04:19:36 +00003504/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3505multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003506 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003507 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003508 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003509 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003510 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3511 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003512 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003513 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003514 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003515 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003516 []>, OpSize;
3517// FIXME:
3518// There's an AssertZext in the way of writing the store pattern
3519// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begemanfea2be52008-02-09 23:46:37 +00003520}
3521
Nate Begeman14d12ca2008-02-11 04:19:36 +00003522defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003523
Nate Begeman14d12ca2008-02-11 04:19:36 +00003524
3525/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3526multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003527 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003528 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003529 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003530 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3531 []>, OpSize;
3532// FIXME:
3533// There's an AssertZext in the way of writing the store pattern
3534// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3535}
3536
3537defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3538
3539
3540/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3541multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003542 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003543 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003544 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003545 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3546 [(set GR32:$dst,
3547 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003548 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003549 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003550 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003551 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3552 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3553 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003554}
3555
Nate Begeman14d12ca2008-02-11 04:19:36 +00003556defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman1426d522008-02-09 01:38:08 +00003557
Nate Begeman14d12ca2008-02-11 04:19:36 +00003558
Evan Cheng62a3f152008-03-24 21:52:23 +00003559/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3560/// destination
Nate Begeman14d12ca2008-02-11 04:19:36 +00003561multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003562 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003563 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003564 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003565 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman171c11e2008-04-16 02:32:24 +00003566 [(set GR32:$dst,
3567 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng62a3f152008-03-24 21:52:23 +00003568 OpSize;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003569 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003570 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003571 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003572 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng62a3f152008-03-24 21:52:23 +00003573 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begemanfea2be52008-02-09 23:46:37 +00003574 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003575}
3576
Nate Begeman14d12ca2008-02-11 04:19:36 +00003577defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003578
Dan Gohmand9ced092008-08-08 18:30:21 +00003579// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3580def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3581 imm:$src2))),
3582 addr:$dst),
3583 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3584 Requires<[HasSSE41]>;
3585
Evan Chenge9083d62008-03-05 08:19:16 +00003586let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003587 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003588 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003589 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003590 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003591 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003592 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003593 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003594 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003595 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3596 !strconcat(OpcodeStr,
3597 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003598 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003599 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3600 imm:$src3))]>, OpSize;
3601 }
3602}
3603
3604defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3605
Evan Chenge9083d62008-03-05 08:19:16 +00003606let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003607 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003608 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003609 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003610 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003611 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003612 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003613 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3614 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003615 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003616 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3617 !strconcat(OpcodeStr,
3618 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003619 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003620 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3621 imm:$src3)))]>, OpSize;
3622 }
3623}
3624
3625defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3626
Eric Christopher1e5cdea2009-07-23 02:22:41 +00003627// insertps has a few different modes, there's the first two here below which
3628// are optimized inserts that won't zero arbitrary elements in the destination
3629// vector. The next one matches the intrinsic and could zero arbitrary elements
3630// in the target vector.
Evan Chenge9083d62008-03-05 08:19:16 +00003631let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003632 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherfbd66872009-07-24 00:33:09 +00003633 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3634 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003635 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003636 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003637 [(set VR128:$dst,
3638 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003639 OpSize;
Eric Christopherfbd66872009-07-24 00:33:09 +00003640 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003641 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3642 !strconcat(OpcodeStr,
3643 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003644 [(set VR128:$dst,
Eric Christopherfbd66872009-07-24 00:33:09 +00003645 (X86insrtps VR128:$src1,
3646 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003647 imm:$src3))]>, OpSize;
3648 }
3649}
3650
Evan Cheng7aae8762008-03-26 08:11:49 +00003651defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003652
Eric Christopherfbd66872009-07-24 00:33:09 +00003653def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3654 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3655
Eric Christopher71c67532009-07-29 00:28:05 +00003656// ptest instruction we'll lower to this in X86ISelLowering primarily from
3657// the intel intrinsic that corresponds to this.
Nate Begemanbc4efb82008-03-16 21:14:46 +00003658let Defs = [EFLAGS] in {
3659def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003660 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003661 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
3662 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003663def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003664 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003665 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
3666 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003667}
3668
3669def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3670 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00003671 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3672 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00003673
Eric Christopherb120ab42009-08-18 22:50:32 +00003674
3675//===----------------------------------------------------------------------===//
3676// SSE4.2 Instructions
3677//===----------------------------------------------------------------------===//
3678
Nate Begeman30a0de92008-07-17 16:51:19 +00003679/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3680let Constraints = "$src1 = $dst" in {
3681 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3682 Intrinsic IntId128, bit Commutable = 0> {
3683 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3684 (ins VR128:$src1, VR128:$src2),
3685 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3686 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3687 OpSize {
3688 let isCommutable = Commutable;
3689 }
3690 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3691 (ins VR128:$src1, i128mem:$src2),
3692 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3693 [(set VR128:$dst,
3694 (IntId128 VR128:$src1,
3695 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3696 }
3697}
3698
Nate Begemane99b2552008-07-17 17:04:58 +00003699defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00003700
3701def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3702 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3703def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3704 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003705
3706// crc intrinsic instruction
3707// This set of instructions are only rm, the only difference is the size
3708// of r and m.
3709let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00003710 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003711 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003712 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003713 [(set GR32:$dst,
3714 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003715 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003716 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003717 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003718 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003719 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003720 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003721 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003722 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003723 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003724 [(set GR32:$dst,
3725 (int_x86_sse42_crc32_16 GR32:$src1,
3726 (load addr:$src2)))]>,
3727 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003728 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003729 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003730 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003731 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00003732 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003733 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003734 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003735 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003736 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003737 [(set GR32:$dst,
3738 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003739 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003740 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003741 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003742 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003743 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003744 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
3745 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
3746 (ins GR64:$src1, i8mem:$src2),
3747 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003748 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003749 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003750 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003751 REX_W;
3752 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
3753 (ins GR64:$src1, GR8:$src2),
3754 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003755 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003756 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
3757 REX_W;
3758 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
3759 (ins GR64:$src1, i64mem:$src2),
3760 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3761 [(set GR64:$dst,
3762 (int_x86_sse42_crc64_64 GR64:$src1,
3763 (load addr:$src2)))]>,
3764 REX_W;
3765 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
3766 (ins GR64:$src1, GR64:$src2),
3767 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3768 [(set GR64:$dst,
3769 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
3770 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003771}
Eric Christopherb120ab42009-08-18 22:50:32 +00003772
3773// String/text processing instructions.
Dan Gohman533297b2009-10-29 18:10:34 +00003774let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003775def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003776 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3777 "#PCMPISTRM128rr PSEUDO!",
3778 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3779 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003780def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003781 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3782 "#PCMPISTRM128rm PSEUDO!",
3783 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3784 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003785}
3786
3787let Defs = [XMM0, EFLAGS] in {
3788def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003789 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3790 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003791def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003792 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3793 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003794}
3795
Sean Callanan108934c2009-12-18 00:01:26 +00003796let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003797def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003798 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3799 "#PCMPESTRM128rr PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003800 [(set VR128:$dst,
3801 (int_x86_sse42_pcmpestrm128
Sean Callanan108934c2009-12-18 00:01:26 +00003802 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3803
Eric Christopherb120ab42009-08-18 22:50:32 +00003804def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003805 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3806 "#PCMPESTRM128rm PSEUDO!",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003807 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3808 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003809 OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003810}
3811
3812let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callanan47234e62009-08-20 18:24:27 +00003813def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003814 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3815 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callanan47234e62009-08-20 18:24:27 +00003816def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003817 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3818 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003819}
3820
3821let Defs = [ECX, EFLAGS] in {
3822 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003823 def rr : SS42AI<0x63, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003824 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3825 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3826 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3827 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003828 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003829 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3830 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3831 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3832 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003833 }
3834}
3835
3836defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3837defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3838defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3839defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3840defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3841defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3842
3843let Defs = [ECX, EFLAGS] in {
3844let Uses = [EAX, EDX] in {
3845 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3846 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003847 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3848 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3849 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
3850 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003851 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003852 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3853 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003854 [(set ECX,
Sean Callanan108934c2009-12-18 00:01:26 +00003855 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
3856 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003857 }
3858}
3859}
3860
3861defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
3862defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
3863defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
3864defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
3865defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
3866defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003867
3868//===----------------------------------------------------------------------===//
3869// AES-NI Instructions
3870//===----------------------------------------------------------------------===//
3871
3872let Constraints = "$src1 = $dst" in {
3873 multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
3874 Intrinsic IntId128, bit Commutable = 0> {
3875 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
3876 (ins VR128:$src1, VR128:$src2),
3877 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3878 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3879 OpSize {
3880 let isCommutable = Commutable;
3881 }
3882 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
3883 (ins VR128:$src1, i128mem:$src2),
3884 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3885 [(set VR128:$dst,
3886 (IntId128 VR128:$src1,
3887 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3888 }
3889}
3890
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003891defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
3892 int_x86_aesni_aesenc>;
3893defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
3894 int_x86_aesni_aesenclast>;
3895defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
3896 int_x86_aesni_aesdec>;
3897defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
3898 int_x86_aesni_aesdeclast>;
3899
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003900def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
3901 (AESENCrr VR128:$src1, VR128:$src2)>;
3902def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
3903 (AESENCrm VR128:$src1, addr:$src2)>;
3904def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
3905 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
3906def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
3907 (AESENCLASTrm VR128:$src1, addr:$src2)>;
3908def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
3909 (AESDECrr VR128:$src1, VR128:$src2)>;
3910def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
3911 (AESDECrm VR128:$src1, addr:$src2)>;
3912def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
3913 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
3914def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
3915 (AESDECLASTrm VR128:$src1, addr:$src2)>;
3916
Eric Christopherb3500fd2010-04-02 23:48:33 +00003917def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
3918 (ins VR128:$src1),
3919 "aesimc\t{$src1, $dst|$dst, $src1}",
3920 [(set VR128:$dst,
3921 (int_x86_aesni_aesimc VR128:$src1))]>,
3922 OpSize;
3923
3924def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
3925 (ins i128mem:$src1),
3926 "aesimc\t{$src1, $dst|$dst, $src1}",
3927 [(set VR128:$dst,
3928 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
3929 OpSize;
3930
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003931def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003932 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003933 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3934 [(set VR128:$dst,
3935 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
3936 OpSize;
3937def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00003938 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00003939 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3940 [(set VR128:$dst,
3941 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
3942 imm:$src2))]>,
3943 OpSize;