blob: ced8b939336e74e9439e957043da5db5c46c4fb4 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000044 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000045 case MipsISD::SelectCC : return "MipsISD::SelectCC";
46 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
47 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
48 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000049 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051 }
52}
53
54MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000055MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000056 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 Subtarget = &TM.getSubtarget<MipsSubtarget>();
58
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 // Mips does not have i1 type, so use i32 for
60 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000061 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000063 // JumpTable targets must use GOT when using PIC_
64 setUsesGlobalOffsetTable(true);
65
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000067 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
68 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000069
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000070 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000071 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000073 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000074
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000075 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000076 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
77 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
78 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000079
Eli Friedman6055a6a2009-07-17 04:07:24 +000080 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000081 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
82 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000083
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000084 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000085 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000086 // we don't want this, since the fpcmp result goes to a flag register,
87 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000088 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000089
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000090 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
92 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
93 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
94 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
95 setOperationAction(ISD::SELECT, MVT::f32, Custom);
96 setOperationAction(ISD::SELECT, MVT::f64, Custom);
97 setOperationAction(ISD::SELECT, MVT::i32, Custom);
98 setOperationAction(ISD::SETCC, MVT::f32, Custom);
99 setOperationAction(ISD::SETCC, MVT::f64, Custom);
100 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
101 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
102 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000103
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000104 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
105 // with operands comming from setcc fp comparions. This is necessary since
106 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::AND, MVT::i32, Custom);
108 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000109
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000110 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
112 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
113 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
114 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
115 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
116 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
117 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
118 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
119 setOperationAction(ISD::ROTL, MVT::i32, Expand);
120 setOperationAction(ISD::ROTR, MVT::i32, Expand);
121 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
122 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
123 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
124 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
125 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
126 setOperationAction(ISD::FSIN, MVT::f32, Expand);
127 setOperationAction(ISD::FCOS, MVT::f32, Expand);
128 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
129 setOperationAction(ISD::FPOW, MVT::f32, Expand);
130 setOperationAction(ISD::FLOG, MVT::f32, Expand);
131 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
132 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
133 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000136
137 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
139 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
140 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000141
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000142 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000144
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000145 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
147 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000148 }
149
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000150 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000152
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000153 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000155
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000156 setStackPointerRegisterToSaveRestore(Mips::SP);
157 computeRegisterProperties();
158}
159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
161 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000162}
163
Bill Wendlingb4202b82009-07-01 18:50:55 +0000164/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000165unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
166 return 2;
167}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000168
Dan Gohman475871a2008-07-27 21:46:04 +0000169SDValue MipsTargetLowering::
170LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000171{
172 switch (Op.getOpcode())
173 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000174 case ISD::AND: return LowerANDOR(Op, DAG);
175 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000176 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
177 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000178 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000179 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
180 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
181 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
182 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000183 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000184 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000185 }
Dan Gohman475871a2008-07-27 21:46:04 +0000186 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187}
188
189//===----------------------------------------------------------------------===//
190// Lower helper functions
191//===----------------------------------------------------------------------===//
192
193// AddLiveIn - This helper function adds the specified physical register to the
194// MachineFunction as a live in value. It also creates a corresponding
195// virtual register for it.
196static unsigned
197AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
198{
199 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000200 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
201 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202 return VReg;
203}
204
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000205// Get fp branch code (not opcode) from condition code.
206static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
207 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
208 return Mips::BRANCH_T;
209
210 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
211 return Mips::BRANCH_F;
212
213 return Mips::BRANCH_INVALID;
214}
215
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000216static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
217 switch(BC) {
218 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000220 case Mips::BRANCH_T : return Mips::BC1T;
221 case Mips::BRANCH_F : return Mips::BC1F;
222 case Mips::BRANCH_TL : return Mips::BC1TL;
223 case Mips::BRANCH_FL : return Mips::BC1FL;
224 }
225}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000226
227static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
228 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000229 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000230 case ISD::SETEQ:
231 case ISD::SETOEQ: return Mips::FCOND_EQ;
232 case ISD::SETUNE: return Mips::FCOND_OGL;
233 case ISD::SETLT:
234 case ISD::SETOLT: return Mips::FCOND_OLT;
235 case ISD::SETGT:
236 case ISD::SETOGT: return Mips::FCOND_OGT;
237 case ISD::SETLE:
238 case ISD::SETOLE: return Mips::FCOND_OLE;
239 case ISD::SETGE:
240 case ISD::SETOGE: return Mips::FCOND_OGE;
241 case ISD::SETULT: return Mips::FCOND_ULT;
242 case ISD::SETULE: return Mips::FCOND_ULE;
243 case ISD::SETUGT: return Mips::FCOND_UGT;
244 case ISD::SETUGE: return Mips::FCOND_UGE;
245 case ISD::SETUO: return Mips::FCOND_UN;
246 case ISD::SETO: return Mips::FCOND_OR;
247 case ISD::SETNE:
248 case ISD::SETONE: return Mips::FCOND_NEQ;
249 case ISD::SETUEQ: return Mips::FCOND_UEQ;
250 }
251}
252
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000253MachineBasicBlock *
254MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000255 MachineBasicBlock *BB,
256 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000257 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
258 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000259 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000260
261 switch (MI->getOpcode()) {
262 default: assert(false && "Unexpected instr type to insert");
263 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000264 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000265 case Mips::Select_FCC_D32:
266 isFPCmp = true; // FALL THROUGH
267 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000268 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000269 case Mips::Select_CC_D32: {
270 // To "insert" a SELECT_CC instruction, we actually have to insert the
271 // diamond control-flow pattern. The incoming instruction knows the
272 // destination vreg to set, the condition code register to branch on, the
273 // true/false values to select between, and a branch opcode to use.
274 const BasicBlock *LLVM_BB = BB->getBasicBlock();
275 MachineFunction::iterator It = BB;
276 ++It;
277
278 // thisMBB:
279 // ...
280 // TrueVal = ...
281 // setcc r1, r2, r3
282 // bNE r1, r0, copy1MBB
283 // fallthrough --> copy0MBB
284 MachineBasicBlock *thisMBB = BB;
285 MachineFunction *F = BB->getParent();
286 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
287 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
288
289 // Emit the right instruction according to the type of the operands compared
290 if (isFPCmp) {
291 // Find the condiction code present in the setcc operation.
292 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
293 // Get the branch opcode from the branch code.
294 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000295 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000296 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000297 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000298 .addReg(Mips::ZERO).addMBB(sinkMBB);
299
300 F->insert(It, copy0MBB);
301 F->insert(It, sinkMBB);
302 // Update machine-CFG edges by first adding all successors of the current
303 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +0000304 // Also inform sdisel of the edge changes.
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000305 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000306 e = BB->succ_end(); i != e; ++i) {
307 EM->insert(std::make_pair(*i, sinkMBB));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000308 sinkMBB->addSuccessor(*i);
Evan Chengce319102009-09-19 09:51:03 +0000309 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000310 // Next, remove all successors of the current block, and add the true
311 // and fallthrough blocks as its successors.
312 while(!BB->succ_empty())
313 BB->removeSuccessor(BB->succ_begin());
314 BB->addSuccessor(copy0MBB);
315 BB->addSuccessor(sinkMBB);
316
317 // copy0MBB:
318 // %FalseValue = ...
319 // # fallthrough to sinkMBB
320 BB = copy0MBB;
321
322 // Update machine-CFG edges
323 BB->addSuccessor(sinkMBB);
324
325 // sinkMBB:
326 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
327 // ...
328 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000329 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000330 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
331 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
332
333 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
334 return BB;
335 }
336 }
337}
338
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000339//===----------------------------------------------------------------------===//
340// Misc Lower Operation implementation
341//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000342
Dan Gohman475871a2008-07-27 21:46:04 +0000343SDValue MipsTargetLowering::
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000344LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG)
345{
346 if (!Subtarget->isMips1())
347 return Op;
348
349 MachineFunction &MF = DAG.getMachineFunction();
350 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
351
352 SDValue Chain = DAG.getEntryNode();
353 DebugLoc dl = Op.getDebugLoc();
354 SDValue Src = Op.getOperand(0);
355
356 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000358 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 SDValue Cst = DAG.getConstant(3, MVT::i32);
362 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
363 Cst = DAG.getConstant(2, MVT::i32);
364 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000365
366 SDValue InFlag(0, 0);
367 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
368
369 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000371 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000373 return BitCvt;
374}
375
376SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000377LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
378{
379 SDValue Chain = Op.getOperand(0);
380 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000381 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000382
383 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000385
386 // Subtract the dynamic size from the actual stack size to
387 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000389
390 // The Sub result contains the new stack start address, so it
391 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000392 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000393
394 // This node always has two return values: a new stack pointer
395 // value and a chain
396 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000397 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000398}
399
400SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000401LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000402{
403 SDValue LHS = Op.getOperand(0);
404 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000405 DebugLoc dl = Op.getDebugLoc();
406
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000407 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
408 return Op;
409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 SDValue True = DAG.getConstant(1, MVT::i32);
411 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000412
Dale Johannesende064702009-02-06 21:50:26 +0000413 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000414 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000415 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000416 RHS, True, False, RHS.getOperand(2));
417
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000419}
420
421SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000422LowerBRCOND(SDValue Op, SelectionDAG &DAG)
423{
424 // The first operand is the chain, the second is the condition, the third is
425 // the block to branch to if the condition is true.
426 SDValue Chain = Op.getOperand(0);
427 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000428 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000429
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000430 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000431 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000432
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000433 SDValue CondRes = Op.getOperand(1);
434 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000435 Mips::CondCode CC =
436 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000438
Dale Johannesende064702009-02-06 21:50:26 +0000439 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000440 Dest, CondRes);
441}
442
443SDValue MipsTargetLowering::
444LowerSETCC(SDValue Op, SelectionDAG &DAG)
445{
446 // The operands to this are the left and right operands to compare (ops #0,
447 // and #1) and the condition code to compare them with (op #2) as a
448 // CondCodeSDNode.
449 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000450 SDValue RHS = Op.getOperand(1);
451 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000452
453 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
454
Dale Johannesende064702009-02-06 21:50:26 +0000455 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000457}
458
459SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000460LowerSELECT(SDValue Op, SelectionDAG &DAG)
461{
462 SDValue Cond = Op.getOperand(0);
463 SDValue True = Op.getOperand(1);
464 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000465 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000466
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000467 // if the incomming condition comes from a integer compare, the select
468 // operation must be SelectCC or a conditional move if the subtarget
469 // supports it.
470 if (Cond.getOpcode() != MipsISD::FPCmp) {
471 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
472 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000473 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000474 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000475 }
476
477 // if the incomming condition comes from fpcmp, the select
478 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000479 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000480 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000481 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000482}
483
Chris Lattnere3736f82009-08-13 05:41:27 +0000484SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +0000485 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000486 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000487 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000488
Eli Friedmane2c74082009-08-03 02:22:28 +0000489 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000490 SDVTList VTs = DAG.getVTList(MVT::i32);
491
Chris Lattnerb71b9092009-08-13 06:28:06 +0000492 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
493
Chris Lattnere3736f82009-08-13 05:41:27 +0000494 // %gp_rel relocation
Chris Lattnerb71b9092009-08-13 06:28:06 +0000495 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000496 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
497 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000498 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
499 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
500 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
501 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000502 // %hi/%lo relocation
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000503 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
504 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000505 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
507 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000508
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000509 } else {
510 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
511 MipsII::MO_GOT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000513 DAG.getEntryNode(), GA, NULL, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000514 // On functions and global targets not internal linked only
515 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000516 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000517 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
519 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000520 }
521
Torok Edwinc23197a2009-07-14 16:55:14 +0000522 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000523 return SDValue(0,0);
524}
525
526SDValue MipsTargetLowering::
527LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
528{
Torok Edwinc23197a2009-07-14 16:55:14 +0000529 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000530 return SDValue(); // Not reached
531}
532
533SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000534LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000535{
Dan Gohman475871a2008-07-27 21:46:04 +0000536 SDValue ResNode;
537 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000538 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000539 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000540 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
541 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000542
Owen Andersone50ed302009-08-10 22:56:29 +0000543 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000544 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000545
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000546 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
547
548 if (IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000549 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000550 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000551 } else // Emit Load from Global Pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
555 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000556
557 return ResNode;
558}
559
Dan Gohman475871a2008-07-27 21:46:04 +0000560SDValue MipsTargetLowering::
561LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000562{
Dan Gohman475871a2008-07-27 21:46:04 +0000563 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000564 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
565 Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000566 // FIXME there isn't actually debug info here
567 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000568
569 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000570 // FIXME: we should reference the constant pool using small data sections,
571 // but the asm printer currently doens't support this feature without
572 // hacking it. This feature should come soon so we can uncomment the
573 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000574 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000575 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
576 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
577 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000578
579 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
580 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
581 N->getOffset(), MipsII::MO_ABS_HILO);
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
583 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
584 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000585 } else {
586 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
587 N->getOffset(), MipsII::MO_GOT);
588 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
589 CP, NULL, 0);
590 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
591 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
592 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000593
594 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000595}
596
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000597//===----------------------------------------------------------------------===//
598// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000599//===----------------------------------------------------------------------===//
600
601#include "MipsGenCallingConv.inc"
602
603//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000604// TODO: Implement a generic logic using tblgen that can support this.
605// Mips O32 ABI rules:
606// ---
607// i32 - Passed in A0, A1, A2, A3 and stack
608// f32 - Only passed in f32 registers if no int reg has been used yet to hold
609// an argument. Otherwise, passed in A1, A2, A3 and stack.
610// f64 - Only passed in two aliased f32 registers if no int reg has been used
611// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
612// not used, it must be shadowed. If only A3 is avaiable, shadow it and
613// go to stack.
614//===----------------------------------------------------------------------===//
615
Owen Andersone50ed302009-08-10 22:56:29 +0000616static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
617 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000618 ISD::ArgFlagsTy ArgFlags, CCState &State) {
619
620 static const unsigned IntRegsSize=4, FloatRegsSize=2;
621
622 static const unsigned IntRegs[] = {
623 Mips::A0, Mips::A1, Mips::A2, Mips::A3
624 };
625 static const unsigned F32Regs[] = {
626 Mips::F12, Mips::F14
627 };
628 static const unsigned F64Regs[] = {
629 Mips::D6, Mips::D7
630 };
631
632 unsigned Reg=0;
633 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
634 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
635
636 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
638 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000639 if (ArgFlags.isSExt())
640 LocInfo = CCValAssign::SExt;
641 else if (ArgFlags.isZExt())
642 LocInfo = CCValAssign::ZExt;
643 else
644 LocInfo = CCValAssign::AExt;
645 }
646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000648 Reg = State.AllocateReg(IntRegs, IntRegsSize);
649 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000651 }
652
653 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000655 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
656 else
657 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
658 }
659
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000661 if (UnallocIntReg != IntRegsSize) {
662 // If we hit register A3 as the first not allocated, we must
663 // mark it as allocated (shadow) and use the stack instead.
664 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
665 Reg = Mips::A2;
666 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
667 State.AllocateReg(UnallocIntReg);
668 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000670 }
671
672 if (!Reg) {
673 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
674 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
675 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
676 } else
677 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
678
679 return false; // CC must always match
680}
681
682//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000683// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000684//===----------------------------------------------------------------------===//
685
Dan Gohman98ca4f22009-08-05 01:29:28 +0000686/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000687/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000688/// TODO: isVarArg, isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000689SDValue
690MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000691 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000692 bool isTailCall,
693 const SmallVectorImpl<ISD::OutputArg> &Outs,
694 const SmallVectorImpl<ISD::InputArg> &Ins,
695 DebugLoc dl, SelectionDAG &DAG,
696 SmallVectorImpl<SDValue> &InVals) {
697
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000698 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000699 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000700 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000701
702 // Analyze operands of the call, assigning locations to each operand.
703 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000704 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
705 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000706
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000707 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000708 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000709 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +0000711 MFI->CreateFixedObject(VTsize, (VTsize*3), true, false);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000712 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000713 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000714 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000715
716 // Get a count of how many bytes are to be pushed on the stack.
717 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000718 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000720 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000721 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
722 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000724 // First/LastArgStackLoc contains the first/last
725 // "at stack" argument location.
726 int LastArgStackLoc = 0;
727 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000728
729 // Walk the register/memloc assignments, inserting copies/loads.
730 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000731 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000732 CCValAssign &VA = ArgLocs[i];
733
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000734 // Promote the value if needed.
735 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000736 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000737 case CCValAssign::Full:
738 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
740 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
741 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
742 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
743 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000744 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000746 DAG.getConstant(1, getPointerTy()));
747 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
748 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
749 continue;
750 }
751 }
752 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000753 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000754 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000755 break;
756 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000757 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000758 break;
759 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000760 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000761 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000762 }
763
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000764 // Arguments that can be passed on register must be kept at
765 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766 if (VA.isRegLoc()) {
767 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000768 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000769 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000770
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000771 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000772 assert(VA.isMemLoc());
773
774 // Create the frame index object for this incoming parameter
775 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000776 // 16 bytes which are alwayes reserved won't be overwritten
777 // if O32 ABI is used. For EABI the first address is zero.
778 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000779 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +0000780 LastArgStackLoc, true, false);
Chris Lattnere0b12152008-03-17 06:57:02 +0000781
Dan Gohman475871a2008-07-27 21:46:04 +0000782 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000783
784 // emit ISD::STORE whichs stores the
785 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +0000786 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000787 }
788
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000789 // Transform all store nodes into one single node because all store
790 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000791 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000793 &MemOpChains[0], MemOpChains.size());
794
795 // Build a sequence of copy-to-reg nodes chained together with token
796 // chain and flag operands which copy the outgoing args into registers.
797 // The InFlag in necessary since all emited instructions must be
798 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000799 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000800 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000801 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000802 RegsToPass[i].second, InFlag);
803 InFlag = Chain.getValue(1);
804 }
805
Bill Wendling056292f2008-09-16 21:48:12 +0000806 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
807 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
808 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000809 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000810 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000811 Callee = DAG.getTargetGlobalAddress(G->getGlobal(),
812 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000813 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000814 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
815 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000816
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000817 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
818 // = Chain, Callee, Reg#1, Reg#2, ...
819 //
820 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000822 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000823 Ops.push_back(Chain);
824 Ops.push_back(Callee);
825
826 // Add argument registers to the end of the list so that they are
827 // known live into the call.
828 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
829 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
830 RegsToPass[i].second.getValueType()));
831
Gabor Greifba36cb52008-08-28 21:40:38 +0000832 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000833 Ops.push_back(InFlag);
834
Dale Johannesen33c960f2009-02-04 20:06:27 +0000835 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000836 InFlag = Chain.getValue(1);
837
Bruno Cardoso Lopesd2947ee2008-06-04 01:45:25 +0000838 // Create the CALLSEQ_END node.
Chris Lattnere563bbc2008-10-11 22:08:30 +0000839 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
840 DAG.getIntPtrConstant(0, true), InFlag);
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000841 InFlag = Chain.getValue(1);
842
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000843 // Create a stack location to hold GP when PIC is used. This stack
844 // location is used on function prologue to save GP and also after all
845 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000846 if (IsPIC) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000847 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000848 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000849 int FI;
850 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000851 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
852 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000853 // Create the frame index only once. SPOffset here can be anything
854 // (this will be fixed on processFunctionBeforeFrameFinalized)
855 if (MipsFI->getGPStackOffset() == -1) {
David Greene3f2bf852009-11-12 20:49:22 +0000856 FI = MFI->CreateFixedObject(4, 0, true, false);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000857 MipsFI->setGPFI(FI);
858 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000859 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000860 }
861
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000862 // Reload GP value.
863 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000864 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000866 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000868 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000869 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000870 }
871
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000872 // Handle result values, copying them out of physregs into vregs that we
873 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000874 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
875 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000876}
877
Dan Gohman98ca4f22009-08-05 01:29:28 +0000878/// LowerCallResult - Lower the result values of a call into the
879/// appropriate copies out of appropriate physical registers.
880SDValue
881MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000882 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000883 const SmallVectorImpl<ISD::InputArg> &Ins,
884 DebugLoc dl, SelectionDAG &DAG,
885 SmallVectorImpl<SDValue> &InVals) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000886
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000887 // Assign locations to each value returned by this call.
888 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000889 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000890 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000891
Dan Gohman98ca4f22009-08-05 01:29:28 +0000892 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000893
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000894 // Copy all of the result registers out of their specified physreg.
895 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000896 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000898 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000899 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000900 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000901
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000903}
904
905//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000906// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000907//===----------------------------------------------------------------------===//
908
Dan Gohman98ca4f22009-08-05 01:29:28 +0000909/// LowerFormalArguments - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000910/// virtual registers and generate load operations for
911/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000912/// TODO: isVarArg
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913SDValue
914MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000915 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 const SmallVectorImpl<ISD::InputArg>
917 &Ins,
918 DebugLoc dl, SelectionDAG &DAG,
919 SmallVectorImpl<SDValue> &InVals) {
920
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000921 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000922 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000923 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000924
925 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926
927 // Assign locations to all of the incoming arguments.
928 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000929 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
930 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000931
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000932 if (Subtarget->isABI_O32())
Dan Gohman98ca4f22009-08-05 01:29:28 +0000933 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000934 else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000935 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000936
Dan Gohman475871a2008-07-27 21:46:04 +0000937 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000938
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000939 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
940
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000942 CCValAssign &VA = ArgLocs[i];
943
944 // Arguments stored on registers
945 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000946 EVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000947 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000948
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000950 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000952 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000954 if (!Subtarget->isSingleFloat())
955 RC = Mips::AFGR64RegisterClass;
956 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000957 llvm_unreachable("RegVT not supported by LowerFormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000958
959 // Transform the arguments stored on
960 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000961 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000962 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000963
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000964 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000965 // to 32 bits. Insert an assert[sz]ext to capture this, then
966 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000967 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +0000968 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000969 if (VA.getLocInfo() == CCValAssign::SExt)
970 Opcode = ISD::AssertSext;
971 else if (VA.getLocInfo() == CCValAssign::ZExt)
972 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +0000973 if (Opcode)
974 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
975 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000976 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000977 }
978
979 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
980 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
982 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
983 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000984 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
985 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
988 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
989 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000990 }
991 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000992
Dan Gohman98ca4f22009-08-05 01:29:28 +0000993 InVals.push_back(ArgValue);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000994
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000995 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000996 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000997 if ((isVarArg) && (Subtarget->isABI_O32())) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000998 if (StackPtr.getNode() == 0)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000999 StackPtr = DAG.getRegister(StackReg, getPointerTy());
1000
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001001 // The stack pointer offset is relative to the caller stack frame.
1002 // Since the real stack size is unknown here, a negative SPOffset
1003 // is used so there's a way to adjust these offsets when the stack
1004 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1005 // used instead of a direct negative address (which is recorded to
1006 // be used on emitPrologue) to avoid mis-calc of the first stack
1007 // offset on PEI::calculateFrameObjectOffsets.
1008 // Arguments are always 32-bit.
David Greene3f2bf852009-11-12 20:49:22 +00001009 int FI = MFI->CreateFixedObject(4, 0, true, false);
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001010 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +00001011 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001012
1013 // emit ISD::STORE whichs stores the
1014 // parameter value to a stack Location
Dan Gohman98ca4f22009-08-05 01:29:28 +00001015 InVals.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0));
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001016 }
1017
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001018 } else { // VA.isRegLoc()
1019
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001020 // sanity check
1021 assert(VA.isMemLoc());
1022
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001023 // The stack pointer offset is relative to the caller stack frame.
1024 // Since the real stack size is unknown here, a negative SPOffset
1025 // is used so there's a way to adjust these offsets when the stack
1026 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1027 // used instead of a direct negative address (which is recorded to
1028 // be used on emitPrologue) to avoid mis-calc of the first stack
1029 // offset on PEI::calculateFrameObjectOffsets.
1030 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001031 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001032 int FI = MFI->CreateFixedObject(ArgSize, 0, true, false);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001033 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1034 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001035
1036 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001037 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001038 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001039 }
1040 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001041
1042 // The mips ABIs for returning structs by value requires that we copy
1043 // the sret argument into $v0 for the return. Save the argument into
1044 // a virtual register so that we can access it from the return points.
1045 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1046 unsigned Reg = MipsFI->getSRetReturnReg();
1047 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001049 MipsFI->setSRetReturnReg(Reg);
1050 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001053 }
1054
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001056}
1057
1058//===----------------------------------------------------------------------===//
1059// Return Value Calling Convention Implementation
1060//===----------------------------------------------------------------------===//
1061
Dan Gohman98ca4f22009-08-05 01:29:28 +00001062SDValue
1063MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001064 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065 const SmallVectorImpl<ISD::OutputArg> &Outs,
1066 DebugLoc dl, SelectionDAG &DAG) {
1067
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001068 // CCValAssign - represent the assignment of
1069 // the return value to a location
1070 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001071
1072 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1074 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001075
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 // Analize return values.
1077 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001078
1079 // If this is the first return lowered for this function, add
1080 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001081 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001082 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001083 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001084 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001085 }
1086
Dan Gohman475871a2008-07-27 21:46:04 +00001087 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001088
1089 // Copy the result values into the output registers.
1090 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1091 CCValAssign &VA = RVLocs[i];
1092 assert(VA.isRegLoc() && "Can only return in registers!");
1093
Dale Johannesena05dca42009-02-04 23:02:30 +00001094 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001096
1097 // guarantee that all emitted copies are
1098 // stuck together, avoiding something bad
1099 Flag = Chain.getValue(1);
1100 }
1101
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001102 // The mips ABIs for returning structs by value requires that we copy
1103 // the sret argument into $v0 for the return. We saved the argument into
1104 // a virtual register in the entry block, so now we copy the value out
1105 // and into $v0.
1106 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1107 MachineFunction &MF = DAG.getMachineFunction();
1108 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1109 unsigned Reg = MipsFI->getSRetReturnReg();
1110
1111 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001112 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001113 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001114
Dale Johannesena05dca42009-02-04 23:02:30 +00001115 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001116 Flag = Chain.getValue(1);
1117 }
1118
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001119 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001120 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001121 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1122 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001123 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1125 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001126}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001127
1128//===----------------------------------------------------------------------===//
1129// Mips Inline Assembly Support
1130//===----------------------------------------------------------------------===//
1131
1132/// getConstraintType - Given a constraint letter, return the type of
1133/// constraint it is for this target.
1134MipsTargetLowering::ConstraintType MipsTargetLowering::
1135getConstraintType(const std::string &Constraint) const
1136{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001137 // Mips specific constrainy
1138 // GCC config/mips/constraints.md
1139 //
1140 // 'd' : An address register. Equivalent to r
1141 // unless generating MIPS16 code.
1142 // 'y' : Equivalent to r; retained for
1143 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001144 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001145 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001146 switch (Constraint[0]) {
1147 default : break;
1148 case 'd':
1149 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001150 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001151 return C_RegisterClass;
1152 break;
1153 }
1154 }
1155 return TargetLowering::getConstraintType(Constraint);
1156}
1157
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001158/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1159/// return a list of registers that can be used to satisfy the constraint.
1160/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001161std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001162getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001163{
1164 if (Constraint.size() == 1) {
1165 switch (Constraint[0]) {
1166 case 'r':
1167 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001168 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001170 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001172 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1173 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001174 }
1175 }
1176 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1177}
1178
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001179/// Given a register class constraint, like 'r', if this corresponds directly
1180/// to an LLVM register class, return a register of 0 and the register class
1181/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001182std::vector<unsigned> MipsTargetLowering::
1183getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001184 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001185{
1186 if (Constraint.size() != 1)
1187 return std::vector<unsigned>();
1188
1189 switch (Constraint[0]) {
1190 default : break;
1191 case 'r':
1192 // GCC Mips Constraint Letters
1193 case 'd':
1194 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001195 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1196 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1197 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1198 Mips::T8, 0);
1199
1200 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001202 if (Subtarget->isSingleFloat())
1203 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1204 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1205 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1206 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1207 Mips::F30, Mips::F31, 0);
1208 else
1209 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1210 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1211 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001212 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001213
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001215 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1216 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1217 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1218 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001219 }
1220 return std::vector<unsigned>();
1221}
Dan Gohman6520e202008-10-18 02:06:02 +00001222
1223bool
1224MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1225 // The Mips target isn't yet aware of offsets.
1226 return false;
1227}
Evan Chengeb2f9692009-10-27 19:56:55 +00001228
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001229bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1230 if (VT != MVT::f32 && VT != MVT::f64)
1231 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001232 return Imm.isZero();
1233}