blob: b5fcc85ce485265ada8e05d1a1ad8cad91ba51f9 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.h - PowerPC Instruction Information --------*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukmanf2ccb772004-08-17 04:55:41 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the PowerPC implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
Jia Liu31d157a2012-02-18 12:03:15 +000014#ifndef POWERPC_INSTRUCTIONINFO_H
15#define POWERPC_INSTRUCTIONINFO_H
Misha Brukmanf2ccb772004-08-17 04:55:41 +000016
Chris Lattner26689592005-10-14 23:51:18 +000017#include "PPC.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCRegisterInfo.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/Target/TargetInstrInfo.h"
Misha Brukmanf2ccb772004-08-17 04:55:41 +000020
Evan Cheng4db3cff2011-07-01 17:57:27 +000021#define GET_INSTRINFO_HEADER
22#include "PPCGenInstrInfo.inc"
23
Misha Brukmanf2ccb772004-08-17 04:55:41 +000024namespace llvm {
Chris Lattner88d211f2006-03-12 09:13:49 +000025
26/// PPCII - This namespace holds all of the PowerPC target-specific
27/// per-instruction flags. These must match the corresponding definitions in
28/// PPC.td and PPCInstrFormats.td.
29namespace PPCII {
30enum {
31 // PPC970 Instruction Flags. These flags describe the characteristics of the
32 // PowerPC 970 (aka G5) dispatch groups and how they are formed out of
33 // raw machine instructions.
34
35 /// PPC970_First - This instruction starts a new dispatch group, so it will
36 /// always be the first one in the group.
37 PPC970_First = 0x1,
Andrew Trick6e8f4c42010-12-24 04:28:06 +000038
Chris Lattner88d211f2006-03-12 09:13:49 +000039 /// PPC970_Single - This instruction starts a new dispatch group and
40 /// terminates it, so it will be the sole instruction in the group.
41 PPC970_Single = 0x2,
42
Chris Lattnerfd977342006-03-13 05:15:10 +000043 /// PPC970_Cracked - This instruction is cracked into two pieces, requiring
44 /// two dispatch pipes to be available to issue.
45 PPC970_Cracked = 0x4,
Andrew Trick6e8f4c42010-12-24 04:28:06 +000046
Chris Lattner88d211f2006-03-12 09:13:49 +000047 /// PPC970_Mask/Shift - This is a bitmask that selects the pipeline type that
48 /// an instruction is issued to.
Chris Lattnerfd977342006-03-13 05:15:10 +000049 PPC970_Shift = 3,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000050 PPC970_Mask = 0x07 << PPC970_Shift
Chris Lattner88d211f2006-03-12 09:13:49 +000051};
52enum PPC970_Unit {
53 /// These are the various PPC970 execution unit pipelines. Each instruction
54 /// is one of these.
55 PPC970_Pseudo = 0 << PPC970_Shift, // Pseudo instruction
56 PPC970_FXU = 1 << PPC970_Shift, // Fixed Point (aka Integer/ALU) Unit
57 PPC970_LSU = 2 << PPC970_Shift, // Load Store Unit
58 PPC970_FPU = 3 << PPC970_Shift, // Floating Point Unit
59 PPC970_CRU = 4 << PPC970_Shift, // Control Register Unit
60 PPC970_VALU = 5 << PPC970_Shift, // Vector ALU
61 PPC970_VPERM = 6 << PPC970_Shift, // Vector Permute Unit
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000062 PPC970_BRU = 7 << PPC970_Shift // Branch Unit
Chris Lattner88d211f2006-03-12 09:13:49 +000063};
Chris Lattnerb9082582010-11-14 23:42:06 +000064} // end namespace PPCII
Andrew Trick6e8f4c42010-12-24 04:28:06 +000065
66
Evan Cheng4db3cff2011-07-01 17:57:27 +000067class PPCInstrInfo : public PPCGenInstrInfo {
Chris Lattnerb1d26f62006-06-17 00:01:04 +000068 PPCTargetMachine &TM;
Nate Begeman21e463b2005-10-16 05:39:50 +000069 const PPCRegisterInfo RI;
Bill Wendling4a66e9a2008-03-10 22:49:16 +000070
Dan Gohman8e5f2c62008-07-07 23:14:23 +000071 bool StoreRegToStackSlot(MachineFunction &MF,
72 unsigned SrcReg, bool isKill, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +000073 const TargetRegisterClass *RC,
Hal Finkel32497292013-03-17 04:43:44 +000074 SmallVectorImpl<MachineInstr*> &NewMIs,
Hal Finkel3f2c0472013-03-23 22:06:03 +000075 bool &NonRI, bool &SpillsVRS) const;
Hal Finkeld21e9302011-12-06 20:55:36 +000076 bool LoadRegFromStackSlot(MachineFunction &MF, DebugLoc DL,
Dan Gohman8e5f2c62008-07-07 23:14:23 +000077 unsigned DestReg, int FrameIdx,
Bill Wendling4a66e9a2008-03-10 22:49:16 +000078 const TargetRegisterClass *RC,
Hal Finkel32497292013-03-17 04:43:44 +000079 SmallVectorImpl<MachineInstr*> &NewMIs,
Hal Finkel3f2c0472013-03-23 22:06:03 +000080 bool &NonRI, bool &SpillsVRS) const;
Misha Brukmanf2ccb772004-08-17 04:55:41 +000081public:
Dan Gohman950a4c42008-03-25 22:06:05 +000082 explicit PPCInstrInfo(PPCTargetMachine &TM);
Misha Brukmanf2ccb772004-08-17 04:55:41 +000083
84 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
85 /// such, whenever a client has an instance of instruction info, it should
86 /// always be able to get register info as well (through this method).
87 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000088 virtual const PPCRegisterInfo &getRegisterInfo() const { return RI; }
Misha Brukmanf2ccb772004-08-17 04:55:41 +000089
Andrew Trick2da8bc82010-12-24 05:03:26 +000090 ScheduleHazardRecognizer *
91 CreateTargetHazardRecognizer(const TargetMachine *TM,
92 const ScheduleDAG *DAG) const;
Hal Finkel64c34e22011-12-02 04:58:02 +000093 ScheduleHazardRecognizer *
94 CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
95 const ScheduleDAG *DAG) const;
Andrew Trick2da8bc82010-12-24 05:03:26 +000096
Jakob Stoklund Olesen71642882012-06-19 21:14:34 +000097 bool isCoalescableExtInstr(const MachineInstr &MI,
98 unsigned &SrcReg, unsigned &DstReg,
99 unsigned &SubIdx) const;
Dan Gohmancbad42c2008-11-18 19:49:32 +0000100 unsigned isLoadFromStackSlot(const MachineInstr *MI,
101 int &FrameIndex) const;
102 unsigned isStoreToStackSlot(const MachineInstr *MI,
103 int &FrameIndex) const;
Chris Lattner40839602006-02-02 20:12:32 +0000104
Chris Lattner043870d2005-09-09 18:17:41 +0000105 // commuteInstruction - We can commute rlwimi instructions, but only if the
106 // rotate amt is zero. We also have to munge the immediates a bit.
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000107 virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000108
109 virtual void insertNoop(MachineBasicBlock &MBB,
Chris Lattnerbbf1c722006-03-05 23:49:55 +0000110 MachineBasicBlock::iterator MI) const;
111
Chris Lattnerc50e2bc2006-10-13 21:21:17 +0000112
113 // Branch analysis.
114 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
115 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000116 SmallVectorImpl<MachineOperand> &Cond,
117 bool AllowModify) const;
Evan Chengb5cdaa22007-05-18 00:05:48 +0000118 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
119 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
120 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000121 const SmallVectorImpl<MachineOperand> &Cond,
122 DebugLoc DL) const;
Hal Finkelff56d1a2013-04-05 23:29:01 +0000123
124 // Select analysis.
125 virtual bool canInsertSelect(const MachineBasicBlock&,
126 const SmallVectorImpl<MachineOperand> &Cond,
127 unsigned, unsigned, int&, int&, int&) const;
128 virtual void insertSelect(MachineBasicBlock &MBB,
129 MachineBasicBlock::iterator MI, DebugLoc DL,
130 unsigned DstReg,
131 const SmallVectorImpl<MachineOperand> &Cond,
132 unsigned TrueReg, unsigned FalseReg) const;
133
Jakob Stoklund Olesen27689b02010-07-11 07:31:00 +0000134 virtual void copyPhysReg(MachineBasicBlock &MBB,
135 MachineBasicBlock::iterator I, DebugLoc DL,
136 unsigned DestReg, unsigned SrcReg,
137 bool KillSrc) const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000138
Owen Andersonf6372aa2008-01-01 21:11:32 +0000139 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
140 MachineBasicBlock::iterator MBBI,
141 unsigned SrcReg, bool isKill, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000142 const TargetRegisterClass *RC,
143 const TargetRegisterInfo *TRI) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000144
Owen Andersonf6372aa2008-01-01 21:11:32 +0000145 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
146 MachineBasicBlock::iterator MBBI,
147 unsigned DestReg, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000148 const TargetRegisterClass *RC,
149 const TargetRegisterInfo *TRI) const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000150
Evan Cheng09652172010-04-26 07:39:36 +0000151 virtual MachineInstr *emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000152 int FrameIx,
Evan Cheng09652172010-04-26 07:39:36 +0000153 uint64_t Offset,
154 const MDNode *MDPtr,
155 DebugLoc DL) const;
156
Owen Anderson44eb65c2008-08-14 22:49:33 +0000157 virtual
158 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Andrew Trick6e8f4c42010-12-24 04:28:06 +0000159
Hal Finkel839b9092013-04-06 19:30:30 +0000160 virtual bool FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
161 unsigned Reg, MachineRegisterInfo *MRI) const;
162
Hal Finkel7eb0d812013-04-09 22:58:37 +0000163 // If conversion by predication (only supported by some branch instructions).
164 // All of the profitability checks always return true; it is always
165 // profitable to use the predicated branches.
166 virtual bool isProfitableToIfCvt(MachineBasicBlock &MBB,
167 unsigned NumCycles, unsigned ExtraPredCycles,
168 const BranchProbability &Probability) const {
169 return true;
170 }
171
172 virtual bool isProfitableToIfCvt(MachineBasicBlock &TMBB,
173 unsigned NumT, unsigned ExtraT,
174 MachineBasicBlock &FMBB,
175 unsigned NumF, unsigned ExtraF,
Hal Finkelda47e172013-04-10 18:30:16 +0000176 const BranchProbability &Probability) const;
Hal Finkel7eb0d812013-04-09 22:58:37 +0000177
178 virtual bool isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
179 unsigned NumCycles,
180 const BranchProbability
181 &Probability) const {
182 return true;
183 }
184
185 virtual bool isProfitableToUnpredicate(MachineBasicBlock &TMBB,
186 MachineBasicBlock &FMBB) const {
187 return false;
188 }
189
190 // Predication support.
191 bool isPredicated(const MachineInstr *MI) const;
192
193 virtual bool isUnpredicatedTerminator(const MachineInstr *MI) const;
194
195 virtual
196 bool PredicateInstruction(MachineInstr *MI,
197 const SmallVectorImpl<MachineOperand> &Pred) const;
198
199 virtual
200 bool SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
201 const SmallVectorImpl<MachineOperand> &Pred2) const;
202
203 virtual bool DefinesPredicate(MachineInstr *MI,
204 std::vector<MachineOperand> &Pred) const;
205
206 virtual bool isPredicable(MachineInstr *MI) const;
207
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000208 /// GetInstSize - Return the number of bytes of code the specified
209 /// instruction may be. This returns the maximum number of bytes.
210 ///
211 virtual unsigned GetInstSizeInBytes(const MachineInstr *MI) const;
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000212};
213
214}
215
216#endif