Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 1 | //===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the X86-specific support for the FastISel class. Much |
| 11 | // of the target-specific code is generated by tablegen in the file |
| 12 | // X86GenFastISel.inc, which is #included here. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "X86.h" |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 17 | #include "X86InstrBuilder.h" |
Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 18 | #include "X86ISelLowering.h" |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
| 20 | #include "X86Subtarget.h" |
Dan Gohman | 22bb311 | 2008-08-22 00:20:26 +0000 | [diff] [blame] | 21 | #include "X86TargetMachine.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 22 | #include "llvm/CallingConv.h" |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 23 | #include "llvm/DerivedTypes.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 24 | #include "llvm/Instructions.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/FastISel.h" |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Owen Anderson | 667d8f7 | 2008-08-29 17:45:56 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 29 | #include "llvm/Support/CallSite.h" |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 30 | #include "llvm/Support/GetElementPtrTypeIterator.h" |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 31 | |
| 32 | using namespace llvm; |
| 33 | |
| 34 | class X86FastISel : public FastISel { |
| 35 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 36 | /// make the right decision when generating code for different targets. |
| 37 | const X86Subtarget *Subtarget; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 38 | |
| 39 | /// StackPtr - Register used as the stack pointer. |
| 40 | /// |
| 41 | unsigned StackPtr; |
| 42 | |
| 43 | /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87 |
| 44 | /// floating point ops. |
| 45 | /// When SSE is available, use it for f32 operations. |
| 46 | /// When SSE2 is available, use it for f64 operations. |
| 47 | bool X86ScalarSSEf64; |
| 48 | bool X86ScalarSSEf32; |
| 49 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 50 | public: |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 51 | explicit X86FastISel(MachineFunction &mf, |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 52 | MachineModuleInfo *mmi, |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 53 | DenseMap<const Value *, unsigned> &vm, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 54 | DenseMap<const BasicBlock *, MachineBasicBlock *> &bm, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame^] | 55 | DenseMap<const AllocaInst *, int> &am |
| 56 | #ifndef NDEBUG |
| 57 | , SmallSet<Instruction*, 8> &cil |
| 58 | #endif |
| 59 | ) |
| 60 | : FastISel(mf, mmi, vm, bm, am |
| 61 | #ifndef NDEBUG |
| 62 | , cil |
| 63 | #endif |
| 64 | ) { |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 65 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 66 | StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
| 67 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
| 68 | X86ScalarSSEf32 = Subtarget->hasSSE1(); |
Evan Cheng | 88e3041 | 2008-09-03 01:04:47 +0000 | [diff] [blame] | 69 | } |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 70 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 71 | virtual bool TargetSelectInstruction(Instruction *I); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 72 | |
Dan Gohman | 1adf1b0 | 2008-08-19 21:45:35 +0000 | [diff] [blame] | 73 | #include "X86GenFastISel.inc" |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 74 | |
| 75 | private: |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 76 | bool X86FastEmitLoad(MVT VT, const X86AddressMode &AM, unsigned &RR); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 77 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 78 | bool X86FastEmitStore(MVT VT, unsigned Val, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 79 | const X86AddressMode &AM); |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 80 | |
| 81 | bool X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT, unsigned Src, MVT SrcVT, |
| 82 | unsigned &ResultReg); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 83 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 84 | bool X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 85 | |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 86 | bool X86SelectLoad(Instruction *I); |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 87 | |
| 88 | bool X86SelectStore(Instruction *I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 89 | |
| 90 | bool X86SelectCmp(Instruction *I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 91 | |
| 92 | bool X86SelectZExt(Instruction *I); |
| 93 | |
| 94 | bool X86SelectBranch(Instruction *I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 95 | |
| 96 | bool X86SelectShift(Instruction *I); |
| 97 | |
| 98 | bool X86SelectSelect(Instruction *I); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 99 | |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 100 | bool X86SelectTrunc(Instruction *I); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 101 | |
| 102 | unsigned X86ChooseCmpOpcode(MVT VT); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 103 | |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 104 | bool X86SelectFPExt(Instruction *I); |
| 105 | bool X86SelectFPTrunc(Instruction *I); |
| 106 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 107 | bool X86SelectCall(Instruction *I); |
| 108 | |
| 109 | CCAssignFn *CCAssignFnForCall(unsigned CC, bool isTailCall = false); |
| 110 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 111 | const X86InstrInfo *getInstrInfo() const { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 112 | return getTargetMachine()->getInstrInfo(); |
| 113 | } |
| 114 | const X86TargetMachine *getTargetMachine() const { |
| 115 | return static_cast<const X86TargetMachine *>(&TM); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 116 | } |
| 117 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 118 | unsigned TargetMaterializeConstant(Constant *C); |
| 119 | |
| 120 | unsigned TargetMaterializeAlloca(AllocaInst *C); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 121 | |
| 122 | /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is |
| 123 | /// computed in an SSE register, not on the X87 floating point stack. |
| 124 | bool isScalarFPTypeInSSEReg(MVT VT) const { |
| 125 | return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2 |
| 126 | (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1 |
| 127 | } |
| 128 | |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 129 | bool isTypeLegal(const Type *Ty, const TargetLowering &TLI, MVT &VT, |
| 130 | bool AllowI1 = false); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 131 | }; |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 132 | |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 133 | bool X86FastISel::isTypeLegal(const Type *Ty, const TargetLowering &TLI, |
| 134 | MVT &VT, bool AllowI1) { |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 135 | VT = MVT::getMVT(Ty, /*HandleUnknown=*/true); |
| 136 | if (VT == MVT::Other || !VT.isSimple()) |
| 137 | // Unhandled type. Halt "fast" selection and bail. |
| 138 | return false; |
| 139 | if (VT == MVT::iPTR) |
| 140 | // Use pointer type. |
| 141 | VT = TLI.getPointerTy(); |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 142 | // For now, require SSE/SSE2 for performing floating-point operations, |
| 143 | // since x87 requires additional work. |
| 144 | if (VT == MVT::f64 && !X86ScalarSSEf64) |
| 145 | return false; |
| 146 | if (VT == MVT::f32 && !X86ScalarSSEf32) |
| 147 | return false; |
| 148 | // Similarly, no f80 support yet. |
| 149 | if (VT == MVT::f80) |
| 150 | return false; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 151 | // We only handle legal types. For example, on x86-32 the instruction |
| 152 | // selector contains all of the 64-bit instructions from x86-64, |
| 153 | // under the assumption that i64 won't be used if the target doesn't |
| 154 | // support it. |
Evan Cheng | debdea0 | 2008-09-08 17:15:42 +0000 | [diff] [blame] | 155 | return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | #include "X86GenCallingConv.inc" |
| 159 | |
| 160 | /// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling |
| 161 | /// convention. |
| 162 | CCAssignFn *X86FastISel::CCAssignFnForCall(unsigned CC, bool isTaillCall) { |
| 163 | if (Subtarget->is64Bit()) { |
| 164 | if (Subtarget->isTargetWin64()) |
| 165 | return CC_X86_Win64_C; |
| 166 | else if (CC == CallingConv::Fast && isTaillCall) |
| 167 | return CC_X86_64_TailCall; |
| 168 | else |
| 169 | return CC_X86_64_C; |
| 170 | } |
| 171 | |
| 172 | if (CC == CallingConv::X86_FastCall) |
| 173 | return CC_X86_32_FastCall; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 174 | else if (CC == CallingConv::Fast) |
| 175 | return CC_X86_32_FastCC; |
| 176 | else |
| 177 | return CC_X86_32_C; |
| 178 | } |
| 179 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 180 | /// X86FastEmitLoad - Emit a machine instruction to load a value of type VT. |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 181 | /// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 182 | /// Return true and the result register by reference if it is possible. |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 183 | bool X86FastISel::X86FastEmitLoad(MVT VT, const X86AddressMode &AM, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 184 | unsigned &ResultReg) { |
| 185 | // Get opcode and regclass of the output for the given load instruction. |
| 186 | unsigned Opc = 0; |
| 187 | const TargetRegisterClass *RC = NULL; |
| 188 | switch (VT.getSimpleVT()) { |
| 189 | default: return false; |
| 190 | case MVT::i8: |
| 191 | Opc = X86::MOV8rm; |
| 192 | RC = X86::GR8RegisterClass; |
| 193 | break; |
| 194 | case MVT::i16: |
| 195 | Opc = X86::MOV16rm; |
| 196 | RC = X86::GR16RegisterClass; |
| 197 | break; |
| 198 | case MVT::i32: |
| 199 | Opc = X86::MOV32rm; |
| 200 | RC = X86::GR32RegisterClass; |
| 201 | break; |
| 202 | case MVT::i64: |
| 203 | // Must be in x86-64 mode. |
| 204 | Opc = X86::MOV64rm; |
| 205 | RC = X86::GR64RegisterClass; |
| 206 | break; |
| 207 | case MVT::f32: |
| 208 | if (Subtarget->hasSSE1()) { |
| 209 | Opc = X86::MOVSSrm; |
| 210 | RC = X86::FR32RegisterClass; |
| 211 | } else { |
| 212 | Opc = X86::LD_Fp32m; |
| 213 | RC = X86::RFP32RegisterClass; |
| 214 | } |
| 215 | break; |
| 216 | case MVT::f64: |
| 217 | if (Subtarget->hasSSE2()) { |
| 218 | Opc = X86::MOVSDrm; |
| 219 | RC = X86::FR64RegisterClass; |
| 220 | } else { |
| 221 | Opc = X86::LD_Fp64m; |
| 222 | RC = X86::RFP64RegisterClass; |
| 223 | } |
| 224 | break; |
| 225 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 226 | // No f80 support yet. |
| 227 | return false; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 228 | } |
| 229 | |
| 230 | ResultReg = createResultReg(RC); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 231 | addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM); |
| 232 | return true; |
| 233 | } |
| 234 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 235 | /// X86FastEmitStore - Emit a machine instruction to store a value Val of |
| 236 | /// type VT. The address is either pre-computed, consisted of a base ptr, Ptr |
| 237 | /// and a displacement offset, or a GlobalAddress, |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 238 | /// i.e. V. Return true if it is possible. |
| 239 | bool |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 240 | X86FastISel::X86FastEmitStore(MVT VT, unsigned Val, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 241 | const X86AddressMode &AM) { |
Dan Gohman | 863890e | 2008-09-08 16:31:35 +0000 | [diff] [blame] | 242 | // Get opcode and regclass of the output for the given store instruction. |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 243 | unsigned Opc = 0; |
| 244 | const TargetRegisterClass *RC = NULL; |
| 245 | switch (VT.getSimpleVT()) { |
| 246 | default: return false; |
| 247 | case MVT::i8: |
| 248 | Opc = X86::MOV8mr; |
| 249 | RC = X86::GR8RegisterClass; |
| 250 | break; |
| 251 | case MVT::i16: |
| 252 | Opc = X86::MOV16mr; |
| 253 | RC = X86::GR16RegisterClass; |
| 254 | break; |
| 255 | case MVT::i32: |
| 256 | Opc = X86::MOV32mr; |
| 257 | RC = X86::GR32RegisterClass; |
| 258 | break; |
| 259 | case MVT::i64: |
| 260 | // Must be in x86-64 mode. |
| 261 | Opc = X86::MOV64mr; |
| 262 | RC = X86::GR64RegisterClass; |
| 263 | break; |
| 264 | case MVT::f32: |
| 265 | if (Subtarget->hasSSE1()) { |
| 266 | Opc = X86::MOVSSmr; |
| 267 | RC = X86::FR32RegisterClass; |
| 268 | } else { |
| 269 | Opc = X86::ST_Fp32m; |
| 270 | RC = X86::RFP32RegisterClass; |
| 271 | } |
| 272 | break; |
| 273 | case MVT::f64: |
| 274 | if (Subtarget->hasSSE2()) { |
| 275 | Opc = X86::MOVSDmr; |
| 276 | RC = X86::FR64RegisterClass; |
| 277 | } else { |
| 278 | Opc = X86::ST_Fp64m; |
| 279 | RC = X86::RFP64RegisterClass; |
| 280 | } |
| 281 | break; |
| 282 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 283 | // No f80 support yet. |
| 284 | return false; |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 287 | addFullAddress(BuildMI(MBB, TII.get(Opc)), AM).addReg(Val); |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 288 | return true; |
| 289 | } |
| 290 | |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 291 | /// X86FastEmitExtend - Emit a machine instruction to extend a value Src of |
| 292 | /// type SrcVT to type DstVT using the specified extension opcode Opc (e.g. |
| 293 | /// ISD::SIGN_EXTEND). |
| 294 | bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, MVT DstVT, |
| 295 | unsigned Src, MVT SrcVT, |
| 296 | unsigned &ResultReg) { |
Owen Anderson | ac34a00 | 2008-09-11 19:44:55 +0000 | [diff] [blame] | 297 | unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc, Src); |
| 298 | |
| 299 | if (RR != 0) { |
| 300 | ResultReg = RR; |
| 301 | return true; |
| 302 | } else |
| 303 | return false; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 304 | } |
| 305 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 306 | /// X86SelectAddress - Attempt to fill in an address from the given value. |
| 307 | /// |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 308 | bool X86FastISel::X86SelectAddress(Value *V, X86AddressMode &AM, bool isCall) { |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 309 | User *U; |
| 310 | unsigned Opcode = Instruction::UserOp1; |
| 311 | if (Instruction *I = dyn_cast<Instruction>(V)) { |
| 312 | Opcode = I->getOpcode(); |
| 313 | U = I; |
| 314 | } else if (ConstantExpr *C = dyn_cast<ConstantExpr>(V)) { |
| 315 | Opcode = C->getOpcode(); |
| 316 | U = C; |
| 317 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 318 | |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 319 | switch (Opcode) { |
| 320 | default: break; |
| 321 | case Instruction::BitCast: |
| 322 | // Look past bitcasts. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 323 | return X86SelectAddress(U->getOperand(0), AM, isCall); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 324 | |
| 325 | case Instruction::IntToPtr: |
| 326 | // Look past no-op inttoptrs. |
| 327 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 328 | return X86SelectAddress(U->getOperand(0), AM, isCall); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 329 | |
| 330 | case Instruction::PtrToInt: |
| 331 | // Look past no-op ptrtoints. |
| 332 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 333 | return X86SelectAddress(U->getOperand(0), AM, isCall); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 334 | |
| 335 | case Instruction::Alloca: { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 336 | if (isCall) break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 337 | // Do static allocas. |
| 338 | const AllocaInst *A = cast<AllocaInst>(V); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 339 | DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A); |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 340 | if (SI != StaticAllocaMap.end()) { |
| 341 | AM.BaseType = X86AddressMode::FrameIndexBase; |
| 342 | AM.Base.FrameIndex = SI->second; |
| 343 | return true; |
| 344 | } |
| 345 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | case Instruction::Add: { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 349 | if (isCall) break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 350 | // Adds of constants are common and easy enough. |
| 351 | if (ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) { |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 352 | uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue(); |
| 353 | // They have to fit in the 32-bit signed displacement field though. |
| 354 | if (isInt32(Disp)) { |
| 355 | AM.Disp = (uint32_t)Disp; |
| 356 | return X86SelectAddress(U->getOperand(0), AM, isCall); |
| 357 | } |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 358 | } |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 359 | break; |
| 360 | } |
| 361 | |
| 362 | case Instruction::GetElementPtr: { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 363 | if (isCall) break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 364 | // Pattern-match simple GEPs. |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 365 | uint64_t Disp = (int32_t)AM.Disp; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 366 | unsigned IndexReg = AM.IndexReg; |
| 367 | unsigned Scale = AM.Scale; |
| 368 | gep_type_iterator GTI = gep_type_begin(U); |
| 369 | // Look at all but the last index. Constants can be folded, |
| 370 | // and one dynamic index can be handled, if the scale is supported. |
| 371 | for (User::op_iterator i = U->op_begin() + 1, e = U->op_end(); |
| 372 | i != e; ++i, ++GTI) { |
| 373 | Value *Op = *i; |
| 374 | if (const StructType *STy = dyn_cast<StructType>(*GTI)) { |
| 375 | const StructLayout *SL = TD.getStructLayout(STy); |
| 376 | unsigned Idx = cast<ConstantInt>(Op)->getZExtValue(); |
| 377 | Disp += SL->getElementOffset(Idx); |
| 378 | } else { |
| 379 | uint64_t S = TD.getABITypeSize(GTI.getIndexedType()); |
| 380 | if (ConstantInt *CI = dyn_cast<ConstantInt>(Op)) { |
| 381 | // Constant-offset addressing. |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 382 | Disp += CI->getSExtValue() * S; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 383 | } else if (IndexReg == 0 && |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 384 | (!AM.GV || |
| 385 | !getTargetMachine()->symbolicAddressesAreRIPRel()) && |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 386 | (S == 1 || S == 2 || S == 4 || S == 8)) { |
| 387 | // Scaled-index addressing. |
| 388 | Scale = S; |
| 389 | IndexReg = getRegForValue(Op); |
| 390 | if (IndexReg == 0) |
| 391 | return false; |
| 392 | } else |
| 393 | // Unsupported. |
| 394 | goto unsupported_gep; |
| 395 | } |
| 396 | } |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 397 | // Check for displacement overflow. |
| 398 | if (!isInt32(Disp)) |
| 399 | break; |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 400 | // Ok, the GEP indices were covered by constant-offset and scaled-index |
| 401 | // addressing. Update the address state and move on to examining the base. |
| 402 | AM.IndexReg = IndexReg; |
| 403 | AM.Scale = Scale; |
Dan Gohman | 09aae46 | 2008-09-26 20:04:15 +0000 | [diff] [blame] | 404 | AM.Disp = (uint32_t)Disp; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 405 | return X86SelectAddress(U->getOperand(0), AM, isCall); |
Dan Gohman | 3589308 | 2008-09-18 23:23:44 +0000 | [diff] [blame] | 406 | unsupported_gep: |
| 407 | // Ok, the GEP indices weren't all covered. |
| 408 | break; |
| 409 | } |
| 410 | } |
| 411 | |
| 412 | // Handle constant address. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 413 | if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) { |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 414 | // Can't handle alternate code models yet. |
| 415 | if (TM.getCodeModel() != CodeModel::Default && |
| 416 | TM.getCodeModel() != CodeModel::Small) |
| 417 | return false; |
| 418 | |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 419 | // RIP-relative addresses can't have additional register operands. |
| 420 | if (getTargetMachine()->symbolicAddressesAreRIPRel() && |
| 421 | (AM.Base.Reg != 0 || AM.IndexReg != 0)) |
| 422 | return false; |
| 423 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 424 | // Set up the basic address. |
| 425 | AM.GV = GV; |
| 426 | if (!isCall && |
| 427 | TM.getRelocationModel() == Reloc::PIC_ && |
| 428 | !Subtarget->is64Bit()) |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 429 | AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 430 | |
| 431 | // Emit an extra load if the ABI requires it. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 432 | if (Subtarget->GVRequiresExtraLoad(GV, TM, isCall)) { |
| 433 | // Check to see if we've already materialized this |
| 434 | // value in a register in this block. |
Dan Gohman | 7e8ef60 | 2008-09-19 23:42:04 +0000 | [diff] [blame] | 435 | if (unsigned Reg = LocalValueMap[V]) { |
| 436 | AM.Base.Reg = Reg; |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 437 | AM.GV = 0; |
Dan Gohman | 7e8ef60 | 2008-09-19 23:42:04 +0000 | [diff] [blame] | 438 | return true; |
| 439 | } |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 440 | // Issue load from stub if necessary. |
| 441 | unsigned Opc = 0; |
| 442 | const TargetRegisterClass *RC = NULL; |
| 443 | if (TLI.getPointerTy() == MVT::i32) { |
| 444 | Opc = X86::MOV32rm; |
| 445 | RC = X86::GR32RegisterClass; |
| 446 | } else { |
| 447 | Opc = X86::MOV64rm; |
| 448 | RC = X86::GR64RegisterClass; |
| 449 | } |
Dan Gohman | 789ce77 | 2008-09-25 23:34:02 +0000 | [diff] [blame] | 450 | |
| 451 | X86AddressMode StubAM; |
| 452 | StubAM.Base.Reg = AM.Base.Reg; |
| 453 | StubAM.GV = AM.GV; |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 454 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 789ce77 | 2008-09-25 23:34:02 +0000 | [diff] [blame] | 455 | addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), StubAM); |
| 456 | |
| 457 | // Now construct the final address. Note that the Disp, Scale, |
| 458 | // and Index values may already be set here. |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 459 | AM.Base.Reg = ResultReg; |
| 460 | AM.GV = 0; |
Dan Gohman | 789ce77 | 2008-09-25 23:34:02 +0000 | [diff] [blame] | 461 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 462 | // Prevent loading GV stub multiple times in same MBB. |
| 463 | LocalValueMap[V] = AM.Base.Reg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 464 | } |
| 465 | return true; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 466 | } |
| 467 | |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 468 | // If all else fails, try to materialize the value in a register. |
Dan Gohman | 7962e85 | 2008-09-29 21:13:15 +0000 | [diff] [blame] | 469 | if (!AM.GV || !getTargetMachine()->symbolicAddressesAreRIPRel()) { |
Dan Gohman | 97135e1 | 2008-09-26 19:15:30 +0000 | [diff] [blame] | 470 | if (AM.Base.Reg == 0) { |
| 471 | AM.Base.Reg = getRegForValue(V); |
| 472 | return AM.Base.Reg != 0; |
| 473 | } |
| 474 | if (AM.IndexReg == 0) { |
| 475 | assert(AM.Scale == 1 && "Scale with no index!"); |
| 476 | AM.IndexReg = getRegForValue(V); |
| 477 | return AM.IndexReg != 0; |
| 478 | } |
| 479 | } |
| 480 | |
| 481 | return false; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 482 | } |
| 483 | |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 484 | /// X86SelectStore - Select and emit code to implement store instructions. |
| 485 | bool X86FastISel::X86SelectStore(Instruction* I) { |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 486 | MVT VT; |
| 487 | if (!isTypeLegal(I->getOperand(0)->getType(), TLI, VT)) |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 488 | return false; |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 489 | unsigned Val = getRegForValue(I->getOperand(0)); |
| 490 | if (Val == 0) |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 491 | // Unhandled operand. Halt "fast" selection and bail. |
| 492 | return false; |
| 493 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 494 | X86AddressMode AM; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 495 | if (!X86SelectAddress(I->getOperand(1), AM, false)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 496 | return false; |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 497 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 498 | return X86FastEmitStore(VT, Val, AM); |
Owen Anderson | a3971df | 2008-09-04 07:08:58 +0000 | [diff] [blame] | 499 | } |
| 500 | |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 501 | /// X86SelectLoad - Select and emit code to implement load instructions. |
| 502 | /// |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 503 | bool X86FastISel::X86SelectLoad(Instruction *I) { |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 504 | MVT VT; |
| 505 | if (!isTypeLegal(I->getType(), TLI, VT)) |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 506 | return false; |
| 507 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 508 | X86AddressMode AM; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 509 | if (!X86SelectAddress(I->getOperand(0), AM, false)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 510 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 511 | |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 512 | unsigned ResultReg = 0; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 513 | if (X86FastEmitLoad(VT, AM, ResultReg)) { |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 514 | UpdateValueMap(I, ResultReg); |
| 515 | return true; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 516 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 517 | return false; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 518 | } |
| 519 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 520 | unsigned X86FastISel::X86ChooseCmpOpcode(MVT VT) { |
| 521 | switch (VT.getSimpleVT()) { |
| 522 | case MVT::i8: return X86::CMP8rr; |
| 523 | case MVT::i16: return X86::CMP16rr; |
| 524 | case MVT::i32: return X86::CMP32rr; |
| 525 | case MVT::i64: return X86::CMP64rr; |
| 526 | case MVT::f32: return X86::UCOMISSrr; |
| 527 | case MVT::f64: return X86::UCOMISDrr; |
| 528 | default: break; |
| 529 | } |
| 530 | return 0; |
| 531 | } |
| 532 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 533 | bool X86FastISel::X86SelectCmp(Instruction *I) { |
| 534 | CmpInst *CI = cast<CmpInst>(I); |
| 535 | |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 536 | MVT VT; |
| 537 | if (!isTypeLegal(I->getOperand(0)->getType(), TLI, VT)) |
Dan Gohman | 4f22bb0 | 2008-09-05 01:33:56 +0000 | [diff] [blame] | 538 | return false; |
| 539 | |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 540 | unsigned Op0Reg = getRegForValue(CI->getOperand(0)); |
Dan Gohman | f52550b | 2008-09-05 01:15:35 +0000 | [diff] [blame] | 541 | if (Op0Reg == 0) return false; |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 542 | unsigned Op1Reg = getRegForValue(CI->getOperand(1)); |
Dan Gohman | f52550b | 2008-09-05 01:15:35 +0000 | [diff] [blame] | 543 | if (Op1Reg == 0) return false; |
| 544 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 545 | unsigned Opc = X86ChooseCmpOpcode(VT); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 546 | |
| 547 | unsigned ResultReg = createResultReg(&X86::GR8RegClass); |
| 548 | switch (CI->getPredicate()) { |
| 549 | case CmpInst::FCMP_OEQ: { |
| 550 | unsigned EReg = createResultReg(&X86::GR8RegClass); |
| 551 | unsigned NPReg = createResultReg(&X86::GR8RegClass); |
| 552 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 553 | BuildMI(MBB, TII.get(X86::SETEr), EReg); |
| 554 | BuildMI(MBB, TII.get(X86::SETNPr), NPReg); |
| 555 | BuildMI(MBB, TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg); |
| 556 | break; |
| 557 | } |
| 558 | case CmpInst::FCMP_UNE: { |
| 559 | unsigned NEReg = createResultReg(&X86::GR8RegClass); |
| 560 | unsigned PReg = createResultReg(&X86::GR8RegClass); |
| 561 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 562 | BuildMI(MBB, TII.get(X86::SETNEr), NEReg); |
| 563 | BuildMI(MBB, TII.get(X86::SETPr), PReg); |
| 564 | BuildMI(MBB, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg); |
| 565 | break; |
| 566 | } |
| 567 | case CmpInst::FCMP_OGT: |
| 568 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 569 | BuildMI(MBB, TII.get(X86::SETAr), ResultReg); |
| 570 | break; |
| 571 | case CmpInst::FCMP_OGE: |
| 572 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 573 | BuildMI(MBB, TII.get(X86::SETAEr), ResultReg); |
| 574 | break; |
| 575 | case CmpInst::FCMP_OLT: |
| 576 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 577 | BuildMI(MBB, TII.get(X86::SETAr), ResultReg); |
| 578 | break; |
| 579 | case CmpInst::FCMP_OLE: |
| 580 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 581 | BuildMI(MBB, TII.get(X86::SETAEr), ResultReg); |
| 582 | break; |
| 583 | case CmpInst::FCMP_ONE: |
| 584 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 585 | BuildMI(MBB, TII.get(X86::SETNEr), ResultReg); |
| 586 | break; |
| 587 | case CmpInst::FCMP_ORD: |
| 588 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 589 | BuildMI(MBB, TII.get(X86::SETNPr), ResultReg); |
| 590 | break; |
| 591 | case CmpInst::FCMP_UNO: |
| 592 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 593 | BuildMI(MBB, TII.get(X86::SETPr), ResultReg); |
| 594 | break; |
| 595 | case CmpInst::FCMP_UEQ: |
| 596 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 597 | BuildMI(MBB, TII.get(X86::SETEr), ResultReg); |
| 598 | break; |
| 599 | case CmpInst::FCMP_UGT: |
| 600 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 601 | BuildMI(MBB, TII.get(X86::SETBr), ResultReg); |
| 602 | break; |
| 603 | case CmpInst::FCMP_UGE: |
| 604 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 605 | BuildMI(MBB, TII.get(X86::SETBEr), ResultReg); |
| 606 | break; |
| 607 | case CmpInst::FCMP_ULT: |
| 608 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 609 | BuildMI(MBB, TII.get(X86::SETBr), ResultReg); |
| 610 | break; |
| 611 | case CmpInst::FCMP_ULE: |
| 612 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 613 | BuildMI(MBB, TII.get(X86::SETBEr), ResultReg); |
| 614 | break; |
| 615 | case CmpInst::ICMP_EQ: |
| 616 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 617 | BuildMI(MBB, TII.get(X86::SETEr), ResultReg); |
| 618 | break; |
| 619 | case CmpInst::ICMP_NE: |
| 620 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 621 | BuildMI(MBB, TII.get(X86::SETNEr), ResultReg); |
| 622 | break; |
| 623 | case CmpInst::ICMP_UGT: |
| 624 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 625 | BuildMI(MBB, TII.get(X86::SETAr), ResultReg); |
| 626 | break; |
| 627 | case CmpInst::ICMP_UGE: |
| 628 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 629 | BuildMI(MBB, TII.get(X86::SETAEr), ResultReg); |
| 630 | break; |
| 631 | case CmpInst::ICMP_ULT: |
| 632 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 633 | BuildMI(MBB, TII.get(X86::SETBr), ResultReg); |
| 634 | break; |
| 635 | case CmpInst::ICMP_ULE: |
| 636 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 637 | BuildMI(MBB, TII.get(X86::SETBEr), ResultReg); |
| 638 | break; |
| 639 | case CmpInst::ICMP_SGT: |
| 640 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 641 | BuildMI(MBB, TII.get(X86::SETGr), ResultReg); |
| 642 | break; |
| 643 | case CmpInst::ICMP_SGE: |
| 644 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 645 | BuildMI(MBB, TII.get(X86::SETGEr), ResultReg); |
| 646 | break; |
| 647 | case CmpInst::ICMP_SLT: |
| 648 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 649 | BuildMI(MBB, TII.get(X86::SETLr), ResultReg); |
| 650 | break; |
| 651 | case CmpInst::ICMP_SLE: |
| 652 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 653 | BuildMI(MBB, TII.get(X86::SETLEr), ResultReg); |
| 654 | break; |
| 655 | default: |
| 656 | return false; |
| 657 | } |
| 658 | |
| 659 | UpdateValueMap(I, ResultReg); |
| 660 | return true; |
| 661 | } |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 662 | |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 663 | bool X86FastISel::X86SelectZExt(Instruction *I) { |
| 664 | // Special-case hack: The only i1 values we know how to produce currently |
| 665 | // set the upper bits of an i8 value to zero. |
| 666 | if (I->getType() == Type::Int8Ty && |
| 667 | I->getOperand(0)->getType() == Type::Int1Ty) { |
| 668 | unsigned ResultReg = getRegForValue(I->getOperand(0)); |
Dan Gohman | f52550b | 2008-09-05 01:15:35 +0000 | [diff] [blame] | 669 | if (ResultReg == 0) return false; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 670 | UpdateValueMap(I, ResultReg); |
| 671 | return true; |
| 672 | } |
| 673 | |
| 674 | return false; |
| 675 | } |
| 676 | |
| 677 | bool X86FastISel::X86SelectBranch(Instruction *I) { |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 678 | // Unconditional branches are selected by tablegen-generated code. |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 679 | // Handle a conditional branch. |
| 680 | BranchInst *BI = cast<BranchInst>(I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 681 | MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)]; |
| 682 | MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)]; |
| 683 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 684 | // Fold the common case of a conditional branch with a comparison. |
| 685 | if (CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) { |
| 686 | if (CI->hasOneUse()) { |
| 687 | MVT VT = TLI.getValueType(CI->getOperand(0)->getType()); |
| 688 | unsigned Opc = X86ChooseCmpOpcode(VT); |
| 689 | if (Opc == 0) return false; |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 690 | |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 691 | // Try to take advantage of fallthrough opportunities. |
| 692 | CmpInst::Predicate Predicate = CI->getPredicate(); |
| 693 | if (MBB->isLayoutSuccessor(TrueMBB)) { |
| 694 | std::swap(TrueMBB, FalseMBB); |
| 695 | Predicate = CmpInst::getInversePredicate(Predicate); |
| 696 | } |
| 697 | |
| 698 | unsigned Op0Reg = getRegForValue(CI->getOperand(0)); |
| 699 | if (Op0Reg == 0) return false; |
| 700 | unsigned Op1Reg = getRegForValue(CI->getOperand(1)); |
| 701 | if (Op1Reg == 0) return false; |
| 702 | |
| 703 | switch (Predicate) { |
| 704 | case CmpInst::FCMP_OGT: |
| 705 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 706 | BuildMI(MBB, TII.get(X86::JA)).addMBB(TrueMBB); |
| 707 | break; |
| 708 | case CmpInst::FCMP_OGE: |
| 709 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 710 | BuildMI(MBB, TII.get(X86::JAE)).addMBB(TrueMBB); |
| 711 | break; |
| 712 | case CmpInst::FCMP_OLT: |
| 713 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 714 | BuildMI(MBB, TII.get(X86::JA)).addMBB(TrueMBB); |
| 715 | break; |
| 716 | case CmpInst::FCMP_OLE: |
| 717 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 718 | BuildMI(MBB, TII.get(X86::JAE)).addMBB(TrueMBB); |
| 719 | break; |
| 720 | case CmpInst::FCMP_ONE: |
| 721 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 722 | BuildMI(MBB, TII.get(X86::JNE)).addMBB(TrueMBB); |
| 723 | break; |
| 724 | case CmpInst::FCMP_ORD: |
| 725 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 726 | BuildMI(MBB, TII.get(X86::JNP)).addMBB(TrueMBB); |
| 727 | break; |
| 728 | case CmpInst::FCMP_UNO: |
| 729 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 730 | BuildMI(MBB, TII.get(X86::JP)).addMBB(TrueMBB); |
| 731 | break; |
| 732 | case CmpInst::FCMP_UEQ: |
| 733 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 734 | BuildMI(MBB, TII.get(X86::JE)).addMBB(TrueMBB); |
| 735 | break; |
| 736 | case CmpInst::FCMP_UGT: |
| 737 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 738 | BuildMI(MBB, TII.get(X86::JB)).addMBB(TrueMBB); |
| 739 | break; |
| 740 | case CmpInst::FCMP_UGE: |
| 741 | BuildMI(MBB, TII.get(Opc)).addReg(Op1Reg).addReg(Op0Reg); |
| 742 | BuildMI(MBB, TII.get(X86::JBE)).addMBB(TrueMBB); |
| 743 | break; |
| 744 | case CmpInst::FCMP_ULT: |
| 745 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 746 | BuildMI(MBB, TII.get(X86::JB)).addMBB(TrueMBB); |
| 747 | break; |
| 748 | case CmpInst::FCMP_ULE: |
| 749 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 750 | BuildMI(MBB, TII.get(X86::JBE)).addMBB(TrueMBB); |
| 751 | break; |
| 752 | case CmpInst::ICMP_EQ: |
| 753 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 754 | BuildMI(MBB, TII.get(X86::JE)).addMBB(TrueMBB); |
| 755 | break; |
| 756 | case CmpInst::ICMP_NE: |
| 757 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 758 | BuildMI(MBB, TII.get(X86::JNE)).addMBB(TrueMBB); |
| 759 | break; |
| 760 | case CmpInst::ICMP_UGT: |
| 761 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 762 | BuildMI(MBB, TII.get(X86::JA)).addMBB(TrueMBB); |
| 763 | break; |
| 764 | case CmpInst::ICMP_UGE: |
| 765 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 766 | BuildMI(MBB, TII.get(X86::JAE)).addMBB(TrueMBB); |
| 767 | break; |
| 768 | case CmpInst::ICMP_ULT: |
| 769 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 770 | BuildMI(MBB, TII.get(X86::JB)).addMBB(TrueMBB); |
| 771 | break; |
| 772 | case CmpInst::ICMP_ULE: |
| 773 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 774 | BuildMI(MBB, TII.get(X86::JBE)).addMBB(TrueMBB); |
| 775 | break; |
| 776 | case CmpInst::ICMP_SGT: |
| 777 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 778 | BuildMI(MBB, TII.get(X86::JG)).addMBB(TrueMBB); |
| 779 | break; |
| 780 | case CmpInst::ICMP_SGE: |
| 781 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 782 | BuildMI(MBB, TII.get(X86::JGE)).addMBB(TrueMBB); |
| 783 | break; |
| 784 | case CmpInst::ICMP_SLT: |
| 785 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 786 | BuildMI(MBB, TII.get(X86::JL)).addMBB(TrueMBB); |
| 787 | break; |
| 788 | case CmpInst::ICMP_SLE: |
| 789 | BuildMI(MBB, TII.get(Opc)).addReg(Op0Reg).addReg(Op1Reg); |
| 790 | BuildMI(MBB, TII.get(X86::JLE)).addMBB(TrueMBB); |
| 791 | break; |
| 792 | default: |
| 793 | return false; |
| 794 | } |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 795 | FastEmitBranch(FalseMBB); |
Dan Gohman | 8c3f8b6 | 2008-10-07 22:10:33 +0000 | [diff] [blame] | 796 | MBB->addSuccessor(TrueMBB); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 797 | return true; |
| 798 | } |
| 799 | } |
| 800 | |
| 801 | // Otherwise do a clumsy setcc and re-test it. |
| 802 | unsigned OpReg = getRegForValue(BI->getCondition()); |
| 803 | if (OpReg == 0) return false; |
| 804 | |
| 805 | BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg); |
| 806 | |
| 807 | BuildMI(MBB, TII.get(X86::JNE)).addMBB(TrueMBB); |
Dan Gohman | d98d620 | 2008-10-02 22:15:21 +0000 | [diff] [blame] | 808 | FastEmitBranch(FalseMBB); |
Dan Gohman | 8c3f8b6 | 2008-10-07 22:10:33 +0000 | [diff] [blame] | 809 | MBB->addSuccessor(TrueMBB); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 810 | |
| 811 | return true; |
| 812 | } |
| 813 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 814 | bool X86FastISel::X86SelectShift(Instruction *I) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 815 | unsigned CReg = 0, OpReg = 0, OpImm = 0; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 816 | const TargetRegisterClass *RC = NULL; |
| 817 | if (I->getType() == Type::Int8Ty) { |
| 818 | CReg = X86::CL; |
| 819 | RC = &X86::GR8RegClass; |
| 820 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 821 | case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break; |
| 822 | case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break; |
| 823 | case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 824 | default: return false; |
| 825 | } |
| 826 | } else if (I->getType() == Type::Int16Ty) { |
| 827 | CReg = X86::CX; |
| 828 | RC = &X86::GR16RegClass; |
| 829 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 830 | case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break; |
| 831 | case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break; |
| 832 | case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 833 | default: return false; |
| 834 | } |
| 835 | } else if (I->getType() == Type::Int32Ty) { |
| 836 | CReg = X86::ECX; |
| 837 | RC = &X86::GR32RegClass; |
| 838 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 839 | case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break; |
| 840 | case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break; |
| 841 | case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 842 | default: return false; |
| 843 | } |
| 844 | } else if (I->getType() == Type::Int64Ty) { |
| 845 | CReg = X86::RCX; |
| 846 | RC = &X86::GR64RegClass; |
| 847 | switch (I->getOpcode()) { |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 848 | case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break; |
| 849 | case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break; |
| 850 | case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 851 | default: return false; |
| 852 | } |
| 853 | } else { |
| 854 | return false; |
| 855 | } |
| 856 | |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 857 | MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true); |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 858 | if (VT == MVT::Other || !isTypeLegal(I->getType(), TLI, VT)) |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 859 | return false; |
| 860 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 861 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 862 | if (Op0Reg == 0) return false; |
Chris Lattner | 743922e | 2008-09-21 21:44:29 +0000 | [diff] [blame] | 863 | |
| 864 | // Fold immediate in shl(x,3). |
| 865 | if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) { |
| 866 | unsigned ResultReg = createResultReg(RC); |
| 867 | BuildMI(MBB, TII.get(OpImm), |
| 868 | ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue()); |
| 869 | UpdateValueMap(I, ResultReg); |
| 870 | return true; |
| 871 | } |
| 872 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 873 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 874 | if (Op1Reg == 0) return false; |
| 875 | TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC); |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 876 | |
| 877 | // The shift instruction uses X86::CL. If we defined a super-register |
| 878 | // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what |
| 879 | // we're doing here. |
| 880 | if (CReg != X86::CL) |
| 881 | BuildMI(MBB, TII.get(TargetInstrInfo::EXTRACT_SUBREG), X86::CL) |
| 882 | .addReg(CReg).addImm(X86::SUBREG_8BIT); |
| 883 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 884 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 885 | BuildMI(MBB, TII.get(OpReg), ResultReg).addReg(Op0Reg); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 886 | UpdateValueMap(I, ResultReg); |
| 887 | return true; |
| 888 | } |
| 889 | |
| 890 | bool X86FastISel::X86SelectSelect(Instruction *I) { |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 891 | const Type *Ty = I->getType(); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 892 | if (isa<PointerType>(Ty)) |
Dan Gohman | 1fbc3cd | 2008-09-18 18:26:43 +0000 | [diff] [blame] | 893 | Ty = TD.getIntPtrType(); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 894 | |
| 895 | unsigned Opc = 0; |
| 896 | const TargetRegisterClass *RC = NULL; |
| 897 | if (Ty == Type::Int16Ty) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 898 | Opc = X86::CMOVE16rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 899 | RC = &X86::GR16RegClass; |
| 900 | } else if (Ty == Type::Int32Ty) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 901 | Opc = X86::CMOVE32rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 902 | RC = &X86::GR32RegClass; |
| 903 | } else if (Ty == Type::Int64Ty) { |
Dan Gohman | 31d2691 | 2008-09-05 21:13:04 +0000 | [diff] [blame] | 904 | Opc = X86::CMOVE64rr; |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 905 | RC = &X86::GR64RegClass; |
| 906 | } else { |
| 907 | return false; |
| 908 | } |
| 909 | |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 910 | MVT VT = MVT::getMVT(Ty, /*HandleUnknown=*/true); |
Dan Gohman | 9b66d73 | 2008-09-30 00:48:39 +0000 | [diff] [blame] | 911 | if (VT == MVT::Other || !isTypeLegal(Ty, TLI, VT)) |
Dan Gohman | f58cb6d | 2008-09-05 21:27:34 +0000 | [diff] [blame] | 912 | return false; |
| 913 | |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 914 | unsigned Op0Reg = getRegForValue(I->getOperand(0)); |
| 915 | if (Op0Reg == 0) return false; |
| 916 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 917 | if (Op1Reg == 0) return false; |
| 918 | unsigned Op2Reg = getRegForValue(I->getOperand(2)); |
| 919 | if (Op2Reg == 0) return false; |
| 920 | |
| 921 | BuildMI(MBB, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg); |
| 922 | unsigned ResultReg = createResultReg(RC); |
| 923 | BuildMI(MBB, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg); |
| 924 | UpdateValueMap(I, ResultReg); |
| 925 | return true; |
| 926 | } |
| 927 | |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 928 | bool X86FastISel::X86SelectFPExt(Instruction *I) { |
| 929 | if (Subtarget->hasSSE2()) { |
| 930 | if (I->getType() == Type::DoubleTy) { |
| 931 | Value *V = I->getOperand(0); |
| 932 | if (V->getType() == Type::FloatTy) { |
| 933 | unsigned OpReg = getRegForValue(V); |
| 934 | if (OpReg == 0) return false; |
| 935 | unsigned ResultReg = createResultReg(X86::FR64RegisterClass); |
| 936 | BuildMI(MBB, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg); |
| 937 | UpdateValueMap(I, ResultReg); |
| 938 | return true; |
| 939 | } |
| 940 | } |
| 941 | } |
| 942 | |
| 943 | return false; |
| 944 | } |
| 945 | |
| 946 | bool X86FastISel::X86SelectFPTrunc(Instruction *I) { |
| 947 | if (Subtarget->hasSSE2()) { |
| 948 | if (I->getType() == Type::FloatTy) { |
| 949 | Value *V = I->getOperand(0); |
| 950 | if (V->getType() == Type::DoubleTy) { |
| 951 | unsigned OpReg = getRegForValue(V); |
| 952 | if (OpReg == 0) return false; |
| 953 | unsigned ResultReg = createResultReg(X86::FR32RegisterClass); |
| 954 | BuildMI(MBB, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg); |
| 955 | UpdateValueMap(I, ResultReg); |
| 956 | return true; |
| 957 | } |
| 958 | } |
| 959 | } |
| 960 | |
| 961 | return false; |
| 962 | } |
| 963 | |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 964 | bool X86FastISel::X86SelectTrunc(Instruction *I) { |
| 965 | if (Subtarget->is64Bit()) |
| 966 | // All other cases should be handled by the tblgen generated code. |
| 967 | return false; |
| 968 | MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType()); |
| 969 | MVT DstVT = TLI.getValueType(I->getType()); |
| 970 | if (DstVT != MVT::i8) |
| 971 | // All other cases should be handled by the tblgen generated code. |
| 972 | return false; |
| 973 | if (SrcVT != MVT::i16 && SrcVT != MVT::i32) |
| 974 | // All other cases should be handled by the tblgen generated code. |
| 975 | return false; |
| 976 | |
| 977 | unsigned InputReg = getRegForValue(I->getOperand(0)); |
| 978 | if (!InputReg) |
| 979 | // Unhandled operand. Halt "fast" selection and bail. |
| 980 | return false; |
| 981 | |
| 982 | // First issue a copy to GR16_ or GR32_. |
| 983 | unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16to16_ : X86::MOV32to32_; |
| 984 | const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16) |
| 985 | ? X86::GR16_RegisterClass : X86::GR32_RegisterClass; |
| 986 | unsigned CopyReg = createResultReg(CopyRC); |
| 987 | BuildMI(MBB, TII.get(CopyOpc), CopyReg).addReg(InputReg); |
| 988 | |
| 989 | // Then issue an extract_subreg. |
Dan Gohman | 145b828 | 2008-10-07 21:50:36 +0000 | [diff] [blame] | 990 | unsigned ResultReg = FastEmitInst_extractsubreg(CopyReg, X86::SUBREG_8BIT); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 991 | if (!ResultReg) |
| 992 | return false; |
| 993 | |
| 994 | UpdateValueMap(I, ResultReg); |
| 995 | return true; |
| 996 | } |
| 997 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 998 | bool X86FastISel::X86SelectCall(Instruction *I) { |
| 999 | CallInst *CI = cast<CallInst>(I); |
| 1000 | Value *Callee = I->getOperand(0); |
| 1001 | |
| 1002 | // Can't handle inline asm yet. |
| 1003 | if (isa<InlineAsm>(Callee)) |
| 1004 | return false; |
| 1005 | |
| 1006 | // FIXME: Handle some intrinsics. |
| 1007 | if (Function *F = CI->getCalledFunction()) { |
| 1008 | if (F->isDeclaration() &&F->getIntrinsicID()) |
| 1009 | return false; |
| 1010 | } |
| 1011 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1012 | // Handle only C and fastcc calling conventions for now. |
| 1013 | CallSite CS(CI); |
| 1014 | unsigned CC = CS.getCallingConv(); |
| 1015 | if (CC != CallingConv::C && |
| 1016 | CC != CallingConv::Fast && |
| 1017 | CC != CallingConv::X86_FastCall) |
| 1018 | return false; |
| 1019 | |
| 1020 | // Let SDISel handle vararg functions. |
| 1021 | const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); |
| 1022 | const FunctionType *FTy = cast<FunctionType>(PT->getElementType()); |
| 1023 | if (FTy->isVarArg()) |
| 1024 | return false; |
| 1025 | |
| 1026 | // Handle *simple* calls for now. |
| 1027 | const Type *RetTy = CS.getType(); |
| 1028 | MVT RetVT; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1029 | if (RetTy == Type::VoidTy) |
| 1030 | RetVT = MVT::isVoid; |
| 1031 | else if (!isTypeLegal(RetTy, TLI, RetVT, true)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1032 | return false; |
| 1033 | |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1034 | // Materialize callee address in a register. FIXME: GV address can be |
| 1035 | // handled with a CALLpcrel32 instead. |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1036 | X86AddressMode CalleeAM; |
| 1037 | if (!X86SelectAddress(Callee, CalleeAM, true)) |
| 1038 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1039 | unsigned CalleeOp = 0; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1040 | GlobalValue *GV = 0; |
| 1041 | if (CalleeAM.Base.Reg != 0) { |
| 1042 | assert(CalleeAM.GV == 0); |
| 1043 | CalleeOp = CalleeAM.Base.Reg; |
| 1044 | } else if (CalleeAM.GV != 0) { |
| 1045 | assert(CalleeAM.GV != 0); |
| 1046 | GV = CalleeAM.GV; |
| 1047 | } else |
| 1048 | return false; |
Dan Gohman | b5b6ec6 | 2008-09-17 21:18:49 +0000 | [diff] [blame] | 1049 | |
Evan Cheng | debdea0 | 2008-09-08 17:15:42 +0000 | [diff] [blame] | 1050 | // Allow calls which produce i1 results. |
| 1051 | bool AndToI1 = false; |
| 1052 | if (RetVT == MVT::i1) { |
| 1053 | RetVT = MVT::i8; |
| 1054 | AndToI1 = true; |
| 1055 | } |
| 1056 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1057 | // Deal with call operands first. |
| 1058 | SmallVector<unsigned, 4> Args; |
| 1059 | SmallVector<MVT, 4> ArgVTs; |
| 1060 | SmallVector<ISD::ArgFlagsTy, 4> ArgFlags; |
| 1061 | Args.reserve(CS.arg_size()); |
| 1062 | ArgVTs.reserve(CS.arg_size()); |
| 1063 | ArgFlags.reserve(CS.arg_size()); |
| 1064 | for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); |
| 1065 | i != e; ++i) { |
| 1066 | unsigned Arg = getRegForValue(*i); |
| 1067 | if (Arg == 0) |
| 1068 | return false; |
| 1069 | ISD::ArgFlagsTy Flags; |
| 1070 | unsigned AttrInd = i - CS.arg_begin() + 1; |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1071 | if (CS.paramHasAttr(AttrInd, Attribute::SExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1072 | Flags.setSExt(); |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1073 | if (CS.paramHasAttr(AttrInd, Attribute::ZExt)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1074 | Flags.setZExt(); |
| 1075 | |
| 1076 | // FIXME: Only handle *easy* calls for now. |
Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 1077 | if (CS.paramHasAttr(AttrInd, Attribute::InReg) || |
| 1078 | CS.paramHasAttr(AttrInd, Attribute::StructRet) || |
| 1079 | CS.paramHasAttr(AttrInd, Attribute::Nest) || |
| 1080 | CS.paramHasAttr(AttrInd, Attribute::ByVal)) |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1081 | return false; |
| 1082 | |
| 1083 | const Type *ArgTy = (*i)->getType(); |
| 1084 | MVT ArgVT; |
| 1085 | if (!isTypeLegal(ArgTy, TLI, ArgVT)) |
| 1086 | return false; |
| 1087 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 1088 | Flags.setOrigAlign(OriginalAlignment); |
| 1089 | |
| 1090 | Args.push_back(Arg); |
| 1091 | ArgVTs.push_back(ArgVT); |
| 1092 | ArgFlags.push_back(Flags); |
| 1093 | } |
| 1094 | |
| 1095 | // Analyze operands of the call, assigning locations to each operand. |
| 1096 | SmallVector<CCValAssign, 16> ArgLocs; |
| 1097 | CCState CCInfo(CC, false, TM, ArgLocs); |
| 1098 | CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC)); |
| 1099 | |
| 1100 | // Get a count of how many bytes are to be pushed on the stack. |
| 1101 | unsigned NumBytes = CCInfo.getNextStackOffset(); |
| 1102 | |
| 1103 | // Issue CALLSEQ_START |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 1104 | unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode(); |
| 1105 | BuildMI(MBB, TII.get(AdjStackDown)).addImm(NumBytes); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1106 | |
| 1107 | // Process argumenet: walk the register/memloc assignments, inserting |
| 1108 | // copies / loads. |
| 1109 | SmallVector<unsigned, 4> RegArgs; |
| 1110 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1111 | CCValAssign &VA = ArgLocs[i]; |
| 1112 | unsigned Arg = Args[VA.getValNo()]; |
| 1113 | MVT ArgVT = ArgVTs[VA.getValNo()]; |
| 1114 | |
| 1115 | // Promote the value if needed. |
| 1116 | switch (VA.getLocInfo()) { |
| 1117 | default: assert(0 && "Unknown loc info!"); |
| 1118 | case CCValAssign::Full: break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1119 | case CCValAssign::SExt: { |
| 1120 | bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1121 | Arg, ArgVT, Arg); |
| 1122 | assert(Emitted && "Failed to emit a sext!"); |
| 1123 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1124 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1125 | } |
| 1126 | case CCValAssign::ZExt: { |
| 1127 | bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 1128 | Arg, ArgVT, Arg); |
| 1129 | assert(Emitted && "Failed to emit a zext!"); |
| 1130 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1131 | break; |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1132 | } |
| 1133 | case CCValAssign::AExt: { |
| 1134 | bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(), |
| 1135 | Arg, ArgVT, Arg); |
Owen Anderson | b636913 | 2008-09-11 02:41:37 +0000 | [diff] [blame] | 1136 | if (!Emitted) |
| 1137 | Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(), |
| 1138 | Arg, ArgVT, Arg); |
| 1139 | if (!Emitted) |
| 1140 | Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(), |
| 1141 | Arg, ArgVT, Arg); |
| 1142 | |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1143 | assert(Emitted && "Failed to emit a aext!"); |
| 1144 | ArgVT = VA.getLocVT(); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1145 | break; |
| 1146 | } |
Evan Cheng | 24e3a90 | 2008-09-08 06:35:17 +0000 | [diff] [blame] | 1147 | } |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1148 | |
| 1149 | if (VA.isRegLoc()) { |
| 1150 | TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT); |
| 1151 | bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(), |
| 1152 | Arg, RC, RC); |
| 1153 | assert(Emitted && "Failed to emit a copy instruction!"); |
| 1154 | RegArgs.push_back(VA.getLocReg()); |
| 1155 | } else { |
| 1156 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1157 | X86AddressMode AM; |
| 1158 | AM.Base.Reg = StackPtr; |
| 1159 | AM.Disp = LocMemOffset; |
| 1160 | X86FastEmitStore(ArgVT, Arg, AM); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1161 | } |
| 1162 | } |
| 1163 | |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1164 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
| 1165 | // GOT pointer. |
| 1166 | if (!Subtarget->is64Bit() && |
| 1167 | TM.getRelocationModel() == Reloc::PIC_ && |
| 1168 | Subtarget->isPICStyleGOT()) { |
| 1169 | TargetRegisterClass *RC = X86::GR32RegisterClass; |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 1170 | unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1171 | bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC); |
| 1172 | assert(Emitted && "Failed to emit a copy instruction!"); |
| 1173 | } |
| 1174 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1175 | // Issue the call. |
| 1176 | unsigned CallOpc = CalleeOp |
| 1177 | ? (Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r) |
| 1178 | : (Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32); |
| 1179 | MachineInstrBuilder MIB = CalleeOp |
| 1180 | ? BuildMI(MBB, TII.get(CallOpc)).addReg(CalleeOp) |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1181 | : BuildMI(MBB, TII.get(CallOpc)).addGlobalAddress(GV); |
Dan Gohman | 2cc3aa4 | 2008-09-25 15:24:26 +0000 | [diff] [blame] | 1182 | |
| 1183 | // Add an implicit use GOT pointer in EBX. |
| 1184 | if (!Subtarget->is64Bit() && |
| 1185 | TM.getRelocationModel() == Reloc::PIC_ && |
| 1186 | Subtarget->isPICStyleGOT()) |
| 1187 | MIB.addReg(X86::EBX); |
| 1188 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1189 | // Add implicit physical register uses to the call. |
Dan Gohman | 8c3f8b6 | 2008-10-07 22:10:33 +0000 | [diff] [blame] | 1190 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
| 1191 | MIB.addReg(RegArgs[i]); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1192 | |
| 1193 | // Issue CALLSEQ_END |
Dan Gohman | 6d4b052 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 1194 | unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode(); |
| 1195 | BuildMI(MBB, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1196 | |
| 1197 | // Now handle call return value (if any). |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1198 | if (RetVT.getSimpleVT() != MVT::isVoid) { |
| 1199 | SmallVector<CCValAssign, 16> RVLocs; |
| 1200 | CCState CCInfo(CC, false, TM, RVLocs); |
| 1201 | CCInfo.AnalyzeCallResult(RetVT, RetCC_X86); |
| 1202 | |
| 1203 | // Copy all of the result registers out of their specified physreg. |
| 1204 | assert(RVLocs.size() == 1 && "Can't handle multi-value calls!"); |
| 1205 | MVT CopyVT = RVLocs[0].getValVT(); |
| 1206 | TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT); |
| 1207 | TargetRegisterClass *SrcRC = DstRC; |
| 1208 | |
| 1209 | // If this is a call to a function that returns an fp value on the x87 fp |
| 1210 | // stack, but where we prefer to use the value in xmm registers, copy it |
| 1211 | // out as F80 and use a truncate to move it from fp stack reg to xmm reg. |
| 1212 | if ((RVLocs[0].getLocReg() == X86::ST0 || |
| 1213 | RVLocs[0].getLocReg() == X86::ST1) && |
| 1214 | isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) { |
| 1215 | CopyVT = MVT::f80; |
| 1216 | SrcRC = X86::RSTRegisterClass; |
| 1217 | DstRC = X86::RFP80RegisterClass; |
| 1218 | } |
| 1219 | |
| 1220 | unsigned ResultReg = createResultReg(DstRC); |
| 1221 | bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg, |
| 1222 | RVLocs[0].getLocReg(), DstRC, SrcRC); |
| 1223 | assert(Emitted && "Failed to emit a copy instruction!"); |
| 1224 | if (CopyVT != RVLocs[0].getValVT()) { |
| 1225 | // Round the F80 the right size, which also moves to the appropriate xmm |
| 1226 | // register. This is accomplished by storing the F80 value in memory and |
| 1227 | // then loading it back. Ewww... |
| 1228 | MVT ResVT = RVLocs[0].getValVT(); |
| 1229 | unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64; |
| 1230 | unsigned MemSize = ResVT.getSizeInBits()/8; |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1231 | int FI = MFI.CreateStackObject(MemSize, MemSize); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1232 | addFrameReference(BuildMI(MBB, TII.get(Opc)), FI).addReg(ResultReg); |
| 1233 | DstRC = ResVT == MVT::f32 |
| 1234 | ? X86::FR32RegisterClass : X86::FR64RegisterClass; |
| 1235 | Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm; |
| 1236 | ResultReg = createResultReg(DstRC); |
| 1237 | addFrameReference(BuildMI(MBB, TII.get(Opc), ResultReg), FI); |
| 1238 | } |
| 1239 | |
Evan Cheng | debdea0 | 2008-09-08 17:15:42 +0000 | [diff] [blame] | 1240 | if (AndToI1) { |
| 1241 | // Mask out all but lowest bit for some call which produces an i1. |
| 1242 | unsigned AndResult = createResultReg(X86::GR8RegisterClass); |
| 1243 | BuildMI(MBB, TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1); |
| 1244 | ResultReg = AndResult; |
| 1245 | } |
| 1246 | |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1247 | UpdateValueMap(I, ResultReg); |
| 1248 | } |
| 1249 | |
| 1250 | return true; |
| 1251 | } |
| 1252 | |
| 1253 | |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1254 | bool |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1255 | X86FastISel::TargetSelectInstruction(Instruction *I) { |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1256 | switch (I->getOpcode()) { |
| 1257 | default: break; |
Evan Cheng | 8b19e56 | 2008-09-03 06:44:39 +0000 | [diff] [blame] | 1258 | case Instruction::Load: |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1259 | return X86SelectLoad(I); |
Owen Anderson | 79924eb | 2008-09-04 16:48:33 +0000 | [diff] [blame] | 1260 | case Instruction::Store: |
| 1261 | return X86SelectStore(I); |
Dan Gohman | 6e3f05f | 2008-09-04 23:26:51 +0000 | [diff] [blame] | 1262 | case Instruction::ICmp: |
| 1263 | case Instruction::FCmp: |
| 1264 | return X86SelectCmp(I); |
Dan Gohman | d89ae99 | 2008-09-05 01:06:14 +0000 | [diff] [blame] | 1265 | case Instruction::ZExt: |
| 1266 | return X86SelectZExt(I); |
| 1267 | case Instruction::Br: |
| 1268 | return X86SelectBranch(I); |
Evan Cheng | f3d4efe | 2008-09-07 09:09:33 +0000 | [diff] [blame] | 1269 | case Instruction::Call: |
| 1270 | return X86SelectCall(I); |
Dan Gohman | c39f4db | 2008-09-05 18:30:08 +0000 | [diff] [blame] | 1271 | case Instruction::LShr: |
| 1272 | case Instruction::AShr: |
| 1273 | case Instruction::Shl: |
| 1274 | return X86SelectShift(I); |
| 1275 | case Instruction::Select: |
| 1276 | return X86SelectSelect(I); |
Evan Cheng | 10a8d9c | 2008-09-07 08:47:42 +0000 | [diff] [blame] | 1277 | case Instruction::Trunc: |
| 1278 | return X86SelectTrunc(I); |
Dan Gohman | 78efce6 | 2008-09-10 21:02:08 +0000 | [diff] [blame] | 1279 | case Instruction::FPExt: |
| 1280 | return X86SelectFPExt(I); |
| 1281 | case Instruction::FPTrunc: |
| 1282 | return X86SelectFPTrunc(I); |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1283 | } |
| 1284 | |
| 1285 | return false; |
| 1286 | } |
| 1287 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1288 | unsigned X86FastISel::TargetMaterializeConstant(Constant *C) { |
Evan Cheng | 59fbc80 | 2008-09-09 01:26:59 +0000 | [diff] [blame] | 1289 | MVT VT; |
| 1290 | if (!isTypeLegal(C->getType(), TLI, VT)) |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1291 | return false; |
| 1292 | |
| 1293 | // Get opcode and regclass of the output for the given load instruction. |
| 1294 | unsigned Opc = 0; |
| 1295 | const TargetRegisterClass *RC = NULL; |
| 1296 | switch (VT.getSimpleVT()) { |
| 1297 | default: return false; |
| 1298 | case MVT::i8: |
| 1299 | Opc = X86::MOV8rm; |
| 1300 | RC = X86::GR8RegisterClass; |
| 1301 | break; |
| 1302 | case MVT::i16: |
| 1303 | Opc = X86::MOV16rm; |
| 1304 | RC = X86::GR16RegisterClass; |
| 1305 | break; |
| 1306 | case MVT::i32: |
| 1307 | Opc = X86::MOV32rm; |
| 1308 | RC = X86::GR32RegisterClass; |
| 1309 | break; |
| 1310 | case MVT::i64: |
| 1311 | // Must be in x86-64 mode. |
| 1312 | Opc = X86::MOV64rm; |
| 1313 | RC = X86::GR64RegisterClass; |
| 1314 | break; |
| 1315 | case MVT::f32: |
| 1316 | if (Subtarget->hasSSE1()) { |
| 1317 | Opc = X86::MOVSSrm; |
| 1318 | RC = X86::FR32RegisterClass; |
| 1319 | } else { |
| 1320 | Opc = X86::LD_Fp32m; |
| 1321 | RC = X86::RFP32RegisterClass; |
| 1322 | } |
| 1323 | break; |
| 1324 | case MVT::f64: |
| 1325 | if (Subtarget->hasSSE2()) { |
| 1326 | Opc = X86::MOVSDrm; |
| 1327 | RC = X86::FR64RegisterClass; |
| 1328 | } else { |
| 1329 | Opc = X86::LD_Fp64m; |
| 1330 | RC = X86::RFP64RegisterClass; |
| 1331 | } |
| 1332 | break; |
| 1333 | case MVT::f80: |
Dan Gohman | 5af29c2 | 2008-09-26 01:39:32 +0000 | [diff] [blame] | 1334 | // No f80 support yet. |
| 1335 | return false; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1336 | } |
| 1337 | |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1338 | // Materialize addresses with LEA instructions. |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1339 | if (isa<GlobalValue>(C)) { |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1340 | X86AddressMode AM; |
| 1341 | if (X86SelectAddress(C, AM, false)) { |
| 1342 | if (TLI.getPointerTy() == MVT::i32) |
| 1343 | Opc = X86::LEA32r; |
| 1344 | else |
| 1345 | Opc = X86::LEA64r; |
| 1346 | unsigned ResultReg = createResultReg(RC); |
| 1347 | addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM); |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1348 | return ResultReg; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1349 | } |
Evan Cheng | 0de588f | 2008-09-05 21:00:03 +0000 | [diff] [blame] | 1350 | return 0; |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1351 | } |
| 1352 | |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 1353 | // MachineConstantPool wants an explicit alignment. |
Dan Gohman | 1fbc3cd | 2008-09-18 18:26:43 +0000 | [diff] [blame] | 1354 | unsigned Align = TD.getPreferredTypeAlignmentShift(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 1355 | if (Align == 0) { |
| 1356 | // Alignment of vector types. FIXME! |
Dan Gohman | 1fbc3cd | 2008-09-18 18:26:43 +0000 | [diff] [blame] | 1357 | Align = TD.getABITypeSize(C->getType()); |
Owen Anderson | 3b217c6 | 2008-09-06 01:11:01 +0000 | [diff] [blame] | 1358 | Align = Log2_64(Align); |
| 1359 | } |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1360 | |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 1361 | // x86-32 PIC requires a PIC base register for constant pools. |
| 1362 | unsigned PICBase = 0; |
| 1363 | if (TM.getRelocationModel() == Reloc::PIC_ && |
| 1364 | !Subtarget->is64Bit()) |
| 1365 | PICBase = getInstrInfo()->getGlobalBaseReg(&MF); |
| 1366 | |
| 1367 | // Create the load from the constant pool. |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1368 | unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align); |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1369 | unsigned ResultReg = createResultReg(RC); |
Dan Gohman | 5396c99 | 2008-09-30 01:21:32 +0000 | [diff] [blame] | 1370 | addConstantPoolReference(BuildMI(MBB, TII.get(Opc), ResultReg), MCPOffset, |
| 1371 | PICBase); |
| 1372 | |
Owen Anderson | 95267a1 | 2008-09-05 00:06:23 +0000 | [diff] [blame] | 1373 | return ResultReg; |
| 1374 | } |
| 1375 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1376 | unsigned X86FastISel::TargetMaterializeAlloca(AllocaInst *C) { |
Dan Gohman | 4e6ed5e | 2008-10-03 01:27:49 +0000 | [diff] [blame] | 1377 | // Fail on dynamic allocas. At this point, getRegForValue has already |
| 1378 | // checked its CSE maps, so if we're here trying to handle a dynamic |
| 1379 | // alloca, we're not going to succeed. X86SelectAddress has a |
| 1380 | // check for dynamic allocas, because it's called directly from |
| 1381 | // various places, but TargetMaterializeAlloca also needs a check |
| 1382 | // in order to avoid recursion between getRegForValue, |
| 1383 | // X86SelectAddrss, and TargetMaterializeAlloca. |
| 1384 | if (!StaticAllocaMap.count(C)) |
| 1385 | return 0; |
| 1386 | |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1387 | X86AddressMode AM; |
Dan Gohman | 2ff7fd1 | 2008-09-19 22:16:54 +0000 | [diff] [blame] | 1388 | if (!X86SelectAddress(C, AM, false)) |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1389 | return 0; |
| 1390 | unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r; |
| 1391 | TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy()); |
| 1392 | unsigned ResultReg = createResultReg(RC); |
| 1393 | addFullAddress(BuildMI(MBB, TII.get(Opc), ResultReg), AM); |
| 1394 | return ResultReg; |
| 1395 | } |
| 1396 | |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 1397 | namespace llvm { |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1398 | llvm::FastISel *X86::createFastISel(MachineFunction &mf, |
Dan Gohman | d57dd5f | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 1399 | MachineModuleInfo *mmi, |
Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 1400 | DenseMap<const Value *, unsigned> &vm, |
Dan Gohman | 0586d91 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 1401 | DenseMap<const BasicBlock *, MachineBasicBlock *> &bm, |
Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame^] | 1402 | DenseMap<const AllocaInst *, int> &am |
| 1403 | #ifndef NDEBUG |
| 1404 | , SmallSet<Instruction*, 8> &cil |
| 1405 | #endif |
| 1406 | ) { |
| 1407 | return new X86FastISel(mf, mmi, vm, bm, am |
| 1408 | #ifndef NDEBUG |
| 1409 | , cil |
| 1410 | #endif |
| 1411 | ); |
Evan Cheng | c3f44b0 | 2008-09-03 00:03:49 +0000 | [diff] [blame] | 1412 | } |
Dan Gohman | 99b2182 | 2008-08-28 23:21:34 +0000 | [diff] [blame] | 1413 | } |