blob: da413f8a1ca48f94dc56f1e23190af9f9a2c08bb [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Misha Brukman145a5a32004-11-15 21:20:09 +000017let isTerminator = 1 in {
18 let isReturn = 1 in
19 def BLR : XLForm_2_ext<19, 16, 20, 31, 1, 0, 0, (ops), "blr">;
20 def BCTR : XLForm_2_ext<19, 528, 20, 31, 1, 0, 0, (ops), "bctr">;
21}
Chris Lattner7bb424f2004-08-14 23:27:29 +000022
Nate Begemanc3306122004-08-21 05:56:39 +000023def u5imm : Operand<i8> {
24 let PrintMethod = "printU5ImmOperand";
25}
Nate Begeman07aada82004-08-30 02:28:06 +000026def u6imm : Operand<i8> {
27 let PrintMethod = "printU6ImmOperand";
28}
Nate Begemaned428532004-09-04 05:00:00 +000029def s16imm : Operand<i16> {
30 let PrintMethod = "printS16ImmOperand";
31}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000032def u16imm : Operand<i16> {
33 let PrintMethod = "printU16ImmOperand";
34}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000035def target : Operand<i32> {
36 let PrintMethod = "printBranchOperand";
37}
38def piclabel: Operand<i32> {
39 let PrintMethod = "printPICLabel";
40}
Nate Begemaned428532004-09-04 05:00:00 +000041def symbolHi: Operand<i32> {
42 let PrintMethod = "printSymbolHi";
43}
44def symbolLo: Operand<i32> {
45 let PrintMethod = "printSymbolLo";
46}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000047
Misha Brukman5dfe3a92004-06-21 16:55:25 +000048// Pseudo-instructions:
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000049def PHI : Pseudo<(ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +000050let isLoad = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000051def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
52def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +000053}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000054def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
55def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000056
Misha Brukmanb2edb442004-06-28 18:23:35 +000057let isBranch = 1, isTerminator = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000058 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
Misha Brukman40a55e12004-10-23 20:29:24 +000059 def B : IForm<18, 0, 0, 0, 0, (ops target:$func), "b $func">;
60 def BA : IForm<18, 1, 0, 0, 0, (ops target:$func), "ba $func">;
61 def BL : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
62 def BLA : IForm<18, 1, 1, 0, 0, (ops target:$func), "bla $func">;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000063 // FIXME: 4*CR# needs to be added to the BI field!
64 // This will only work for CR0 as it stands now
Nate Begemaned428532004-09-04 05:00:00 +000065 def BLT : BForm_ext<16, 0, 0, 12, 0, 0, 0, (ops CRRC:$crS, target:$block),
66 "blt $block">;
67 def BLE : BForm_ext<16, 0, 0, 4, 1, 0, 0, (ops CRRC:$crS, target:$block),
68 "ble $block">;
69 def BEQ : BForm_ext<16, 0, 0, 12, 2, 0, 0, (ops CRRC:$crS, target:$block),
70 "beq $block">;
71 def BGE : BForm_ext<16, 0, 0, 4, 0, 0, 0, (ops CRRC:$crS, target:$block),
72 "bge $block">;
73 def BGT : BForm_ext<16, 0, 0, 12, 1, 0, 0, (ops CRRC:$crS, target:$block),
74 "bgt $block">;
75 def BNE : BForm_ext<16, 0, 0, 4, 2, 0, 0, (ops CRRC:$crS, target:$block),
76 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000077}
78
Misha Brukman5fa2b022004-06-29 23:37:36 +000079let isBranch = 1, isTerminator = 1, isCall = 1,
80 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000081 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
82 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
83 LR,XER,CTR,
84 CR0,CR1,CR5,CR6,CR7] in {
85 // Convenient aliases for call instructions
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000086 def CALLpcrel : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
87 def CALLindirect : XLForm_2_ext<19, 528, 20, 31, 1, 0, 0, (ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +000088}
89
Nate Begeman07aada82004-08-30 02:28:06 +000090// D-Form instructions. Most instructions that perform an operation on a
91// register and an immediate are of this type.
92//
Nate Begemanb816f022004-10-07 22:30:03 +000093let isLoad = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +000094def LBZ : DForm_1<35, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
95 "lbz $rD, $disp($rA)">;
96def LHA : DForm_1<42, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
97 "lha $rD, $disp($rA)">;
98def LHZ : DForm_1<40, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
99 "lhz $rD, $disp($rA)">;
100def LMW : DForm_1<46, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
101 "lmw $rD, $disp($rA)">;
102def LWZ : DForm_1<32, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
103 "lwz $rD, $disp($rA)">;
Misha Brukman145a5a32004-11-15 21:20:09 +0000104def LWZU : DForm_1<33, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
105 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000106}
Nate Begemaned428532004-09-04 05:00:00 +0000107def ADDI : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
108 "addi $rD, $rA, $imm">;
109def ADDIC : DForm_2<12, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
110 "addic $rD, $rA, $imm">;
111def ADDICo : DForm_2<13, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
112 "addic. $rD, $rA, $imm">;
113def ADDIS : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
114 "addis $rD, $rA, $imm">;
115def LA : DForm_2<14, 0, 0, (ops GPRC:$rD, symbolLo:$sym, GPRC:$rA),
116 "la $rD, $sym($rA)">;
117def LOADHiAddr : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolHi:$sym),
118 "addis $rD, $rA, $sym">;
119def MULLI : DForm_2< 7, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
120 "mulli $rD, $rA, $imm">;
121def SUBFIC : DForm_2< 8, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
122 "subfic $rD, $rA, $imm">;
Nate Begemaned428532004-09-04 05:00:00 +0000123def LI : DForm_2_r0<14, 0, 0, (ops GPRC:$rD, s16imm:$imm),
124 "li $rD, $imm">;
125def LIS : DForm_2_r0<15, 0, 0, (ops GPRC:$rD, s16imm:$imm),
126 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000127let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000128def STMW : DForm_3<47, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
129 "stmw $rS, $disp($rA)">;
130def STB : DForm_3<38, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
131 "stb $rS, $disp($rA)">;
132def STBU : DForm_3<39, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
133 "stbu $rS, $disp($rA)">;
134def STH : DForm_3<44, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
135 "sth $rS, $disp($rA)">;
136def STHU : DForm_3<45, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
137 "sthu $rS, $disp($rA)">;
138def STW : DForm_3<36, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
139 "stw $rS, $disp($rA)">;
140def STWU : DForm_3<37, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
141 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000142}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000143def ANDIo : DForm_4<28, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000144 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
145 "andi. $dst, $src1, $src2">;
Nate Begemanb816f022004-10-07 22:30:03 +0000146def ANDISo : DForm_4<29, 0, 0,
147 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
148 "andis. $dst, $src1, $src2">;
Nate Begeman07aada82004-08-30 02:28:06 +0000149def ORI : DForm_4<24, 0, 0,
150 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
151 "ori $dst, $src1, $src2">;
152def ORIS : DForm_4<25, 0, 0,
153 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
154 "oris $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000155def XORI : DForm_4<26, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000156 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
157 "xori $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000158def XORIS : DForm_4<27, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000159 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
160 "xoris $dst, $src1, $src2">;
Nate Begemaned428532004-09-04 05:00:00 +0000161def NOP : DForm_4_zero<24, 0, 0, (ops), "nop">;
162def CMPI : DForm_5<11, 0, 0, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
163 "cmpi $crD, $L, $rA, $imm">;
164def CMPWI : DForm_5_ext<11, 0, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
165 "cmpwi $crD, $rA, $imm">;
166def CMPDI : DForm_5_ext<11, 1, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
167 "cmpdi $crD, $rA, $imm">;
Nate Begeman07aada82004-08-30 02:28:06 +0000168def CMPLI : DForm_6<10, 0, 0,
Nate Begemaned428532004-09-04 05:00:00 +0000169 (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
170 "cmpli $dst, $size, $src1, $src2">;
Nate Begeman6b3dc552004-08-29 22:45:13 +0000171def CMPLWI : DForm_6_ext<10, 0, 0,
172 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
173 "cmplwi $dst, $src1, $src2">;
174def CMPLDI : DForm_6_ext<10, 1, 0,
175 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
176 "cmpldi $dst, $src1, $src2">;
Nate Begemanb816f022004-10-07 22:30:03 +0000177let isLoad = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000178def LFS : DForm_8<48, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
179 "lfs $rD, $disp($rA)">;
180def LFD : DForm_8<50, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
181 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000182}
183let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000184def STFS : DForm_9<52, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
185 "stfs $rS, $disp($rA)">;
186def STFD : DForm_9<54, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
187 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000188}
Nate Begemaned428532004-09-04 05:00:00 +0000189
190// DS-Form instructions. Load/Store instructions available in PPC-64
191//
Nate Begemanb816f022004-10-07 22:30:03 +0000192let isLoad = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000193def LWA : DSForm_1<58, 2, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
194 "lwa $rT, $DS($rA)">;
195def LD : DSForm_2<58, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
196 "ld $rT, $DS($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000197}
198let isStore = 1 in {
Nate Begemaned428532004-09-04 05:00:00 +0000199def STD : DSForm_2<62, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
200 "std $rT, $DS($rA)">;
201def STDU : DSForm_2<62, 1, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
202 "stdu $rT, $DS($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000203}
Nate Begemanc3306122004-08-21 05:56:39 +0000204
Nate Begeman07aada82004-08-30 02:28:06 +0000205// X-Form instructions. Most instructions that perform an operation on a
206// register and another register are of this type.
207//
Nate Begemanb816f022004-10-07 22:30:03 +0000208let isLoad = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000209def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
210 "lbzx $dst, $base, $index">;
211def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
212 "lhax $dst, $base, $index">;
213def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
214 "lhzx $dst, $base, $index">;
215def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
216 "lwax $dst, $base, $index">;
217def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
218 "lwzx $dst, $base, $index">;
219def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
220 "ldx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000221}
Nate Begemanc3306122004-08-21 05:56:39 +0000222def MFCR : XForm_5<31, 19, 0, 0, (ops GPRC:$dst), "mfcr $dst">;
223def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
224 "and $rA, $rS, $rB">;
225def ANDC : XForm_6<31, 60, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
226 "andc $rA, $rS, $rB">;
227def EQV : XForm_6<31, 284, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
228 "eqv $rA, $rS, $rB">;
229def NAND : XForm_6<31, 476, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
230 "nand $rA, $rS, $rB">;
231def NOR : XForm_6<31, 124, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
232 "nor $rA, $rS, $rB">;
233def OR : XForm_6<31, 444, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
234 "or $rA, $rS, $rB">;
235def ORo : XForm_6<31, 444, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
236 "or. $rA, $rS, $rB">;
237def ORC : XForm_6<31, 412, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
238 "orc $rA, $rS, $rB">;
239def SLD : XForm_6<31, 27, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
240 "sld $rA, $rS, $rB">;
241def SLW : XForm_6<31, 24, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
242 "slw $rA, $rS, $rB">;
243def SRD : XForm_6<31, 539, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
244 "srd $rA, $rS, $rB">;
245def SRW : XForm_6<31, 536, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
246 "srw $rA, $rS, $rB">;
247def SRAD : XForm_6<31, 794, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
248 "srad $rA, $rS, $rB">;
249def SRAW : XForm_6<31, 792, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
250 "sraw $rA, $rS, $rB">;
251def XOR : XForm_6<31, 316, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
252 "xor $rA, $rS, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000253let isStore = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000254def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
255 "stbx $rS, $rA, $rB">;
256def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
257 "sthx $rS, $rA, $rB">;
258def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
259 "stwx $rS, $rA, $rB">;
260def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
261 "stwux $rS, $rA, $rB">;
262def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
263 "stdx $rS, $rA, $rB">;
264def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
265 "stdux $rS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000266}
Nate Begemanc3306122004-08-21 05:56:39 +0000267def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
268 "srawi $rA, $rS, $SH">;
269def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
270 "cntlzw $rA, $rS">;
271def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
272 "extsb $rA, $rS">;
273def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
274 "extsh $rA, $rS">;
Nate Begemand332fd52004-08-29 22:02:43 +0000275def EXTSW : XForm_11<31, 986, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS),
276 "extsw $rA, $rS">;
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000277def CMP : XForm_16<31, 0, 0, 0,
278 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
279 "cmp $crD, $long, $rA, $rB">;
280def CMPL : XForm_16<31, 32, 0, 0,
281 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
282 "cmpl $crD, $long, $rA, $rB">;
283def CMPW : XForm_16_ext<31, 0, 0, 0,
284 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
285 "cmpw $crD, $rA, $rB">;
286def CMPD : XForm_16_ext<31, 0, 1, 0,
287 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
288 "cmpd $crD, $rA, $rB">;
289def CMPLW : XForm_16_ext<31, 32, 0, 0,
290 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
291 "cmplw $crD, $rA, $rB">;
292def CMPLD : XForm_16_ext<31, 32, 1, 0,
293 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
294 "cmpld $crD, $rA, $rB">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000295def FCMPU : XForm_17<63, 0, 0, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
296 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000297let isLoad = 1 in {
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000298def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
299 "lfsx $dst, $base, $index">;
300def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
301 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000302}
Nate Begemand332fd52004-08-29 22:02:43 +0000303def FCFID : XForm_26<63, 846, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
304 "fcfid $frD, $frB">;
305def FCTIDZ : XForm_26<63, 815, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
306 "fctidz $frD, $frB">;
307def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
308 "fctiwz $frD, $frB">;
Nate Begemanc3306122004-08-21 05:56:39 +0000309def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
310 "fmr $frD, $frB">;
311def FNEG : XForm_26<63, 80, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
312 "fneg $frD, $frB">;
313def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
314 "frsp $frD, $frB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000315let isStore = 1 in {
Nate Begemanc3306122004-08-21 05:56:39 +0000316def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
317 "stfsx $frS, $rA, $rB">;
318def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
319 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000320}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000321
Nate Begeman07aada82004-08-30 02:28:06 +0000322// XL-Form instructions. condition register logical ops.
323//
Nate Begemanc3306122004-08-21 05:56:39 +0000324def CRAND : XLForm_1<19, 257, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
325 "crand $D, $A, $B">;
326def CRANDC : XLForm_1<19, 129, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
327 "crandc $D, $A, $B">;
328def CRNOR : XLForm_1<19, 33, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
329 "crnor $D, $A, $B">;
330def CROR : XLForm_1<19, 449, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
331 "cror $D, $A, $B">;
Nate Begeman07aada82004-08-30 02:28:06 +0000332
333// XFX-Form instructions. Instructions that deal with SPRs
334//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000335// Note that although LR should be listed as `8' and CTR as `9' in the SPR
336// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
337// which means the SPR value needs to be multiplied by a factor of 32.
338def MFCTR : XFXForm_1_ext<31, 339, 288, 0, 0, (ops GPRC:$rT), "mfctr $rT">;
339def MFLR : XFXForm_1_ext<31, 339, 256, 0, 0, (ops GPRC:$rT), "mflr $rT">;
340def MTCTR : XFXForm_7_ext<31, 467, 288, 0, 0, (ops GPRC:$rS), "mtctr $rS">;
341def MTLR : XFXForm_7_ext<31, 467, 256, 0, 0, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000342
343
344// XS-Form instructions. Just 'sradi'
345//
346def SRADI : XSForm_1<31, 413, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
347 "sradi $rA, $rS, $SH">;
348
349// XO-Form instructions. Arithmetic instructions that can set overflow bit
350//
351def ADD : XOForm_1<31, 266, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
352 "add $rT, $rA, $rB">;
353def ADDC : XOForm_1<31, 10, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
354 "addc $rT, $rA, $rB">;
355def ADDE : XOForm_1<31, 138, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
356 "adde $rT, $rA, $rB">;
Nate Begeman20136a22004-09-06 18:46:59 +0000357def DIVD : XOForm_1<31, 489, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
358 "divd $rT, $rA, $rB">;
359def DIVDU : XOForm_1<31, 457, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
360 "divdu $rT, $rA, $rB">;
Nate Begeman07aada82004-08-30 02:28:06 +0000361def DIVW : XOForm_1<31, 491, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
362 "divw $rT, $rA, $rB">;
363def DIVWU : XOForm_1<31, 459, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
364 "divwu $rT, $rA, $rB">;
365def MULHWU : XOForm_1<31, 11, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
366 "mulhwu $rT, $rA, $rB">;
367def MULLD : XOForm_1<31, 233, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
368 "mulld $rT, $rA, $rB">;
369def MULLW : XOForm_1<31, 235, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
370 "mullw $rT, $rA, $rB">;
371def SUBF : XOForm_1<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
372 "subf $rT, $rA, $rB">;
373def SUBFC : XOForm_1<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
374 "subfc $rT, $rA, $rB">;
375def SUBFE : XOForm_1<31, 136, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
376 "subfe $rT, $rA, $rB">;
377def SUB : XOForm_1r<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
378 "sub $rT, $rA, $rB">;
379def SUBC : XOForm_1r<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
380 "subc $rT, $rA, $rB">;
Nate Begemana2de1022004-09-22 04:40:25 +0000381def ADDME : XOForm_3<31, 234, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
382 "addme $rT, $rA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000383def ADDZE : XOForm_3<31, 202, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
384 "addze $rT, $rA">;
385def NEG : XOForm_3<31, 104, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
386 "neg $rT, $rA">;
387def SUBFZE : XOForm_3<31, 200, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
388 "subfze $rT, $rA">;
389
390// A-Form instructions. Most of the instructions executed in the FPU are of
391// this type.
392//
393def FMADD : AForm_1<63, 29, 0, 0, 0,
394 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
395 "fmadd $FRT, $FRA, $FRC, $FRB">;
396def FSEL : AForm_1<63, 23, 0, 0, 0,
397 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
398 "fsel $FRT, $FRA, $FRC, $FRB">;
399def FADD : AForm_2<63, 21, 0, 0, 0,
400 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
401 "fadd $FRT, $FRA, $FRB">;
402def FADDS : AForm_2<59, 21, 0, 0, 0,
403 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
404 "fadds $FRT, $FRA, $FRB">;
405def FDIV : AForm_2<63, 18, 0, 0, 0,
406 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
407 "fdiv $FRT, $FRA, $FRB">;
408def FDIVS : AForm_2<59, 18, 0, 0, 0,
409 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
410 "fdivs $FRT, $FRA, $FRB">;
411def FMUL : AForm_3<63, 25, 0, 0, 0,
412 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
413 "fmul $FRT, $FRA, $FRB">;
414def FMULS : AForm_3<59, 25, 0, 0, 0,
415 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
416 "fmuls $FRT, $FRA, $FRB">;
417def FSUB : AForm_2<63, 20, 0, 0, 0,
418 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
419 "fsub $FRT, $FRA, $FRB">;
420def FSUBS : AForm_2<59, 20, 0, 0, 0,
421 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
422 "fsubs $FRT, $FRA, $FRB">;
423
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000424// M-Form instructions. rotate and mask instructions.
425//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000426let isTwoAddress = 1 in {
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000427def RLWIMI : MForm_2<20, 0, 0, 0,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000428 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
429 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
430}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000431def RLWINM : MForm_2<21, 0, 0, 0,
432 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
433 "rlwinm $rA, $rS, $SH, $MB, $ME">;
434
435
436// MD-Form instructions. 64 bit rotate instructions.
437//
438def RLDICL : MDForm_1<30, 0, 0, 1, 0,
439 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
440 "rldicl $rA, $rS, $SH, $MB">;
441def RLDICR : MDForm_1<30, 1, 0, 1, 0,
442 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
443 "rldicr $rA, $rS, $SH, $ME">;
444
445