blob: 22194aa1de93cfd2485a31c9e66d5a3e5381a795 [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86ISelLowering.h"
17#include "X86TargetMachine.h"
18#include "llvm/CallingConv.h"
19#include "llvm/Function.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000021#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000023#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/TargetOptions.h"
26using namespace llvm;
27
28// FIXME: temporary.
29#include "llvm/Support/CommandLine.h"
30static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
31 cl::desc("Enable fastcc on X86"));
32
33X86TargetLowering::X86TargetLowering(TargetMachine &TM)
34 : TargetLowering(TM) {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000035 // Set up the TargetLowering object.
36
37 // X86 is weird, it always uses i8 for shift amounts and setcc results.
38 setShiftAmountType(MVT::i8);
39 setSetCCResultType(MVT::i8);
40 setSetCCResultContents(ZeroOrOneSetCCResult);
41 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Chris Lattner9edba762006-01-13 18:00:54 +000042 setStackPointerRegisterToSaveRestore(X86::ESP);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000043
44 // Set up the register classes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045 addRegisterClass(MVT::i8, X86::R8RegisterClass);
46 addRegisterClass(MVT::i16, X86::R16RegisterClass);
47 addRegisterClass(MVT::i32, X86::R32RegisterClass);
48
49 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
50 // operation.
51 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
52 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
53 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
54 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
55
56 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
57 // this operation.
58 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
59 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
60
61 if (!X86ScalarSSE) {
62 // We can handle SINT_TO_FP and FP_TO_SINT from/TO i64 even though i64
63 // isn't legal.
64 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
65 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
66 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
67 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
68 }
69
70 // Handle FP_TO_UINT by promoting the destination to a larger signed
71 // conversion.
72 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
73 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
74 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
75
76 if (!X86ScalarSSE)
77 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
78
79 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
80 // this operation.
81 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
82 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
83 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
84
Chris Lattner21f66852005-12-23 05:15:23 +000085 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
86 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
87
Evan Cheng898101c2005-12-19 23:12:38 +000088 if (X86DAGIsel) {
89 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
90 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000091 setOperationAction(ISD::BRCONDTWOWAY , MVT::Other, Expand);
92 setOperationAction(ISD::BRTWOWAY_CC , MVT::Other, Expand);
93 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
94 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattnere80242a2005-12-07 17:59:14 +000095 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000096 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
97 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
98 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
99 setOperationAction(ISD::FREM , MVT::f64 , Expand);
100 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
101 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
102 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
103 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
104 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
105 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
106 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
107 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
108 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000109 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110
Evan Chengeb422a72006-01-11 23:20:05 +0000111 if (!X86DAGIsel) {
Nate Begemand88fc032006-01-14 03:14:10 +0000112 setOperationAction(ISD::BSWAP , MVT::i32 , Expand);
Evan Chengeb422a72006-01-11 23:20:05 +0000113 setOperationAction(ISD::ROTL , MVT::i8 , Expand);
114 setOperationAction(ISD::ROTR , MVT::i8 , Expand);
115 setOperationAction(ISD::ROTL , MVT::i16 , Expand);
116 setOperationAction(ISD::ROTR , MVT::i16 , Expand);
117 setOperationAction(ISD::ROTL , MVT::i32 , Expand);
118 setOperationAction(ISD::ROTR , MVT::i32 , Expand);
119 }
Nate Begemand88fc032006-01-14 03:14:10 +0000120 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000121
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000122 setOperationAction(ISD::READIO , MVT::i1 , Expand);
123 setOperationAction(ISD::READIO , MVT::i8 , Expand);
124 setOperationAction(ISD::READIO , MVT::i16 , Expand);
125 setOperationAction(ISD::READIO , MVT::i32 , Expand);
126 setOperationAction(ISD::WRITEIO , MVT::i1 , Expand);
127 setOperationAction(ISD::WRITEIO , MVT::i8 , Expand);
128 setOperationAction(ISD::WRITEIO , MVT::i16 , Expand);
129 setOperationAction(ISD::WRITEIO , MVT::i32 , Expand);
130
131 // These should be promoted to a larger select which is supported.
132 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
133 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Evan Cheng7df96d62005-12-17 01:21:05 +0000134 if (X86DAGIsel) {
Evan Chengd9558e02006-01-06 00:43:03 +0000135 // X86 wants to expand cmov itself.
Evan Cheng7df96d62005-12-17 01:21:05 +0000136 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
137 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
Evan Chengd9558e02006-01-06 00:43:03 +0000138 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
139 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Evan Chengd5781fc2005-12-21 20:21:51 +0000140 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
141 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
142 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
Evan Chengd9558e02006-01-06 00:43:03 +0000143 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
144 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
145 // X86 ret instruction may pop stack.
146 setOperationAction(ISD::RET , MVT::Other, Custom);
147 // Darwin ABI issue.
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000148 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge3413162006-01-09 18:33:28 +0000149 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
150 setOperationAction(ISD::ADD_PARTS , MVT::i32 , Custom);
151 setOperationAction(ISD::SUB_PARTS , MVT::i32 , Custom);
152 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
153 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
154 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Evan Cheng67f92a72006-01-11 22:15:48 +0000155 // X86 wants to expand memset / memcpy itself.
156 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
157 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Evan Cheng7df96d62005-12-17 01:21:05 +0000158 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000159
Chris Lattnerf73bae12005-11-29 06:16:21 +0000160 // We don't have line number support yet.
161 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000162 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
163 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000164
Chris Lattnere1125522006-01-15 09:00:21 +0000165 // Expand to the default code.
166 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
167 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
168 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000169
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000170 if (X86ScalarSSE) {
171 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000172 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
173 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
175 // SSE has no load+extend ops
176 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
177 setOperationAction(ISD::ZEXTLOAD, MVT::f32, Expand);
178
179 // SSE has no i16 to fp conversion, only i32
180 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
181 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
182
183 // Expand FP_TO_UINT into a select.
184 // FIXME: We would like to use a Custom expander here eventually to do
185 // the optimal thing for SSE vs. the default expansion in the legalizer.
186 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
187
188 // We don't support sin/cos/sqrt/fmod
189 setOperationAction(ISD::FSIN , MVT::f64, Expand);
190 setOperationAction(ISD::FCOS , MVT::f64, Expand);
191 setOperationAction(ISD::FABS , MVT::f64, Expand);
192 setOperationAction(ISD::FNEG , MVT::f64, Expand);
193 setOperationAction(ISD::FREM , MVT::f64, Expand);
194 setOperationAction(ISD::FSIN , MVT::f32, Expand);
195 setOperationAction(ISD::FCOS , MVT::f32, Expand);
196 setOperationAction(ISD::FABS , MVT::f32, Expand);
197 setOperationAction(ISD::FNEG , MVT::f32, Expand);
198 setOperationAction(ISD::FREM , MVT::f32, Expand);
199
200 addLegalFPImmediate(+0.0); // xorps / xorpd
201 } else {
202 // Set up the FP register classes.
203 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
204
Evan Chenga3195e82006-01-12 22:54:21 +0000205 if (X86DAGIsel) {
206 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Custom);
207 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
208 }
209
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000210 if (!UnsafeFPMath) {
211 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
212 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
213 }
214
215 addLegalFPImmediate(+0.0); // FLD0
216 addLegalFPImmediate(+1.0); // FLD1
217 addLegalFPImmediate(-0.0); // FLD0/FCHS
218 addLegalFPImmediate(-1.0); // FLD1/FCHS
219 }
220 computeRegisterProperties();
221
222 maxStoresPerMemSet = 8; // For %llvm.memset -> sequence of stores
223 maxStoresPerMemCpy = 8; // For %llvm.memcpy -> sequence of stores
224 maxStoresPerMemMove = 8; // For %llvm.memmove -> sequence of stores
225 allowUnalignedMemoryAccesses = true; // x86 supports it!
226}
227
228std::vector<SDOperand>
229X86TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
230 if (F.getCallingConv() == CallingConv::Fast && EnableFastCC)
231 return LowerFastCCArguments(F, DAG);
232 return LowerCCCArguments(F, DAG);
233}
234
235std::pair<SDOperand, SDOperand>
236X86TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
237 bool isVarArg, unsigned CallingConv,
238 bool isTailCall,
239 SDOperand Callee, ArgListTy &Args,
240 SelectionDAG &DAG) {
241 assert((!isVarArg || CallingConv == CallingConv::C) &&
242 "Only C takes varargs!");
Evan Chengd9558e02006-01-06 00:43:03 +0000243
244 // If the callee is a GlobalAddress node (quite common, every direct call is)
245 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
246 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
247 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Evan Cheng8700e142006-01-11 06:09:51 +0000248 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
249 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Evan Chengd9558e02006-01-06 00:43:03 +0000250
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000251 if (CallingConv == CallingConv::Fast && EnableFastCC)
252 return LowerFastCCCallTo(Chain, RetTy, isTailCall, Callee, Args, DAG);
253 return LowerCCCCallTo(Chain, RetTy, isVarArg, isTailCall, Callee, Args, DAG);
254}
255
Evan Chengb077b842005-12-21 02:39:21 +0000256SDOperand X86TargetLowering::LowerReturnTo(SDOperand Chain, SDOperand Op,
257 SelectionDAG &DAG) {
258 if (!X86DAGIsel)
259 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op);
260
261 SDOperand Copy;
262 MVT::ValueType OpVT = Op.getValueType();
263 switch (OpVT) {
264 default: assert(0 && "Unknown type to return!");
265 case MVT::i32:
266 Copy = DAG.getCopyToReg(Chain, X86::EAX, Op, SDOperand());
267 break;
268 case MVT::i64: {
269 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op,
270 DAG.getConstant(1, MVT::i32));
271 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op,
272 DAG.getConstant(0, MVT::i32));
Evan Chengd9558e02006-01-06 00:43:03 +0000273 Copy = DAG.getCopyToReg(Chain, X86::EDX, Hi, SDOperand());
274 Copy = DAG.getCopyToReg(Copy, X86::EAX, Lo, Copy.getValue(1));
Evan Chengb077b842005-12-21 02:39:21 +0000275 break;
276 }
277 case MVT::f32:
Evan Chengb077b842005-12-21 02:39:21 +0000278 case MVT::f64:
279 if (!X86ScalarSSE) {
Evan Chenge3413162006-01-09 18:33:28 +0000280 if (OpVT == MVT::f32)
281 Op = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Op);
Evan Chengb077b842005-12-21 02:39:21 +0000282 std::vector<MVT::ValueType> Tys;
283 Tys.push_back(MVT::Other);
284 Tys.push_back(MVT::Flag);
285 std::vector<SDOperand> Ops;
286 Ops.push_back(Chain);
287 Ops.push_back(Op);
288 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
289 } else {
290 // Spill the value to memory and reload it into top of stack.
291 unsigned Size = MVT::getSizeInBits(OpVT)/8;
292 MachineFunction &MF = DAG.getMachineFunction();
293 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
294 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
295 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain, Op,
296 StackSlot, DAG.getSrcValue(NULL));
297 std::vector<MVT::ValueType> Tys;
298 Tys.push_back(MVT::f64);
299 Tys.push_back(MVT::Other);
300 std::vector<SDOperand> Ops;
301 Ops.push_back(Chain);
302 Ops.push_back(StackSlot);
303 Ops.push_back(DAG.getValueType(OpVT));
304 Copy = DAG.getNode(X86ISD::FLD, Tys, Ops);
305 Tys.clear();
306 Tys.push_back(MVT::Other);
307 Tys.push_back(MVT::Flag);
308 Ops.clear();
309 Ops.push_back(Copy.getValue(1));
310 Ops.push_back(Copy);
311 Copy = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops);
312 }
313 break;
314 }
Evan Chengd5781fc2005-12-21 20:21:51 +0000315
316 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other,
317 Copy, DAG.getConstant(getBytesToPopOnReturn(), MVT::i16),
318 Copy.getValue(1));
Evan Chengb077b842005-12-21 02:39:21 +0000319}
320
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000321//===----------------------------------------------------------------------===//
322// C Calling Convention implementation
323//===----------------------------------------------------------------------===//
324
325std::vector<SDOperand>
326X86TargetLowering::LowerCCCArguments(Function &F, SelectionDAG &DAG) {
327 std::vector<SDOperand> ArgValues;
328
329 MachineFunction &MF = DAG.getMachineFunction();
330 MachineFrameInfo *MFI = MF.getFrameInfo();
331
332 // Add DAG nodes to load the arguments... On entry to a function on the X86,
333 // the stack frame looks like this:
334 //
335 // [ESP] -- return address
336 // [ESP + 4] -- first argument (leftmost lexically)
337 // [ESP + 8] -- second argument, if first argument is four bytes in size
338 // ...
339 //
340 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
341 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
342 MVT::ValueType ObjectVT = getValueType(I->getType());
343 unsigned ArgIncrement = 4;
344 unsigned ObjSize;
345 switch (ObjectVT) {
346 default: assert(0 && "Unhandled argument type!");
347 case MVT::i1:
348 case MVT::i8: ObjSize = 1; break;
349 case MVT::i16: ObjSize = 2; break;
350 case MVT::i32: ObjSize = 4; break;
351 case MVT::i64: ObjSize = ArgIncrement = 8; break;
352 case MVT::f32: ObjSize = 4; break;
353 case MVT::f64: ObjSize = ArgIncrement = 8; break;
354 }
355 // Create the frame index object for this incoming parameter...
356 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
357
358 // Create the SelectionDAG nodes corresponding to a load from this parameter
359 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
360
361 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
362 // dead loads.
363 SDOperand ArgValue;
364 if (!I->use_empty())
365 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
366 DAG.getSrcValue(NULL));
367 else {
368 if (MVT::isInteger(ObjectVT))
369 ArgValue = DAG.getConstant(0, ObjectVT);
370 else
371 ArgValue = DAG.getConstantFP(0, ObjectVT);
372 }
373 ArgValues.push_back(ArgValue);
374
375 ArgOffset += ArgIncrement; // Move on to the next argument...
376 }
377
378 // If the function takes variable number of arguments, make a frame index for
379 // the start of the first vararg value... for expansion of llvm.va_start.
380 if (F.isVarArg())
381 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
382 ReturnAddrIndex = 0; // No return address slot generated yet.
383 BytesToPopOnReturn = 0; // Callee pops nothing.
384 BytesCallerReserves = ArgOffset;
385
386 // Finally, inform the code generator which regs we return values in.
387 switch (getValueType(F.getReturnType())) {
388 default: assert(0 && "Unknown type!");
389 case MVT::isVoid: break;
390 case MVT::i1:
391 case MVT::i8:
392 case MVT::i16:
393 case MVT::i32:
394 MF.addLiveOut(X86::EAX);
395 break;
396 case MVT::i64:
397 MF.addLiveOut(X86::EAX);
398 MF.addLiveOut(X86::EDX);
399 break;
400 case MVT::f32:
401 case MVT::f64:
402 MF.addLiveOut(X86::ST0);
403 break;
404 }
405 return ArgValues;
406}
407
408std::pair<SDOperand, SDOperand>
409X86TargetLowering::LowerCCCCallTo(SDOperand Chain, const Type *RetTy,
410 bool isVarArg, bool isTailCall,
411 SDOperand Callee, ArgListTy &Args,
412 SelectionDAG &DAG) {
413 // Count how many bytes are to be pushed on the stack.
414 unsigned NumBytes = 0;
415
416 if (Args.empty()) {
417 // Save zero bytes.
418 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
419 DAG.getConstant(0, getPointerTy()));
420 } else {
421 for (unsigned i = 0, e = Args.size(); i != e; ++i)
422 switch (getValueType(Args[i].second)) {
423 default: assert(0 && "Unknown value type!");
424 case MVT::i1:
425 case MVT::i8:
426 case MVT::i16:
427 case MVT::i32:
428 case MVT::f32:
429 NumBytes += 4;
430 break;
431 case MVT::i64:
432 case MVT::f64:
433 NumBytes += 8;
434 break;
435 }
436
437 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
438 DAG.getConstant(NumBytes, getPointerTy()));
439
440 // Arguments go on the stack in reverse order, as specified by the ABI.
441 unsigned ArgOffset = 0;
Evan Cheng8700e142006-01-11 06:09:51 +0000442 SDOperand StackPtr = DAG.getRegister(X86::ESP, MVT::i32);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000443 std::vector<SDOperand> Stores;
444
445 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
446 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
447 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
448
449 switch (getValueType(Args[i].second)) {
450 default: assert(0 && "Unexpected ValueType for argument!");
451 case MVT::i1:
452 case MVT::i8:
453 case MVT::i16:
454 // Promote the integer to 32 bits. If the input type is signed use a
455 // sign extend, otherwise use a zero extend.
456 if (Args[i].second->isSigned())
457 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
458 else
459 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
460
461 // FALL THROUGH
462 case MVT::i32:
463 case MVT::f32:
464 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
465 Args[i].first, PtrOff,
466 DAG.getSrcValue(NULL)));
467 ArgOffset += 4;
468 break;
469 case MVT::i64:
470 case MVT::f64:
471 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
472 Args[i].first, PtrOff,
473 DAG.getSrcValue(NULL)));
474 ArgOffset += 8;
475 break;
476 }
477 }
478 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
479 }
480
481 std::vector<MVT::ValueType> RetVals;
482 MVT::ValueType RetTyVT = getValueType(RetTy);
483 RetVals.push_back(MVT::Other);
484
485 // The result values produced have to be legal. Promote the result.
486 switch (RetTyVT) {
487 case MVT::isVoid: break;
488 default:
489 RetVals.push_back(RetTyVT);
490 break;
491 case MVT::i1:
492 case MVT::i8:
493 case MVT::i16:
494 RetVals.push_back(MVT::i32);
495 break;
496 case MVT::f32:
497 if (X86ScalarSSE)
498 RetVals.push_back(MVT::f32);
499 else
500 RetVals.push_back(MVT::f64);
501 break;
502 case MVT::i64:
503 RetVals.push_back(MVT::i32);
504 RetVals.push_back(MVT::i32);
505 break;
506 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507
Evan Chengd90eb7f2006-01-05 00:27:02 +0000508 if (X86DAGIsel) {
509 std::vector<MVT::ValueType> NodeTys;
510 NodeTys.push_back(MVT::Other); // Returns a chain
511 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Evan Chengd90eb7f2006-01-05 00:27:02 +0000512 std::vector<SDOperand> Ops;
513 Ops.push_back(Chain);
514 Ops.push_back(Callee);
515
Evan Chengd9558e02006-01-06 00:43:03 +0000516 // FIXME: Do not generate X86ISD::TAILCALL for now.
517 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
Evan Chengd90eb7f2006-01-05 00:27:02 +0000518 SDOperand InFlag = Chain.getValue(1);
519
520 SDOperand RetVal;
521 if (RetTyVT != MVT::isVoid) {
522 switch (RetTyVT) {
523 default: assert(0 && "Unknown value type to return!");
524 case MVT::i1:
525 case MVT::i8:
526 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
527 Chain = RetVal.getValue(1);
528 break;
529 case MVT::i16:
530 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
531 Chain = RetVal.getValue(1);
532 break;
533 case MVT::i32:
534 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
535 Chain = RetVal.getValue(1);
536 break;
537 case MVT::i64: {
538 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
539 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
540 Lo.getValue(2));
541 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
542 Chain = Hi.getValue(1);
543 break;
544 }
545 case MVT::f32:
546 case MVT::f64: {
547 std::vector<MVT::ValueType> Tys;
548 Tys.push_back(MVT::f64);
549 Tys.push_back(MVT::Other);
550 std::vector<SDOperand> Ops;
551 Ops.push_back(Chain);
552 Ops.push_back(InFlag);
553 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
554 Chain = RetVal.getValue(1);
555 if (X86ScalarSSE) {
556 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
557 MachineFunction &MF = DAG.getMachineFunction();
558 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
559 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
560 Tys.clear();
561 Tys.push_back(MVT::Other);
562 Ops.clear();
563 Ops.push_back(Chain);
564 Ops.push_back(RetVal);
565 Ops.push_back(StackSlot);
566 Ops.push_back(DAG.getValueType(RetTyVT));
567 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
568 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
569 DAG.getSrcValue(NULL));
570 Chain = RetVal.getValue(1);
571 } else if (RetTyVT == MVT::f32)
572 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
573 break;
574 }
575 }
576 }
577
578 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
579 DAG.getConstant(NumBytes, getPointerTy()),
580 DAG.getConstant(0, getPointerTy()));
581 return std::make_pair(RetVal, Chain);
582 } else {
583 std::vector<SDOperand> Ops;
584 Ops.push_back(Chain);
585 Ops.push_back(Callee);
586 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
587 Ops.push_back(DAG.getConstant(0, getPointerTy()));
588
589 SDOperand TheCall = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
590 RetVals, Ops);
591
592 SDOperand ResultVal;
593 switch (RetTyVT) {
594 case MVT::isVoid: break;
595 default:
596 ResultVal = TheCall.getValue(1);
597 break;
598 case MVT::i1:
599 case MVT::i8:
600 case MVT::i16:
601 ResultVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, TheCall.getValue(1));
602 break;
603 case MVT::f32:
604 // FIXME: we would really like to remember that this FP_ROUND operation is
605 // okay to eliminate if we allow excess FP precision.
606 ResultVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, TheCall.getValue(1));
607 break;
608 case MVT::i64:
609 ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, TheCall.getValue(1),
610 TheCall.getValue(2));
611 break;
612 }
613
614 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, TheCall);
615 return std::make_pair(ResultVal, Chain);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000616 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000617}
618
619SDOperand
620X86TargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
621 Value *VAListV, SelectionDAG &DAG) {
622 // vastart just stores the address of the VarArgsFrameIndex slot.
623 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
624 return DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
625 DAG.getSrcValue(VAListV));
626}
627
628
629std::pair<SDOperand,SDOperand>
630X86TargetLowering::LowerVAArg(SDOperand Chain, SDOperand VAListP,
631 Value *VAListV, const Type *ArgTy,
632 SelectionDAG &DAG) {
633 MVT::ValueType ArgVT = getValueType(ArgTy);
634 SDOperand Val = DAG.getLoad(MVT::i32, Chain,
635 VAListP, DAG.getSrcValue(VAListV));
636 SDOperand Result = DAG.getLoad(ArgVT, Chain, Val,
637 DAG.getSrcValue(NULL));
638 unsigned Amt;
639 if (ArgVT == MVT::i32)
640 Amt = 4;
641 else {
642 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
643 "Other types should have been promoted for varargs!");
644 Amt = 8;
645 }
646 Val = DAG.getNode(ISD::ADD, Val.getValueType(), Val,
647 DAG.getConstant(Amt, Val.getValueType()));
648 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
649 Val, VAListP, DAG.getSrcValue(VAListV));
650 return std::make_pair(Result, Chain);
651}
652
653//===----------------------------------------------------------------------===//
654// Fast Calling Convention implementation
655//===----------------------------------------------------------------------===//
656//
657// The X86 'fast' calling convention passes up to two integer arguments in
658// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
659// and requires that the callee pop its arguments off the stack (allowing proper
660// tail calls), and has the same return value conventions as C calling convs.
661//
662// This calling convention always arranges for the callee pop value to be 8n+4
663// bytes, which is needed for tail recursion elimination and stack alignment
664// reasons.
665//
666// Note that this can be enhanced in the future to pass fp vals in registers
667// (when we have a global fp allocator) and do other tricks.
668//
669
670/// AddLiveIn - This helper function adds the specified physical register to the
671/// MachineFunction as a live in value. It also creates a corresponding virtual
672/// register for it.
673static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
674 TargetRegisterClass *RC) {
675 assert(RC->contains(PReg) && "Not the correct regclass!");
676 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
677 MF.addLiveIn(PReg, VReg);
678 return VReg;
679}
680
681
682std::vector<SDOperand>
683X86TargetLowering::LowerFastCCArguments(Function &F, SelectionDAG &DAG) {
684 std::vector<SDOperand> ArgValues;
685
686 MachineFunction &MF = DAG.getMachineFunction();
687 MachineFrameInfo *MFI = MF.getFrameInfo();
688
689 // Add DAG nodes to load the arguments... On entry to a function the stack
690 // frame looks like this:
691 //
692 // [ESP] -- return address
693 // [ESP + 4] -- first nonreg argument (leftmost lexically)
694 // [ESP + 8] -- second nonreg argument, if first argument is 4 bytes in size
695 // ...
696 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
697
698 // Keep track of the number of integer regs passed so far. This can be either
699 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
700 // used).
701 unsigned NumIntRegs = 0;
702
703 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
704 MVT::ValueType ObjectVT = getValueType(I->getType());
705 unsigned ArgIncrement = 4;
706 unsigned ObjSize = 0;
707 SDOperand ArgValue;
708
709 switch (ObjectVT) {
710 default: assert(0 && "Unhandled argument type!");
711 case MVT::i1:
712 case MVT::i8:
713 if (NumIntRegs < 2) {
714 if (!I->use_empty()) {
715 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DL : X86::AL,
716 X86::R8RegisterClass);
717 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i8);
718 DAG.setRoot(ArgValue.getValue(1));
Chris Lattnerf31d1932005-12-27 03:02:18 +0000719 if (ObjectVT == MVT::i1)
720 // FIXME: Should insert a assertzext here.
721 ArgValue = DAG.getNode(ISD::TRUNCATE, MVT::i1, ArgValue);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000722 }
723 ++NumIntRegs;
724 break;
725 }
726
727 ObjSize = 1;
728 break;
729 case MVT::i16:
730 if (NumIntRegs < 2) {
731 if (!I->use_empty()) {
732 unsigned VReg = AddLiveIn(MF, NumIntRegs ? X86::DX : X86::AX,
733 X86::R16RegisterClass);
734 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i16);
735 DAG.setRoot(ArgValue.getValue(1));
736 }
737 ++NumIntRegs;
738 break;
739 }
740 ObjSize = 2;
741 break;
742 case MVT::i32:
743 if (NumIntRegs < 2) {
744 if (!I->use_empty()) {
745 unsigned VReg = AddLiveIn(MF,NumIntRegs ? X86::EDX : X86::EAX,
746 X86::R32RegisterClass);
747 ArgValue = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
748 DAG.setRoot(ArgValue.getValue(1));
749 }
750 ++NumIntRegs;
751 break;
752 }
753 ObjSize = 4;
754 break;
755 case MVT::i64:
756 if (NumIntRegs == 0) {
757 if (!I->use_empty()) {
758 unsigned BotReg = AddLiveIn(MF, X86::EAX, X86::R32RegisterClass);
759 unsigned TopReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
760
761 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
762 SDOperand Hi = DAG.getCopyFromReg(Low.getValue(1), TopReg, MVT::i32);
763 DAG.setRoot(Hi.getValue(1));
764
765 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
766 }
767 NumIntRegs = 2;
768 break;
769 } else if (NumIntRegs == 1) {
770 if (!I->use_empty()) {
771 unsigned BotReg = AddLiveIn(MF, X86::EDX, X86::R32RegisterClass);
772 SDOperand Low = DAG.getCopyFromReg(DAG.getRoot(), BotReg, MVT::i32);
773 DAG.setRoot(Low.getValue(1));
774
775 // Load the high part from memory.
776 // Create the frame index object for this incoming parameter...
777 int FI = MFI->CreateFixedObject(4, ArgOffset);
778 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
779 SDOperand Hi = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
780 DAG.getSrcValue(NULL));
781 ArgValue = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Low, Hi);
782 }
783 ArgOffset += 4;
784 NumIntRegs = 2;
785 break;
786 }
787 ObjSize = ArgIncrement = 8;
788 break;
789 case MVT::f32: ObjSize = 4; break;
790 case MVT::f64: ObjSize = ArgIncrement = 8; break;
791 }
792
793 // Don't codegen dead arguments. FIXME: remove this check when we can nuke
794 // dead loads.
795 if (ObjSize && !I->use_empty()) {
796 // Create the frame index object for this incoming parameter...
797 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
798
799 // Create the SelectionDAG nodes corresponding to a load from this
800 // parameter.
801 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
802
803 ArgValue = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
804 DAG.getSrcValue(NULL));
805 } else if (ArgValue.Val == 0) {
806 if (MVT::isInteger(ObjectVT))
807 ArgValue = DAG.getConstant(0, ObjectVT);
808 else
809 ArgValue = DAG.getConstantFP(0, ObjectVT);
810 }
811 ArgValues.push_back(ArgValue);
812
813 if (ObjSize)
814 ArgOffset += ArgIncrement; // Move on to the next argument.
815 }
816
817 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
818 // arguments and the arguments after the retaddr has been pushed are aligned.
819 if ((ArgOffset & 7) == 0)
820 ArgOffset += 4;
821
822 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
823 ReturnAddrIndex = 0; // No return address slot generated yet.
824 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
825 BytesCallerReserves = 0;
826
827 // Finally, inform the code generator which regs we return values in.
828 switch (getValueType(F.getReturnType())) {
829 default: assert(0 && "Unknown type!");
830 case MVT::isVoid: break;
831 case MVT::i1:
832 case MVT::i8:
833 case MVT::i16:
834 case MVT::i32:
835 MF.addLiveOut(X86::EAX);
836 break;
837 case MVT::i64:
838 MF.addLiveOut(X86::EAX);
839 MF.addLiveOut(X86::EDX);
840 break;
841 case MVT::f32:
842 case MVT::f64:
843 MF.addLiveOut(X86::ST0);
844 break;
845 }
846 return ArgValues;
847}
848
849std::pair<SDOperand, SDOperand>
850X86TargetLowering::LowerFastCCCallTo(SDOperand Chain, const Type *RetTy,
851 bool isTailCall, SDOperand Callee,
852 ArgListTy &Args, SelectionDAG &DAG) {
853 // Count how many bytes are to be pushed on the stack.
854 unsigned NumBytes = 0;
855
856 // Keep track of the number of integer regs passed so far. This can be either
857 // 0 (neither EAX or EDX used), 1 (EAX is used) or 2 (EAX and EDX are both
858 // used).
859 unsigned NumIntRegs = 0;
860
861 for (unsigned i = 0, e = Args.size(); i != e; ++i)
862 switch (getValueType(Args[i].second)) {
863 default: assert(0 && "Unknown value type!");
864 case MVT::i1:
865 case MVT::i8:
866 case MVT::i16:
867 case MVT::i32:
868 if (NumIntRegs < 2) {
869 ++NumIntRegs;
870 break;
871 }
872 // fall through
873 case MVT::f32:
874 NumBytes += 4;
875 break;
876 case MVT::i64:
877 if (NumIntRegs == 0) {
878 NumIntRegs = 2;
879 break;
880 } else if (NumIntRegs == 1) {
881 NumIntRegs = 2;
882 NumBytes += 4;
883 break;
884 }
885
886 // fall through
887 case MVT::f64:
888 NumBytes += 8;
889 break;
890 }
891
892 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
893 // arguments and the arguments after the retaddr has been pushed are aligned.
894 if ((NumBytes & 7) == 0)
895 NumBytes += 4;
896
897 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
898 DAG.getConstant(NumBytes, getPointerTy()));
899
900 // Arguments go on the stack in reverse order, as specified by the ABI.
901 unsigned ArgOffset = 0;
902 SDOperand StackPtr = DAG.getCopyFromReg(DAG.getEntryNode(),
903 X86::ESP, MVT::i32);
904 NumIntRegs = 0;
905 std::vector<SDOperand> Stores;
906 std::vector<SDOperand> RegValuesToPass;
907 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
908 switch (getValueType(Args[i].second)) {
909 default: assert(0 && "Unexpected ValueType for argument!");
910 case MVT::i1:
Chris Lattnerf31d1932005-12-27 03:02:18 +0000911 Args[i].first = DAG.getNode(ISD::ANY_EXTEND, MVT::i8, Args[i].first);
912 // Fall through.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000913 case MVT::i8:
914 case MVT::i16:
915 case MVT::i32:
916 if (NumIntRegs < 2) {
917 RegValuesToPass.push_back(Args[i].first);
918 ++NumIntRegs;
919 break;
920 }
921 // Fall through
922 case MVT::f32: {
923 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
924 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
925 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
926 Args[i].first, PtrOff,
927 DAG.getSrcValue(NULL)));
928 ArgOffset += 4;
929 break;
930 }
931 case MVT::i64:
932 if (NumIntRegs < 2) { // Can pass part of it in regs?
933 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
934 Args[i].first, DAG.getConstant(1, MVT::i32));
935 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
936 Args[i].first, DAG.getConstant(0, MVT::i32));
937 RegValuesToPass.push_back(Lo);
938 ++NumIntRegs;
939 if (NumIntRegs < 2) { // Pass both parts in regs?
940 RegValuesToPass.push_back(Hi);
941 ++NumIntRegs;
942 } else {
943 // Pass the high part in memory.
944 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
945 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
946 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
947 Hi, PtrOff, DAG.getSrcValue(NULL)));
948 ArgOffset += 4;
949 }
950 break;
951 }
952 // Fall through
953 case MVT::f64:
954 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
955 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
956 Stores.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
957 Args[i].first, PtrOff,
958 DAG.getSrcValue(NULL)));
959 ArgOffset += 8;
960 break;
961 }
962 }
963 if (!Stores.empty())
964 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, Stores);
965
966 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
967 // arguments and the arguments after the retaddr has been pushed are aligned.
968 if ((ArgOffset & 7) == 0)
969 ArgOffset += 4;
970
971 std::vector<MVT::ValueType> RetVals;
972 MVT::ValueType RetTyVT = getValueType(RetTy);
973
974 RetVals.push_back(MVT::Other);
975
976 // The result values produced have to be legal. Promote the result.
977 switch (RetTyVT) {
978 case MVT::isVoid: break;
979 default:
980 RetVals.push_back(RetTyVT);
981 break;
982 case MVT::i1:
983 case MVT::i8:
984 case MVT::i16:
985 RetVals.push_back(MVT::i32);
986 break;
987 case MVT::f32:
988 if (X86ScalarSSE)
989 RetVals.push_back(MVT::f32);
990 else
991 RetVals.push_back(MVT::f64);
992 break;
993 case MVT::i64:
994 RetVals.push_back(MVT::i32);
995 RetVals.push_back(MVT::i32);
996 break;
997 }
998
Evan Chengd9558e02006-01-06 00:43:03 +0000999 if (X86DAGIsel) {
1000 // Build a sequence of copy-to-reg nodes chained together with token chain
1001 // and flag operands which copy the outgoing args into registers.
1002 SDOperand InFlag;
1003 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
1004 unsigned CCReg;
1005 SDOperand RegToPass = RegValuesToPass[i];
1006 switch (RegToPass.getValueType()) {
1007 default: assert(0 && "Bad thing to pass in regs");
1008 case MVT::i8:
1009 CCReg = (i == 0) ? X86::AL : X86::DL;
1010 break;
1011 case MVT::i16:
1012 CCReg = (i == 0) ? X86::AX : X86::DX;
1013 break;
1014 case MVT::i32:
1015 CCReg = (i == 0) ? X86::EAX : X86::EDX;
1016 break;
1017 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001018
Evan Chengd9558e02006-01-06 00:43:03 +00001019 Chain = DAG.getCopyToReg(Chain, CCReg, RegToPass, InFlag);
1020 InFlag = Chain.getValue(1);
1021 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001022
Evan Chengd9558e02006-01-06 00:43:03 +00001023 std::vector<MVT::ValueType> NodeTys;
1024 NodeTys.push_back(MVT::Other); // Returns a chain
1025 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Evan Chengd9558e02006-01-06 00:43:03 +00001026 std::vector<SDOperand> Ops;
1027 Ops.push_back(Chain);
1028 Ops.push_back(Callee);
1029 if (InFlag.Val)
1030 Ops.push_back(InFlag);
1031
1032 // FIXME: Do not generate X86ISD::TAILCALL for now.
1033 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops);
1034 InFlag = Chain.getValue(1);
1035
1036 SDOperand RetVal;
1037 if (RetTyVT != MVT::isVoid) {
1038 switch (RetTyVT) {
1039 default: assert(0 && "Unknown value type to return!");
1040 case MVT::i1:
1041 case MVT::i8:
1042 RetVal = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag);
1043 Chain = RetVal.getValue(1);
1044 break;
1045 case MVT::i16:
1046 RetVal = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag);
1047 Chain = RetVal.getValue(1);
1048 break;
1049 case MVT::i32:
1050 RetVal = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1051 Chain = RetVal.getValue(1);
1052 break;
1053 case MVT::i64: {
1054 SDOperand Lo = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag);
1055 SDOperand Hi = DAG.getCopyFromReg(Lo.getValue(1), X86::EDX, MVT::i32,
1056 Lo.getValue(2));
1057 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
1058 Chain = Hi.getValue(1);
1059 break;
1060 }
1061 case MVT::f32:
1062 case MVT::f64: {
1063 std::vector<MVT::ValueType> Tys;
1064 Tys.push_back(MVT::f64);
1065 Tys.push_back(MVT::Other);
1066 std::vector<SDOperand> Ops;
1067 Ops.push_back(Chain);
1068 Ops.push_back(InFlag);
1069 RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, Ops);
1070 Chain = RetVal.getValue(1);
1071 if (X86ScalarSSE) {
1072 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
1073 MachineFunction &MF = DAG.getMachineFunction();
1074 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
1075 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1076 Tys.clear();
1077 Tys.push_back(MVT::Other);
1078 Ops.clear();
1079 Ops.push_back(Chain);
1080 Ops.push_back(RetVal);
1081 Ops.push_back(StackSlot);
1082 Ops.push_back(DAG.getValueType(RetTyVT));
1083 Chain = DAG.getNode(X86ISD::FST, Tys, Ops);
1084 RetVal = DAG.getLoad(RetTyVT, Chain, StackSlot,
1085 DAG.getSrcValue(NULL));
1086 Chain = RetVal.getValue(1);
1087 } else if (RetTyVT == MVT::f32)
1088 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1089 break;
1090 }
1091 }
1092 }
1093
1094 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1095 DAG.getConstant(ArgOffset, getPointerTy()),
1096 DAG.getConstant(ArgOffset, getPointerTy()));
1097 return std::make_pair(RetVal, Chain);
1098 } else {
1099 std::vector<SDOperand> Ops;
1100 Ops.push_back(Chain);
1101 Ops.push_back(Callee);
1102 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1103 // Callee pops all arg values on the stack.
1104 Ops.push_back(DAG.getConstant(ArgOffset, getPointerTy()));
1105
1106 // Pass register arguments as needed.
1107 Ops.insert(Ops.end(), RegValuesToPass.begin(), RegValuesToPass.end());
1108
1109 SDOperand TheCall = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1110 RetVals, Ops);
1111 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, TheCall);
1112
1113 SDOperand ResultVal;
1114 switch (RetTyVT) {
1115 case MVT::isVoid: break;
1116 default:
1117 ResultVal = TheCall.getValue(1);
1118 break;
1119 case MVT::i1:
1120 case MVT::i8:
1121 case MVT::i16:
1122 ResultVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, TheCall.getValue(1));
1123 break;
1124 case MVT::f32:
1125 // FIXME: we would really like to remember that this FP_ROUND operation is
1126 // okay to eliminate if we allow excess FP precision.
1127 ResultVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, TheCall.getValue(1));
1128 break;
1129 case MVT::i64:
1130 ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, TheCall.getValue(1),
1131 TheCall.getValue(2));
1132 break;
1133 }
1134
1135 return std::make_pair(ResultVal, Chain);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001136 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001137}
1138
1139SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1140 if (ReturnAddrIndex == 0) {
1141 // Set up a frame object for the return address.
1142 MachineFunction &MF = DAG.getMachineFunction();
1143 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
1144 }
1145
1146 return DAG.getFrameIndex(ReturnAddrIndex, MVT::i32);
1147}
1148
1149
1150
1151std::pair<SDOperand, SDOperand> X86TargetLowering::
1152LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
1153 SelectionDAG &DAG) {
1154 SDOperand Result;
1155 if (Depth) // Depths > 0 not supported yet!
1156 Result = DAG.getConstant(0, getPointerTy());
1157 else {
1158 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
1159 if (!isFrameAddress)
1160 // Just load the return address
1161 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(), RetAddrFI,
1162 DAG.getSrcValue(NULL));
1163 else
1164 Result = DAG.getNode(ISD::SUB, MVT::i32, RetAddrFI,
1165 DAG.getConstant(4, MVT::i32));
1166 }
1167 return std::make_pair(Result, Chain);
1168}
1169
Evan Cheng4a460802006-01-11 00:33:36 +00001170/// getCondBrOpcodeForX86CC - Returns the X86 conditional branch opcode
1171/// which corresponds to the condition code.
1172static unsigned getCondBrOpcodeForX86CC(unsigned X86CC) {
1173 switch (X86CC) {
1174 default: assert(0 && "Unknown X86 conditional code!");
1175 case X86ISD::COND_A: return X86::JA;
1176 case X86ISD::COND_AE: return X86::JAE;
1177 case X86ISD::COND_B: return X86::JB;
1178 case X86ISD::COND_BE: return X86::JBE;
1179 case X86ISD::COND_E: return X86::JE;
1180 case X86ISD::COND_G: return X86::JG;
1181 case X86ISD::COND_GE: return X86::JGE;
1182 case X86ISD::COND_L: return X86::JL;
1183 case X86ISD::COND_LE: return X86::JLE;
1184 case X86ISD::COND_NE: return X86::JNE;
1185 case X86ISD::COND_NO: return X86::JNO;
1186 case X86ISD::COND_NP: return X86::JNP;
1187 case X86ISD::COND_NS: return X86::JNS;
1188 case X86ISD::COND_O: return X86::JO;
1189 case X86ISD::COND_P: return X86::JP;
1190 case X86ISD::COND_S: return X86::JS;
1191 }
1192}
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001193
Evan Cheng4a460802006-01-11 00:33:36 +00001194/// getX86CC - do a one to one translation of a ISD::CondCode to the X86
1195/// specific condition code. It returns a X86ISD::COND_INVALID if it cannot
Evan Chengd9558e02006-01-06 00:43:03 +00001196/// do a direct translation.
Evan Cheng4a460802006-01-11 00:33:36 +00001197static unsigned getX86CC(SDOperand CC, bool isFP) {
Evan Chengd9558e02006-01-06 00:43:03 +00001198 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
1199 unsigned X86CC = X86ISD::COND_INVALID;
1200 if (!isFP) {
1201 switch (SetCCOpcode) {
1202 default: break;
1203 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1204 case ISD::SETGT: X86CC = X86ISD::COND_G; break;
1205 case ISD::SETGE: X86CC = X86ISD::COND_GE; break;
1206 case ISD::SETLT: X86CC = X86ISD::COND_L; break;
1207 case ISD::SETLE: X86CC = X86ISD::COND_LE; break;
1208 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1209 case ISD::SETULT: X86CC = X86ISD::COND_B; break;
1210 case ISD::SETUGT: X86CC = X86ISD::COND_A; break;
1211 case ISD::SETULE: X86CC = X86ISD::COND_BE; break;
1212 case ISD::SETUGE: X86CC = X86ISD::COND_AE; break;
1213 }
1214 } else {
1215 // On a floating point condition, the flags are set as follows:
1216 // ZF PF CF op
1217 // 0 | 0 | 0 | X > Y
1218 // 0 | 0 | 1 | X < Y
1219 // 1 | 0 | 0 | X == Y
1220 // 1 | 1 | 1 | unordered
1221 switch (SetCCOpcode) {
1222 default: break;
1223 case ISD::SETUEQ:
1224 case ISD::SETEQ: X86CC = X86ISD::COND_E; break;
1225 case ISD::SETOGT:
1226 case ISD::SETGT: X86CC = X86ISD::COND_A; break;
1227 case ISD::SETOGE:
1228 case ISD::SETGE: X86CC = X86ISD::COND_AE; break;
1229 case ISD::SETULT:
1230 case ISD::SETLT: X86CC = X86ISD::COND_B; break;
1231 case ISD::SETULE:
1232 case ISD::SETLE: X86CC = X86ISD::COND_BE; break;
1233 case ISD::SETONE:
1234 case ISD::SETNE: X86CC = X86ISD::COND_NE; break;
1235 case ISD::SETUO: X86CC = X86ISD::COND_P; break;
1236 case ISD::SETO: X86CC = X86ISD::COND_NP; break;
1237 }
1238 }
1239 return X86CC;
1240}
1241
Evan Cheng4a460802006-01-11 00:33:36 +00001242/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1243/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00001244/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00001245static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00001246 switch (X86CC) {
1247 default:
1248 return false;
1249 case X86ISD::COND_B:
1250 case X86ISD::COND_BE:
1251 case X86ISD::COND_E:
1252 case X86ISD::COND_P:
1253 case X86ISD::COND_A:
1254 case X86ISD::COND_AE:
1255 case X86ISD::COND_NE:
1256 case X86ISD::COND_NP:
1257 return true;
1258 }
1259}
1260
Evan Cheng4a460802006-01-11 00:33:36 +00001261MachineBasicBlock *
1262X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1263 MachineBasicBlock *BB) {
1264 assert((MI->getOpcode() == X86::CMOV_FR32 ||
1265 MI->getOpcode() == X86::CMOV_FR64) &&
1266 "Unexpected instr type to insert");
1267
1268 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1269 // control-flow pattern. The incoming instruction knows the destination vreg
1270 // to set, the condition code register to branch on, the true/false values to
1271 // select between, and a branch opcode to use.
1272 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1273 ilist<MachineBasicBlock>::iterator It = BB;
1274 ++It;
1275
1276 // thisMBB:
1277 // ...
1278 // TrueVal = ...
1279 // cmpTY ccX, r1, r2
1280 // bCC copy1MBB
1281 // fallthrough --> copy0MBB
1282 MachineBasicBlock *thisMBB = BB;
1283 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1284 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1285 unsigned Opc = getCondBrOpcodeForX86CC(MI->getOperand(3).getImmedValue());
1286 BuildMI(BB, Opc, 1).addMBB(sinkMBB);
1287 MachineFunction *F = BB->getParent();
1288 F->getBasicBlockList().insert(It, copy0MBB);
1289 F->getBasicBlockList().insert(It, sinkMBB);
1290 // Update machine-CFG edges
1291 BB->addSuccessor(copy0MBB);
1292 BB->addSuccessor(sinkMBB);
1293
1294 // copy0MBB:
1295 // %FalseValue = ...
1296 // # fallthrough to sinkMBB
1297 BB = copy0MBB;
1298
1299 // Update machine-CFG edges
1300 BB->addSuccessor(sinkMBB);
1301
1302 // sinkMBB:
1303 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1304 // ...
1305 BB = sinkMBB;
1306 BuildMI(BB, X86::PHI, 4, MI->getOperand(0).getReg())
1307 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1308 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1309
1310 delete MI; // The pseudo instruction is gone now.
1311 return BB;
1312}
1313
1314
1315//===----------------------------------------------------------------------===//
1316// X86 Custom Lowering Hooks
1317//===----------------------------------------------------------------------===//
1318
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001319/// LowerOperation - Provide custom lowering hooks for some operations.
1320///
1321SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
1322 switch (Op.getOpcode()) {
1323 default: assert(0 && "Should not custom lower this!");
Evan Chenge3413162006-01-09 18:33:28 +00001324 case ISD::ADD_PARTS:
1325 case ISD::SUB_PARTS: {
1326 assert(Op.getNumOperands() == 4 && Op.getValueType() == MVT::i32 &&
1327 "Not an i64 add/sub!");
1328 bool isAdd = Op.getOpcode() == ISD::ADD_PARTS;
1329 std::vector<MVT::ValueType> Tys;
1330 Tys.push_back(MVT::i32);
1331 Tys.push_back(MVT::Flag);
1332 std::vector<SDOperand> Ops;
1333 Ops.push_back(Op.getOperand(0));
1334 Ops.push_back(Op.getOperand(2));
1335 SDOperand Lo = DAG.getNode(isAdd ? X86ISD::ADD_FLAG : X86ISD::SUB_FLAG,
1336 Tys, Ops);
1337 SDOperand Hi = DAG.getNode(isAdd ? X86ISD::ADC : X86ISD::SBB, MVT::i32,
1338 Op.getOperand(1), Op.getOperand(3),
1339 Lo.getValue(1));
1340 Tys.clear();
1341 Tys.push_back(MVT::i32);
1342 Tys.push_back(MVT::i32);
1343 Ops.clear();
1344 Ops.push_back(Lo);
1345 Ops.push_back(Hi);
1346 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
1347 }
1348 case ISD::SHL_PARTS:
1349 case ISD::SRA_PARTS:
1350 case ISD::SRL_PARTS: {
1351 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1352 "Not an i64 shift!");
1353 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
1354 SDOperand ShOpLo = Op.getOperand(0);
1355 SDOperand ShOpHi = Op.getOperand(1);
1356 SDOperand ShAmt = Op.getOperand(2);
1357 SDOperand Tmp1 = isSRA ? DAG.getNode(ISD::SRA, MVT::i32, ShOpHi,
Evan Cheng910cd3c2006-01-09 22:29:54 +00001358 DAG.getConstant(31, MVT::i32))
Evan Chenge3413162006-01-09 18:33:28 +00001359 : DAG.getConstant(0, MVT::i32);
1360
1361 SDOperand Tmp2, Tmp3;
1362 if (Op.getOpcode() == ISD::SHL_PARTS) {
1363 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
1364 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
1365 } else {
1366 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
1367 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SHL, MVT::i32, ShOpHi, ShAmt);
1368 }
1369
1370 SDOperand InFlag = DAG.getNode(X86ISD::TEST, MVT::Flag,
1371 ShAmt, DAG.getConstant(32, MVT::i8));
1372
1373 SDOperand Hi, Lo;
Evan Cheng82a24b92006-01-09 20:49:21 +00001374 SDOperand CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Chenge3413162006-01-09 18:33:28 +00001375
1376 std::vector<MVT::ValueType> Tys;
1377 Tys.push_back(MVT::i32);
1378 Tys.push_back(MVT::Flag);
1379 std::vector<SDOperand> Ops;
1380 if (Op.getOpcode() == ISD::SHL_PARTS) {
1381 Ops.push_back(Tmp2);
1382 Ops.push_back(Tmp3);
1383 Ops.push_back(CC);
1384 Ops.push_back(InFlag);
1385 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1386 InFlag = Hi.getValue(1);
1387
1388 Ops.clear();
1389 Ops.push_back(Tmp3);
1390 Ops.push_back(Tmp1);
1391 Ops.push_back(CC);
1392 Ops.push_back(InFlag);
1393 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1394 } else {
1395 Ops.push_back(Tmp2);
1396 Ops.push_back(Tmp3);
1397 Ops.push_back(CC);
Evan Cheng910cd3c2006-01-09 22:29:54 +00001398 Ops.push_back(InFlag);
Evan Chenge3413162006-01-09 18:33:28 +00001399 Lo = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1400 InFlag = Lo.getValue(1);
1401
1402 Ops.clear();
1403 Ops.push_back(Tmp3);
1404 Ops.push_back(Tmp1);
1405 Ops.push_back(CC);
1406 Ops.push_back(InFlag);
1407 Hi = DAG.getNode(X86ISD::CMOV, Tys, Ops);
1408 }
1409
1410 Tys.clear();
1411 Tys.push_back(MVT::i32);
1412 Tys.push_back(MVT::i32);
1413 Ops.clear();
1414 Ops.push_back(Lo);
1415 Ops.push_back(Hi);
1416 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
1417 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001418 case ISD::SINT_TO_FP: {
1419 assert(Op.getValueType() == MVT::f64 &&
Evan Chenga3195e82006-01-12 22:54:21 +00001420 Op.getOperand(0).getValueType() <= MVT::i64 &&
1421 Op.getOperand(0).getValueType() >= MVT::i16 &&
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001422 "Unknown SINT_TO_FP to lower!");
Evan Chenga3195e82006-01-12 22:54:21 +00001423
1424 SDOperand Result;
1425 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
1426 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001427 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga3195e82006-01-12 22:54:21 +00001428 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001429 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chenga3195e82006-01-12 22:54:21 +00001430 SDOperand Chain = DAG.getNode(ISD::STORE, MVT::Other,
1431 DAG.getEntryNode(), Op.getOperand(0),
1432 StackSlot, DAG.getSrcValue(NULL));
1433
1434 // Build the FILD
1435 std::vector<MVT::ValueType> Tys;
1436 Tys.push_back(MVT::f64);
1437 Tys.push_back(MVT::Flag);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001438 std::vector<SDOperand> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00001439 Ops.push_back(Chain);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001440 Ops.push_back(StackSlot);
Evan Chenga3195e82006-01-12 22:54:21 +00001441 Ops.push_back(DAG.getValueType(SrcVT));
1442 Result = DAG.getNode(X86ISD::FILD, Tys, Ops);
1443 return Result;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001444 }
1445 case ISD::FP_TO_SINT: {
1446 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
1447 Op.getOperand(0).getValueType() == MVT::f64 &&
1448 "Unknown FP_TO_SINT to lower!");
1449 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
1450 // stack slot.
1451 MachineFunction &MF = DAG.getMachineFunction();
1452 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
1453 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
1454 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
1455
1456 unsigned Opc;
1457 switch (Op.getValueType()) {
1458 default: assert(0 && "Invalid FP_TO_SINT to lower!");
1459 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
1460 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
1461 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
1462 }
1463
1464 // Build the FP_TO_INT*_IN_MEM
1465 std::vector<SDOperand> Ops;
1466 Ops.push_back(DAG.getEntryNode());
1467 Ops.push_back(Op.getOperand(0));
1468 Ops.push_back(StackSlot);
1469 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops);
1470
1471 // Load the result.
1472 return DAG.getLoad(Op.getValueType(), FIST, StackSlot,
1473 DAG.getSrcValue(NULL));
1474 }
Andrew Lenharthb873ff32005-11-20 21:41:10 +00001475 case ISD::READCYCLECOUNTER: {
Chris Lattner81363c32005-11-20 22:01:40 +00001476 std::vector<MVT::ValueType> Tys;
1477 Tys.push_back(MVT::Other);
1478 Tys.push_back(MVT::Flag);
1479 std::vector<SDOperand> Ops;
1480 Ops.push_back(Op.getOperand(0));
1481 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, Ops);
Chris Lattner81f803d2005-11-20 22:57:19 +00001482 Ops.clear();
1483 Ops.push_back(DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1)));
1484 Ops.push_back(DAG.getCopyFromReg(Ops[0].getValue(1), X86::EDX,
1485 MVT::i32, Ops[0].getValue(2)));
1486 Ops.push_back(Ops[1].getValue(1));
1487 Tys[0] = Tys[1] = MVT::i32;
1488 Tys.push_back(MVT::Other);
1489 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops);
Andrew Lenharthb873ff32005-11-20 21:41:10 +00001490 }
Evan Chengd5781fc2005-12-21 20:21:51 +00001491 case ISD::SETCC: {
1492 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
1493 SDOperand CC = Op.getOperand(2);
1494 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
1495 Op.getOperand(0), Op.getOperand(1));
Evan Chengd9558e02006-01-06 00:43:03 +00001496 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
1497 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Cheng4a460802006-01-11 00:33:36 +00001498 unsigned X86CC = getX86CC(CC, isFP);
Evan Chengd9558e02006-01-06 00:43:03 +00001499 if (X86CC != X86ISD::COND_INVALID) {
1500 return DAG.getNode(X86ISD::SETCC, MVT::i8,
1501 DAG.getConstant(X86CC, MVT::i8), Cond);
1502 } else {
1503 assert(isFP && "Illegal integer SetCC!");
1504
1505 std::vector<MVT::ValueType> Tys;
1506 std::vector<SDOperand> Ops;
1507 switch (SetCCOpcode) {
1508 default: assert(false && "Illegal floating point SetCC!");
1509 case ISD::SETOEQ: { // !PF & ZF
1510 Tys.push_back(MVT::i8);
1511 Tys.push_back(MVT::Flag);
1512 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
1513 Ops.push_back(Cond);
1514 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1515 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1516 DAG.getConstant(X86ISD::COND_E, MVT::i8),
1517 Tmp1.getValue(1));
1518 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
1519 }
1520 case ISD::SETOLT: { // !PF & CF
1521 Tys.push_back(MVT::i8);
1522 Tys.push_back(MVT::Flag);
1523 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
1524 Ops.push_back(Cond);
1525 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1526 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1527 DAG.getConstant(X86ISD::COND_B, MVT::i8),
1528 Tmp1.getValue(1));
1529 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
1530 }
1531 case ISD::SETOLE: { // !PF & (CF || ZF)
1532 Tys.push_back(MVT::i8);
1533 Tys.push_back(MVT::Flag);
1534 Ops.push_back(DAG.getConstant(X86ISD::COND_NP, MVT::i8));
1535 Ops.push_back(Cond);
1536 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1537 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1538 DAG.getConstant(X86ISD::COND_BE, MVT::i8),
1539 Tmp1.getValue(1));
1540 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
1541 }
1542 case ISD::SETUGT: { // PF | (!ZF & !CF)
1543 Tys.push_back(MVT::i8);
1544 Tys.push_back(MVT::Flag);
1545 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
1546 Ops.push_back(Cond);
1547 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1548 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1549 DAG.getConstant(X86ISD::COND_A, MVT::i8),
1550 Tmp1.getValue(1));
1551 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
1552 }
1553 case ISD::SETUGE: { // PF | !CF
1554 Tys.push_back(MVT::i8);
1555 Tys.push_back(MVT::Flag);
1556 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
1557 Ops.push_back(Cond);
1558 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1559 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1560 DAG.getConstant(X86ISD::COND_AE, MVT::i8),
1561 Tmp1.getValue(1));
1562 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
1563 }
1564 case ISD::SETUNE: { // PF | !ZF
1565 Tys.push_back(MVT::i8);
1566 Tys.push_back(MVT::Flag);
1567 Ops.push_back(DAG.getConstant(X86ISD::COND_P, MVT::i8));
1568 Ops.push_back(Cond);
1569 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, Tys, Ops);
1570 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
1571 DAG.getConstant(X86ISD::COND_NE, MVT::i8),
1572 Tmp1.getValue(1));
1573 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
1574 }
1575 }
1576 }
Evan Chengd5781fc2005-12-21 20:21:51 +00001577 }
Evan Cheng7df96d62005-12-17 01:21:05 +00001578 case ISD::SELECT: {
Evan Chengaaca22c2006-01-10 20:26:56 +00001579 MVT::ValueType VT = Op.getValueType();
1580 bool isFP = MVT::isFloatingPoint(VT);
1581 bool isFPStack = isFP && (X86Vector < SSE2);
1582 bool isFPSSE = isFP && (X86Vector >= SSE2);
Evan Cheng1bcee362006-01-13 01:03:02 +00001583 bool addTest = false;
Evan Chengaaca22c2006-01-10 20:26:56 +00001584 SDOperand Op0 = Op.getOperand(0);
1585 SDOperand Cond, CC;
1586 if (Op0.getOpcode() == X86ISD::SETCC) {
Evan Cheng1bcee362006-01-13 01:03:02 +00001587 // If condition flag is set by a X86ISD::CMP, then make a copy of it
1588 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
1589 // have another use it will be eliminated.
1590 // If the X86ISD::SETCC has more than one use, then it's probably better
1591 // to use a test instead of duplicating the X86ISD::CMP (for register
1592 // pressure reason).
Evan Cheng80ebe382006-01-13 01:17:24 +00001593 if (Op0.hasOneUse() && Op0.getOperand(1).getOpcode() == X86ISD::CMP) {
Evan Cheng1bcee362006-01-13 01:03:02 +00001594 CC = Op0.getOperand(0);
1595 Cond = Op0.getOperand(1);
1596 addTest =
Evan Cheng80ebe382006-01-13 01:17:24 +00001597 isFPStack && !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Cheng1bcee362006-01-13 01:03:02 +00001598 } else
1599 addTest = true;
Evan Chengaaca22c2006-01-10 20:26:56 +00001600 } else if (Op0.getOpcode() == ISD::SETCC) {
1601 CC = Op0.getOperand(2);
1602 bool isFP = MVT::isFloatingPoint(Op0.getOperand(1).getValueType());
Evan Cheng4a460802006-01-11 00:33:36 +00001603 unsigned X86CC = getX86CC(CC, isFP);
Evan Chengd9558e02006-01-06 00:43:03 +00001604 CC = DAG.getConstant(X86CC, MVT::i8);
Evan Cheng7df96d62005-12-17 01:21:05 +00001605 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
Evan Chengaaca22c2006-01-10 20:26:56 +00001606 Op0.getOperand(0), Op0.getOperand(1));
Evan Cheng1bcee362006-01-13 01:03:02 +00001607 addTest = true;
1608 } else
1609 addTest = true;
Evan Chengaaca22c2006-01-10 20:26:56 +00001610
Evan Cheng189d01e2006-01-13 01:06:49 +00001611 if (addTest) {
Evan Chenge90da972006-01-13 19:51:46 +00001612 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Chengaaca22c2006-01-10 20:26:56 +00001613 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Op0, Op0);
Evan Cheng7df96d62005-12-17 01:21:05 +00001614 }
Evan Chenge3413162006-01-09 18:33:28 +00001615
1616 std::vector<MVT::ValueType> Tys;
1617 Tys.push_back(Op.getValueType());
1618 Tys.push_back(MVT::Flag);
1619 std::vector<SDOperand> Ops;
Evan Chenge90da972006-01-13 19:51:46 +00001620 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
1621 // condition is true.
Evan Chenge3413162006-01-09 18:33:28 +00001622 Ops.push_back(Op.getOperand(2));
Evan Chenge90da972006-01-13 19:51:46 +00001623 Ops.push_back(Op.getOperand(1));
Evan Chenge3413162006-01-09 18:33:28 +00001624 Ops.push_back(CC);
1625 Ops.push_back(Cond);
1626 return DAG.getNode(X86ISD::CMOV, Tys, Ops);
Evan Cheng7df96d62005-12-17 01:21:05 +00001627 }
Evan Cheng898101c2005-12-19 23:12:38 +00001628 case ISD::BRCOND: {
Evan Cheng1bcee362006-01-13 01:03:02 +00001629 bool addTest = false;
Evan Cheng898101c2005-12-19 23:12:38 +00001630 SDOperand Cond = Op.getOperand(1);
1631 SDOperand Dest = Op.getOperand(2);
1632 SDOperand CC;
Evan Chengd5781fc2005-12-21 20:21:51 +00001633 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng1bcee362006-01-13 01:03:02 +00001634 // If condition flag is set by a X86ISD::CMP, then make a copy of it
1635 // (since flag operand cannot be shared). If the X86ISD::SETCC does not
1636 // have another use it will be eliminated.
1637 // If the X86ISD::SETCC has more than one use, then it's probably better
1638 // to use a test instead of duplicating the X86ISD::CMP (for register
1639 // pressure reason).
1640 if (Cond.hasOneUse() && Cond.getOperand(1).getOpcode() == X86ISD::CMP) {
1641 CC = Cond.getOperand(0);
1642 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
1643 Cond.getOperand(1).getOperand(0),
1644 Cond.getOperand(1).getOperand(1));
1645 } else
1646 addTest = true;
Evan Chengd5781fc2005-12-21 20:21:51 +00001647 } else if (Cond.getOpcode() == ISD::SETCC) {
Evan Cheng898101c2005-12-19 23:12:38 +00001648 CC = Cond.getOperand(2);
Evan Chengd9558e02006-01-06 00:43:03 +00001649 bool isFP = MVT::isFloatingPoint(Cond.getOperand(1).getValueType());
Evan Cheng4a460802006-01-11 00:33:36 +00001650 unsigned X86CC = getX86CC(CC, isFP);
Evan Chengd9558e02006-01-06 00:43:03 +00001651 CC = DAG.getConstant(X86CC, MVT::i8);
Evan Cheng898101c2005-12-19 23:12:38 +00001652 Cond = DAG.getNode(X86ISD::CMP, MVT::Flag,
1653 Cond.getOperand(0), Cond.getOperand(1));
Evan Cheng1bcee362006-01-13 01:03:02 +00001654 } else
1655 addTest = true;
1656
1657 if (addTest) {
Evan Chengd9558e02006-01-06 00:43:03 +00001658 CC = DAG.getConstant(X86ISD::COND_NE, MVT::i8);
Evan Cheng898101c2005-12-19 23:12:38 +00001659 Cond = DAG.getNode(X86ISD::TEST, MVT::Flag, Cond, Cond);
1660 }
1661 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
1662 Op.getOperand(0), Op.getOperand(2), CC, Cond);
1663 }
Evan Chengd9558e02006-01-06 00:43:03 +00001664 case ISD::RET: {
1665 // Can only be return void.
Evan Chenge3413162006-01-09 18:33:28 +00001666 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Op.getOperand(0),
Evan Chengd9558e02006-01-06 00:43:03 +00001667 DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
1668 }
Evan Cheng67f92a72006-01-11 22:15:48 +00001669 case ISD::MEMSET: {
1670 SDOperand InFlag;
1671 SDOperand Chain = Op.getOperand(0);
1672 unsigned Align =
1673 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
1674 if (Align == 0) Align = 1;
1675
1676 MVT::ValueType AVT;
1677 SDOperand Count;
1678 if (ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2))) {
1679 unsigned ValReg;
1680 unsigned Val = ValC->getValue() & 255;
1681
1682 // If the value is a constant, then we can potentially use larger sets.
1683 switch (Align & 3) {
1684 case 2: // WORD aligned
1685 AVT = MVT::i16;
1686 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1687 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
1688 else
1689 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1690 DAG.getConstant(1, MVT::i8));
1691 Val = (Val << 8) | Val;
1692 ValReg = X86::AX;
1693 break;
1694 case 0: // DWORD aligned
1695 AVT = MVT::i32;
1696 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1697 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
1698 else
1699 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1700 DAG.getConstant(2, MVT::i8));
1701 Val = (Val << 8) | Val;
1702 Val = (Val << 16) | Val;
1703 ValReg = X86::EAX;
1704 break;
1705 default: // Byte aligned
1706 AVT = MVT::i8;
1707 Count = Op.getOperand(3);
1708 ValReg = X86::AL;
1709 break;
1710 }
1711
1712 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
1713 InFlag);
1714 InFlag = Chain.getValue(1);
1715 } else {
1716 AVT = MVT::i8;
1717 Count = Op.getOperand(3);
1718 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
1719 InFlag = Chain.getValue(1);
1720 }
1721
1722 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
1723 InFlag = Chain.getValue(1);
1724 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
1725 InFlag = Chain.getValue(1);
1726
1727 return DAG.getNode(X86ISD::REP_STOS, MVT::Other, Chain,
1728 DAG.getValueType(AVT), InFlag);
1729 }
1730 case ISD::MEMCPY: {
1731 SDOperand Chain = Op.getOperand(0);
1732 unsigned Align =
1733 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
1734 if (Align == 0) Align = 1;
1735
1736 MVT::ValueType AVT;
1737 SDOperand Count;
1738 switch (Align & 3) {
1739 case 2: // WORD aligned
1740 AVT = MVT::i16;
1741 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1742 Count = DAG.getConstant(I->getValue() / 2, MVT::i32);
1743 else
1744 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1745 DAG.getConstant(1, MVT::i8));
1746 break;
1747 case 0: // DWORD aligned
1748 AVT = MVT::i32;
1749 if (ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3)))
1750 Count = DAG.getConstant(I->getValue() / 4, MVT::i32);
1751 else
1752 Count = DAG.getNode(ISD::SRL, MVT::i32, Op.getOperand(3),
1753 DAG.getConstant(2, MVT::i8));
1754 break;
1755 default: // Byte aligned
1756 AVT = MVT::i8;
1757 Count = Op.getOperand(3);
1758 break;
1759 }
1760
1761 SDOperand InFlag;
1762 Chain = DAG.getCopyToReg(Chain, X86::ECX, Count, InFlag);
1763 InFlag = Chain.getValue(1);
1764 Chain = DAG.getCopyToReg(Chain, X86::EDI, Op.getOperand(1), InFlag);
1765 InFlag = Chain.getValue(1);
1766 Chain = DAG.getCopyToReg(Chain, X86::ESI, Op.getOperand(2), InFlag);
1767 InFlag = Chain.getValue(1);
1768
1769 return DAG.getNode(X86ISD::REP_MOVS, MVT::Other, Chain,
1770 DAG.getValueType(AVT), InFlag);
1771 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00001772 case ISD::GlobalAddress: {
Evan Cheng002fe9b2006-01-12 07:56:47 +00001773 SDOperand Result;
Evan Chengb077b842005-12-21 02:39:21 +00001774 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1775 // For Darwin, external and weak symbols are indirect, so we want to load
1776 // the value at address GV, not the value of GV itself. This means that
1777 // the GlobalAddress must be in the base or index register of the address,
1778 // not the GV offset field.
1779 if (getTargetMachine().
1780 getSubtarget<X86Subtarget>().getIndirectExternAndWeakGlobals() &&
1781 (GV->hasWeakLinkage() || GV->isExternal()))
Evan Cheng002fe9b2006-01-12 07:56:47 +00001782 Result = DAG.getLoad(MVT::i32, DAG.getEntryNode(),
1783 DAG.getTargetGlobalAddress(GV, getPointerTy()),
1784 DAG.getSrcValue(NULL));
1785 return Result;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001786 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00001787 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001788}
Evan Cheng72261582005-12-20 06:22:03 +00001789
1790const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
1791 switch (Opcode) {
1792 default: return NULL;
Evan Chenge3413162006-01-09 18:33:28 +00001793 case X86ISD::ADD_FLAG: return "X86ISD::ADD_FLAG";
1794 case X86ISD::SUB_FLAG: return "X86ISD::SUB_FLAG";
1795 case X86ISD::ADC: return "X86ISD::ADC";
1796 case X86ISD::SBB: return "X86ISD::SBB";
1797 case X86ISD::SHLD: return "X86ISD::SHLD";
1798 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chenga3195e82006-01-12 22:54:21 +00001799 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng72261582005-12-20 06:22:03 +00001800 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
1801 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
1802 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00001803 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00001804 case X86ISD::FST: return "X86ISD::FST";
1805 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chengb077b842005-12-21 02:39:21 +00001806 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng72261582005-12-20 06:22:03 +00001807 case X86ISD::CALL: return "X86ISD::CALL";
1808 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
1809 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
1810 case X86ISD::CMP: return "X86ISD::CMP";
1811 case X86ISD::TEST: return "X86ISD::TEST";
Evan Chengd5781fc2005-12-21 20:21:51 +00001812 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00001813 case X86ISD::CMOV: return "X86ISD::CMOV";
1814 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00001815 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng67f92a72006-01-11 22:15:48 +00001816 case X86ISD::REP_STOS: return "X86ISD::RET_STOS";
1817 case X86ISD::REP_MOVS: return "X86ISD::RET_MOVS";
Evan Cheng72261582005-12-20 06:22:03 +00001818 }
1819}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001820
1821bool X86TargetLowering::isMaskedValueZeroForTargetNode(const SDOperand &Op,
1822 uint64_t Mask) const {
1823
1824 unsigned Opc = Op.getOpcode();
1825
1826 switch (Opc) {
1827 default:
1828 assert(Opc >= ISD::BUILTIN_OP_END && "Expected a target specific node");
1829 break;
1830 case X86ISD::SETCC: return (Mask & 1) == 0;
1831 }
1832
1833 return false;
1834}