Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 1 | //===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===// |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 10 | // This file describes the SparcV8 instructions in TableGen format. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | class InstV8 : Instruction { // SparcV8 instruction baseline |
| 19 | field bits<32> Inst; |
| 20 | |
| 21 | let Namespace = "V8"; |
| 22 | |
| 23 | bits<2> op; |
| 24 | let Inst{31-30} = op; // Top two bits are the 'op' field |
| 25 | |
| 26 | // Bit attributes specific to SparcV8 instructions |
| 27 | bit isPasi = 0; // Does this instruction affect an alternate addr space? |
| 28 | bit isPrivileged = 0; // Is this a privileged instruction? |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 29 | } |
| 30 | |
Misha Brukman | c42077d | 2004-09-22 21:38:42 +0000 | [diff] [blame] | 31 | include "SparcV8InstrFormats.td" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 32 | |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 33 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 34 | // Instruction Pattern Stuff |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | |
| 37 | def simm13 : PatLeaf<(imm), [{ |
| 38 | // simm13 predicate - True if the imm fits in a 13-bit sign extended field. |
| 39 | return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue(); |
| 40 | }]>; |
| 41 | |
| 42 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 43 | // Instructions |
| 44 | //===----------------------------------------------------------------------===// |
| 45 | |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 46 | // Pseudo instructions. |
Chris Lattner | 17392e0 | 2005-12-16 07:13:26 +0000 | [diff] [blame] | 47 | class PseudoInstV8<string asmstr, dag ops> : InstV8 { |
| 48 | let AsmString = asmstr; |
Chris Lattner | 3ff5751 | 2005-12-16 06:02:58 +0000 | [diff] [blame] | 49 | dag OperandList = ops; |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 50 | } |
Chris Lattner | 3ff5751 | 2005-12-16 06:02:58 +0000 | [diff] [blame] | 51 | def PHI : PseudoInstV8<"PHI", (ops variable_ops)>; |
Chris Lattner | 17392e0 | 2005-12-16 07:13:26 +0000 | [diff] [blame] | 52 | def ADJCALLSTACKDOWN : PseudoInstV8<"!ADJCALLSTACKDOWN $amt", |
| 53 | (ops i32imm:$amt)>; |
| 54 | def ADJCALLSTACKUP : PseudoInstV8<"!ADJCALLSTACKUP $amt", |
| 55 | (ops i32imm:$amt)>; |
| 56 | //def IMPLICIT_USE : PseudoInstV8<"!IMPLICIT_USE",(ops variable_ops)>; |
| 57 | def IMPLICIT_DEF : PseudoInstV8<"!IMPLICIT_DEF $dst", |
| 58 | (ops IntRegs:$dst)>; |
| 59 | def FpMOVD : PseudoInstV8<"!FpMOVD", (ops)>; // pseudo 64-bit double move |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 60 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 61 | // Section A.3 - Synthetic Instructions, p. 85 |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 62 | // special cases of JMPL: |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 63 | let isReturn = 1, isTerminator = 1, hasDelaySlot = 1 in { |
| 64 | let rd = I7.Num, rs1 = G0.Num, simm13 = 8 in |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 65 | def RET : F3_2<2, 0b111000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 66 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 67 | "ret $b, $c, $dst", []>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 68 | let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 69 | def RETL: F3_2<2, 0b111000, (ops), |
Chris Lattner | bc3d362 | 2005-12-17 08:08:42 +0000 | [diff] [blame] | 70 | "retl", [(ret)]>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 71 | } |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 72 | // CMP is a special case of SUBCC where destination is ignored, by setting it to |
| 73 | // %g0 (hardwired zero). |
| 74 | // FIXME: should keep track of the fact that it defs the integer condition codes |
| 75 | let rd = 0 in |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 76 | def CMPri: F3_2<2, 0b010100, |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 77 | (ops IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 78 | "cmp $b, $c", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 79 | |
| 80 | // Section B.1 - Load Integer Instructions, p. 90 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 81 | def LDSB: F3_2<3, 0b001001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 82 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 83 | "ldsb [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 84 | def LDSH: F3_2<3, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 85 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 86 | "ldsh [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 87 | def LDUB: F3_2<3, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 88 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 89 | "ldub [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 90 | def LDUH: F3_2<3, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 91 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 92 | "lduh [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 93 | def LD : F3_2<3, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 94 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 95 | "ld [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 96 | def LDD : F3_2<3, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 97 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 98 | "ldd [$b+$c], $dst", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 99 | |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 100 | // Section B.2 - Load Floating-point Instructions, p. 92 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 101 | def LDFrr : F3_1<3, 0b100000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 102 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 103 | "ld [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 104 | def LDFri : F3_2<3, 0b100000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 105 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 106 | "ld [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 107 | def LDDFrr : F3_1<3, 0b100011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 108 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 109 | "ldd [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 110 | def LDDFri : F3_2<3, 0b100011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 111 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 112 | "ldd [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 113 | def LDFSRrr: F3_1<3, 0b100001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 114 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 115 | "ld [$b+$c], $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 116 | def LDFSRri: F3_2<3, 0b100001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 117 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 118 | "ld [$b+$c], $dst", []>; |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 119 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 120 | // Section B.4 - Store Integer Instructions, p. 95 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 121 | def STB : F3_2<3, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 122 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 123 | "stb $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 124 | def STH : F3_2<3, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 125 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 126 | "sth $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 127 | def ST : F3_2<3, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 128 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 129 | "st $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 130 | def STD : F3_2<3, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 131 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 132 | "std $src, [$base+$offset]", []>; |
Brian Gaeke | e7f9e0b | 2004-06-24 07:36:59 +0000 | [diff] [blame] | 133 | |
| 134 | // Section B.5 - Store Floating-point Instructions, p. 97 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 135 | def STFrr : F3_1<3, 0b100100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 136 | (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 137 | "st $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 138 | def STFri : F3_2<3, 0b100100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 139 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 140 | "st $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 141 | def STDFrr : F3_1<3, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 142 | (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 143 | "std $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 144 | def STDFri : F3_2<3, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 145 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 146 | "std $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 147 | def STFSRrr : F3_1<3, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 148 | (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 149 | "st $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 150 | def STFSRri : F3_2<3, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 151 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 152 | "st $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 153 | def STDFQrr : F3_1<3, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 154 | (ops IntRegs:$base, IntRegs:$offset, IntRegs:$src), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 155 | "std $src, [$base+$offset]", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 156 | def STDFQri : F3_2<3, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 157 | (ops IntRegs:$base, IntRegs:$offset, i32imm:$src), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 158 | "std $src, [$base+$offset]", []>; |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 159 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 160 | // Section B.9 - SETHI Instruction, p. 104 |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 161 | def SETHIi: F2_1<0b100, |
| 162 | (ops IntRegs:$dst, i32imm:$src), |
| 163 | "sethi $src, $dst">; |
Brian Gaeke | e806173 | 2004-03-04 00:56:25 +0000 | [diff] [blame] | 164 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 165 | // Section B.10 - NOP Instruction, p. 105 |
| 166 | // (It's a special case of SETHI) |
Misha Brukman | d36047d | 2004-10-14 22:33:32 +0000 | [diff] [blame] | 167 | let rd = 0, imm22 = 0 in |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 168 | def NOP : F2_1<0b100, (ops), "nop">; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 169 | |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 170 | // Section B.11 - Logical Instructions, p. 106 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 171 | def ANDrr : F3_1<2, 0b000001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 172 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 173 | "and $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 174 | def ANDri : F3_2<2, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 175 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 176 | "and $b, $c, $dst", |
| 177 | [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 178 | def ANDCCrr : F3_1<2, 0b010001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 179 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 180 | "andcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 181 | def ANDCCri : F3_2<2, 0b010001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 182 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 183 | "andcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 184 | def ANDNrr : F3_1<2, 0b000101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 185 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 186 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 187 | def ANDNri : F3_2<2, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 188 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 189 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 190 | def ANDNCCrr: F3_1<2, 0b010101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 191 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 192 | "andncc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 193 | def ANDNCCri: F3_2<2, 0b010101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 194 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 195 | "andncc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 196 | def ORrr : F3_1<2, 0b000010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 197 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 198 | "or $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 199 | def ORri : F3_2<2, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 200 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 201 | "or $b, $c, $dst", |
| 202 | [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 203 | def ORCCrr : F3_1<2, 0b010010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 204 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 205 | "orcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 206 | def ORCCri : F3_2<2, 0b010010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 207 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 208 | "orcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 209 | def ORNrr : F3_1<2, 0b000110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 210 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 211 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 212 | def ORNri : F3_2<2, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 213 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 214 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 215 | def ORNCCrr : F3_1<2, 0b010110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 216 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 217 | "orncc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 218 | def ORNCCri : F3_2<2, 0b010110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 219 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 220 | "orncc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 221 | def XORrr : F3_1<2, 0b000011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 222 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 223 | "xor $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 224 | def XORri : F3_2<2, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 225 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 226 | "xor $b, $c, $dst", |
| 227 | [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 228 | def XORCCrr : F3_1<2, 0b010011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 229 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 230 | "xorcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 231 | def XORCCri : F3_2<2, 0b010011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 232 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 233 | "xorcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 234 | def XNORrr : F3_1<2, 0b000111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 235 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 236 | "xnor $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 237 | def XNORri : F3_2<2, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 238 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 239 | "xnor $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 240 | def XNORCCrr: F3_1<2, 0b010111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 241 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 242 | "xnorcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 243 | def XNORCCri: F3_2<2, 0b010111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 244 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 245 | "xnorcc $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 246 | |
| 247 | // Section B.12 - Shift Instructions, p. 107 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 248 | def SLLrr : F3_1<2, 0b100101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 249 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 250 | "sll $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 251 | def SLLri : F3_2<2, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 252 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 253 | "sll $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 254 | def SRLrr : F3_1<2, 0b100110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 255 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 256 | "srl $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 257 | def SRLri : F3_2<2, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 258 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 259 | "srl $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 260 | def SRArr : F3_1<2, 0b100111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 261 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 262 | "sra $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 263 | def SRAri : F3_2<2, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 264 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 265 | "sla $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 266 | |
| 267 | // Section B.13 - Add Instructions, p. 108 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 268 | def ADDrr : F3_1<2, 0b000000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 269 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 270 | "add $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 271 | def ADDri : F3_2<2, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 272 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 273 | "add $b, $c, $dst", |
| 274 | [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 275 | def ADDCCrr : F3_1<2, 0b010000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 276 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 277 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 278 | def ADDCCri : F3_2<2, 0b010000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 279 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 280 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 281 | def ADDXrr : F3_1<2, 0b001000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 282 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 283 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 284 | def ADDXri : F3_2<2, 0b001000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 285 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 286 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 287 | def ADDXCCrr: F3_1<2, 0b011000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 288 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 289 | "addxcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 290 | def ADDXCCri: F3_2<2, 0b011000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 291 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 292 | "addxcc $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 293 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 294 | // Section B.15 - Subtract Instructions, p. 110 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 295 | def SUBrr : F3_1<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 296 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 297 | "sub $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 298 | def SUBri : F3_2<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 299 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 300 | "sub $b, $c, $dst", |
| 301 | [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 302 | def SUBCCrr : F3_1<2, 0b010100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 303 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 304 | "subcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 305 | def SUBCCri : F3_2<2, 0b010100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 306 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 307 | "subcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 308 | def SUBXrr : F3_1<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 309 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 310 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 311 | def SUBXri : F3_2<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 312 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 313 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 314 | def SUBXCCrr: F3_1<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 315 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 316 | "subxcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 317 | def SUBXCCri: F3_2<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 318 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 319 | "subxcc $b, $c, $dst", []>; |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 320 | |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 321 | // Section B.18 - Multiply Instructions, p. 113 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 322 | def UMULrr : F3_1<2, 0b001010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 323 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 324 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 325 | def UMULri : F3_2<2, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 326 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 327 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 328 | def SMULrr : F3_1<2, 0b001011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 329 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 330 | "smul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 331 | def SMULri : F3_2<2, 0b001011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 332 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 333 | "smul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 334 | def UMULCCrr: F3_1<2, 0b011010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 335 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 336 | "umulcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 337 | def UMULCCri: F3_2<2, 0b011010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 338 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 339 | "umulcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 340 | def SMULCCrr: F3_1<2, 0b011011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 341 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 342 | "smulcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 343 | def SMULCCri: F3_2<2, 0b011011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 344 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 345 | "smulcc $b, $c, $dst", []>; |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 346 | |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 347 | // Section B.19 - Divide Instructions, p. 115 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 348 | def UDIVrr : F3_1<2, 0b001110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 349 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 350 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 351 | def UDIVri : F3_2<2, 0b001110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 352 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 353 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 354 | def SDIVrr : F3_1<2, 0b001111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 355 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 356 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 357 | def SDIVri : F3_2<2, 0b001111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 358 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 359 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 360 | def UDIVCCrr : F3_1<2, 0b011110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 361 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 362 | "udivcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 363 | def UDIVCCri : F3_2<2, 0b011110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 364 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 365 | "udivcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 366 | def SDIVCCrr : F3_1<2, 0b011111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 367 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 368 | "sdivcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 369 | def SDIVCCri : F3_2<2, 0b011111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 370 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 371 | "sdivcc $b, $c, $dst", []>; |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 372 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 373 | // Section B.20 - SAVE and RESTORE, p. 117 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 374 | def SAVErr : F3_1<2, 0b111100, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 375 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 376 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 377 | def SAVEri : F3_2<2, 0b111100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 378 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 379 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 380 | def RESTORErr : F3_1<2, 0b111101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 381 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 382 | "restore $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 383 | def RESTOREri : F3_2<2, 0b111101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 384 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 385 | "restore $b, $c, $dst", []>; |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 386 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 387 | // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 388 | |
| 389 | // conditional branch class: |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 390 | class BranchV8<bits<4> cc, dag ops, string asmstr> |
| 391 | : F2_2<cc, 0b010, ops, asmstr> { |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 392 | let isBranch = 1; |
| 393 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 394 | let hasDelaySlot = 1; |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 395 | } |
Chris Lattner | 0f6eab3 | 2004-07-31 02:24:37 +0000 | [diff] [blame] | 396 | |
| 397 | let isBarrier = 1 in |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 398 | def BA : BranchV8<0b1000, (ops IntRegs:$dst), "ba $dst">; |
| 399 | def BN : BranchV8<0b0000, (ops IntRegs:$dst), "bn $dst">; |
| 400 | def BNE : BranchV8<0b1001, (ops IntRegs:$dst), "bne $dst">; |
| 401 | def BE : BranchV8<0b0001, (ops IntRegs:$dst), "be $dst">; |
| 402 | def BG : BranchV8<0b1010, (ops IntRegs:$dst), "bg $dst">; |
| 403 | def BLE : BranchV8<0b0010, (ops IntRegs:$dst), "ble $dst">; |
| 404 | def BGE : BranchV8<0b1011, (ops IntRegs:$dst), "bge $dst">; |
| 405 | def BL : BranchV8<0b0011, (ops IntRegs:$dst), "bl $dst">; |
| 406 | def BGU : BranchV8<0b1100, (ops IntRegs:$dst), "bgu $dst">; |
| 407 | def BLEU : BranchV8<0b0100, (ops IntRegs:$dst), "bleu $dst">; |
| 408 | def BCC : BranchV8<0b1101, (ops IntRegs:$dst), "bcc $dst">; |
| 409 | def BCS : BranchV8<0b0101, (ops IntRegs:$dst), "bcs $dst">; |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 410 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 411 | // Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 |
| 412 | |
| 413 | // floating-point conditional branch class: |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 414 | class FPBranchV8<bits<4> cc, dag ops, string asmstr> |
| 415 | : F2_2<cc, 0b110, ops, asmstr> { |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 416 | let isBranch = 1; |
| 417 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 418 | let hasDelaySlot = 1; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 419 | } |
| 420 | |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 421 | def FBA : FPBranchV8<0b1000, (ops IntRegs:$dst), "fba $dst">; |
| 422 | def FBN : FPBranchV8<0b0000, (ops IntRegs:$dst), "fbn $dst">; |
| 423 | def FBU : FPBranchV8<0b0111, (ops IntRegs:$dst), "fbu $dst">; |
| 424 | def FBG : FPBranchV8<0b0110, (ops IntRegs:$dst), "fbg $dst">; |
| 425 | def FBUG : FPBranchV8<0b0101, (ops IntRegs:$dst), "fbug $dst">; |
| 426 | def FBL : FPBranchV8<0b0100, (ops IntRegs:$dst), "fbl $dst">; |
| 427 | def FBUL : FPBranchV8<0b0011, (ops IntRegs:$dst), "fbul $dst">; |
| 428 | def FBLG : FPBranchV8<0b0010, (ops IntRegs:$dst), "fblg $dst">; |
| 429 | def FBNE : FPBranchV8<0b0001, (ops IntRegs:$dst), "fbne $dst">; |
| 430 | def FBE : FPBranchV8<0b1001, (ops IntRegs:$dst), "fbe $dst">; |
| 431 | def FBUE : FPBranchV8<0b1010, (ops IntRegs:$dst), "fbue $dst">; |
| 432 | def FBGE : FPBranchV8<0b1011, (ops IntRegs:$dst), "fbge $dst">; |
| 433 | def FBUGE: FPBranchV8<0b1100, (ops IntRegs:$dst), "fbuge $dst">; |
| 434 | def FBLE : FPBranchV8<0b1101, (ops IntRegs:$dst), "fble $dst">; |
| 435 | def FBULE: FPBranchV8<0b1110, (ops IntRegs:$dst), "fbule $dst">; |
| 436 | def FBO : FPBranchV8<0b1111, (ops IntRegs:$dst), "fbo $dst">; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 437 | |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 438 | |
| 439 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 440 | // Section B.24 - Call and Link Instruction, p. 125 |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 441 | // This is the only Format 1 instruction |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 442 | let Uses = [O0, O1, O2, O3, O4, O5], hasDelaySlot = 1, isCall = 1 in { |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 443 | // pc-relative call: |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 444 | let Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7, |
| 445 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 446 | def CALL : InstV8 { |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 447 | let OperandList = (ops IntRegs:$dst); |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 448 | bits<30> disp; |
| 449 | let op = 1; |
| 450 | let Inst{29-0} = disp; |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 451 | let AsmString = "call $dst"; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 452 | } |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 453 | |
| 454 | // indirect call (O7 is an EXPLICIT def in indirect calls, so it cannot also |
| 455 | // be an implicit def): |
| 456 | let Defs = [O0, O1, O2, O3, O4, O5, G1, G2, G3, G4, G5, G6, G7, |
| 457 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 458 | def JMPLrr : F3_1<2, 0b111000, |
| 459 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 460 | "jmpl $b+$c, $dst", []>; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 461 | } |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 462 | |
Chris Lattner | 22ede70 | 2004-04-07 04:06:46 +0000 | [diff] [blame] | 463 | // Section B.29 - Write State Register Instructions |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 464 | def WRrr : F3_1<2, 0b110000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 465 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame^] | 466 | "wr $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 467 | def WRri : F3_2<2, 0b110000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 468 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 469 | "wr $b, $c, $dst", []>; |
Chris Lattner | 6179047 | 2004-04-07 05:04:01 +0000 | [diff] [blame] | 470 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 471 | // Convert Integer to Floating-point Instructions, p. 141 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 472 | def FITOS : F3_3<2, 0b110100, 0b011000100, |
| 473 | (ops FPRegs:$dst, FPRegs:$src), |
| 474 | "fitos $src, $dst">; |
| 475 | def FITOD : F3_3<2, 0b110100, 0b011001000, |
| 476 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 477 | "fitod $src, $dst">; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 478 | |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 479 | // Convert Floating-point to Integer Instructions, p. 142 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 480 | def FSTOI : F3_3<2, 0b110100, 0b011010001, |
| 481 | (ops FPRegs:$dst, FPRegs:$src), |
| 482 | "fstoi $src, $dst">; |
| 483 | def FDTOI : F3_3<2, 0b110100, 0b011010010, |
| 484 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 485 | "fdtoi $src, $dst">; |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 486 | |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 487 | // Convert between Floating-point Formats Instructions, p. 143 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 488 | def FSTOD : F3_3<2, 0b110100, 0b011001001, |
| 489 | (ops DFPRegs:$dst, FPRegs:$src), |
| 490 | "fstod $src, $dst">; |
| 491 | def FDTOS : F3_3<2, 0b110100, 0b011000110, |
| 492 | (ops FPRegs:$dst, DFPRegs:$src), |
| 493 | "fdtos $src, $dst">; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 494 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 495 | // Floating-point Move Instructions, p. 144 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 496 | def FMOVS : F3_3<2, 0b110100, 0b000000001, |
| 497 | (ops FPRegs:$dst, FPRegs:$src), |
| 498 | "fmovs $src, $dst">; |
| 499 | def FNEGS : F3_3<2, 0b110100, 0b000000101, |
| 500 | (ops FPRegs:$dst, FPRegs:$src), |
| 501 | "fnegs $src, $dst">; |
| 502 | def FABSS : F3_3<2, 0b110100, 0b000001001, |
| 503 | (ops FPRegs:$dst, FPRegs:$src), |
| 504 | "fabss $src, $dst">; |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 505 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 506 | // Floating-point Add and Subtract Instructions, p. 146 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 507 | def FADDS : F3_3<2, 0b110100, 0b001000001, |
| 508 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 509 | "fadds $src1, $src2, $dst">; |
| 510 | def FADDD : F3_3<2, 0b110100, 0b001000010, |
| 511 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 512 | "faddd $src1, $src2, $dst">; |
| 513 | def FSUBS : F3_3<2, 0b110100, 0b001000101, |
| 514 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 515 | "fsubs $src1, $src2, $dst">; |
| 516 | def FSUBD : F3_3<2, 0b110100, 0b001000110, |
| 517 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 518 | "fsubd $src1, $src2, $dst">; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 519 | |
| 520 | // Floating-point Multiply and Divide Instructions, p. 147 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 521 | def FMULS : F3_3<2, 0b110100, 0b001001001, |
| 522 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 523 | "fmuls $src1, $src2, $dst">; |
| 524 | def FMULD : F3_3<2, 0b110100, 0b001001010, |
| 525 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 526 | "fmuld $src1, $src2, $dst">; |
| 527 | def FSMULD : F3_3<2, 0b110100, 0b001101001, |
| 528 | (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 529 | "fsmuld $src1, $src2, $dst">; |
| 530 | def FDIVS : F3_3<2, 0b110100, 0b001001101, |
| 531 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
| 532 | "fdivs $src1, $src2, $dst">; |
| 533 | def FDIVD : F3_3<2, 0b110100, 0b001001110, |
| 534 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
| 535 | "fdivd $src1, $src2, $dst">; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 536 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 537 | // Floating-point Compare Instructions, p. 148 |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 538 | // Note: the 2nd template arg is different for these guys. |
| 539 | // Note 2: the result of a FCMP is not available until the 2nd cycle |
| 540 | // after the instr is retired, but there is no interlock. This behavior |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 541 | // is modelled with a forced noop after the instruction. |
| 542 | def FCMPS : F3_3<2, 0b110101, 0b001010001, |
| 543 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 544 | "fcmps $src1, $src2\n\tnop">; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 545 | def FCMPD : F3_3<2, 0b110101, 0b001010010, |
| 546 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 547 | "fcmpd $src1, $src2\n\tnop">; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 548 | def FCMPES : F3_3<2, 0b110101, 0b001010101, |
| 549 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 550 | "fcmpes $src1, $src2\n\tnop">; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 551 | def FCMPED : F3_3<2, 0b110101, 0b001010110, |
| 552 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 0d8fcd3 | 2005-12-17 06:54:41 +0000 | [diff] [blame] | 553 | "fcmped $src1, $src2\n\tnop">; |