blob: a62f97f897f745b909574d39b3ec768dbe6e2a0f [file] [log] [blame]
David Greene51898d72010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
18def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
19
20def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
21def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
22def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
23def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
24
25//===----------------------------------------------------------------------===//
26// MMX Masks
27//===----------------------------------------------------------------------===//
28
29// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
30// PSHUFW imm.
31def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
32 return getI8Imm(X86::getShuffleSHUFImmediate(N));
33}]>;
34
35// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
36def mmx_unpckh : PatFrag<(ops node:$lhs, node:$rhs),
37 (vector_shuffle node:$lhs, node:$rhs), [{
38 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
39}]>;
40
41// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
42def mmx_unpckl : PatFrag<(ops node:$lhs, node:$rhs),
43 (vector_shuffle node:$lhs, node:$rhs), [{
44 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
45}]>;
46
47// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
48def mmx_unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
49 (vector_shuffle node:$lhs, node:$rhs), [{
50 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
51}]>;
52
53// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
54def mmx_unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
55 (vector_shuffle node:$lhs, node:$rhs), [{
56 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
57}]>;
58
59def mmx_pshufw : PatFrag<(ops node:$lhs, node:$rhs),
60 (vector_shuffle node:$lhs, node:$rhs), [{
61 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
62}], MMX_SHUFFLE_get_shuf_imm>;
David Greene8f17bc42010-07-12 23:41:28 +000063
64//===----------------------------------------------------------------------===//
65// SSE specific DAG Nodes.
66//===----------------------------------------------------------------------===//
67
68def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
69 SDTCisFP<0>, SDTCisInt<2> ]>;
70def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
71 SDTCisFP<1>, SDTCisVT<3, i8>]>;
72
73def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
74def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
75def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
76 [SDNPCommutative, SDNPAssociative]>;
77def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
78 [SDNPCommutative, SDNPAssociative]>;
79def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
80 [SDNPCommutative, SDNPAssociative]>;
81def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
82def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
83def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
84def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
85def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
86def X86pshufb : SDNode<"X86ISD::PSHUFB",
87 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
88 SDTCisSameAs<0,2>]>>;
89def X86pextrb : SDNode<"X86ISD::PEXTRB",
90 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
91def X86pextrw : SDNode<"X86ISD::PEXTRW",
92 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
93def X86pinsrb : SDNode<"X86ISD::PINSRB",
94 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
95 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
96def X86pinsrw : SDNode<"X86ISD::PINSRW",
97 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
98 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
99def X86insrtps : SDNode<"X86ISD::INSERTPS",
100 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
101 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
102def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
103 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
104def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
105 [SDNPHasChain, SDNPMayLoad]>;
106def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
107def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
108def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
109def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
110def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
111def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
112def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
113def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
114def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
115def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
116def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
117def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
118
119def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +0000120 SDTCisVec<1>,
121 SDTCisSameAs<2, 1>]>;
David Greene8f17bc42010-07-12 23:41:28 +0000122def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +0000123def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene8f17bc42010-07-12 23:41:28 +0000124
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000125// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
126// translated into one of the target nodes below during lowering.
127// Note: this is a work in progress...
128def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
129def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
130 SDTCisSameAs<0,2>]>;
131
132def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
133 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
134def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
135 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
136
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000137def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
138
139def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
140def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
141def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
142
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000143def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
144def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
145
146def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
147def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
148def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
149
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000150def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
151def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
152
153def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000154def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +0000155def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000156def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
157
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +0000158def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
159def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +0000160
161def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
162def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
163def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
164def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
165
166def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
167def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
168def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
169def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
170
171def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
172def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
173def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
174def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
175
David Greene8f17bc42010-07-12 23:41:28 +0000176//===----------------------------------------------------------------------===//
177// SSE Complex Patterns
178//===----------------------------------------------------------------------===//
179
180// These are 'extloads' from a scalar to the low element of a vector, zeroing
181// the top elements. These are used for the SSE 'ss' and 'sd' instruction
182// forms.
183def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Bill Wendling1ec2ee62010-09-10 20:20:28 +0000184 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene8f17bc42010-07-12 23:41:28 +0000185def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Bill Wendling1ec2ee62010-09-10 20:20:28 +0000186 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene8f17bc42010-07-12 23:41:28 +0000187
188def ssmem : Operand<v4f32> {
189 let PrintMethod = "printf32mem";
190 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
191 let ParserMatchClass = X86MemAsmOperand;
192}
193def sdmem : Operand<v2f64> {
194 let PrintMethod = "printf64mem";
195 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
196 let ParserMatchClass = X86MemAsmOperand;
197}
198
199//===----------------------------------------------------------------------===//
200// SSE pattern fragments
201//===----------------------------------------------------------------------===//
202
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000203// 128-bit load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000204def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
205def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
206def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
207def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
208
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000209// 256-bit load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000210def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
211def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
212def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
213def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
214
215// Like 'store', but always requires vector alignment.
216def alignedstore : PatFrag<(ops node:$val, node:$ptr),
217 (store node:$val, node:$ptr), [{
218 return cast<StoreSDNode>(N)->getAlignment() >= 16;
219}]>;
220
221// Like 'load', but always requires vector alignment.
222def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
223 return cast<LoadSDNode>(N)->getAlignment() >= 16;
224}]>;
225
226def alignedloadfsf32 : PatFrag<(ops node:$ptr),
227 (f32 (alignedload node:$ptr))>;
228def alignedloadfsf64 : PatFrag<(ops node:$ptr),
229 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000230
231// 128-bit aligned load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000232def alignedloadv4f32 : PatFrag<(ops node:$ptr),
233 (v4f32 (alignedload node:$ptr))>;
234def alignedloadv2f64 : PatFrag<(ops node:$ptr),
235 (v2f64 (alignedload node:$ptr))>;
236def alignedloadv4i32 : PatFrag<(ops node:$ptr),
237 (v4i32 (alignedload node:$ptr))>;
238def alignedloadv2i64 : PatFrag<(ops node:$ptr),
239 (v2i64 (alignedload node:$ptr))>;
240
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000241// 256-bit aligned load pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000242def alignedloadv8f32 : PatFrag<(ops node:$ptr),
243 (v8f32 (alignedload node:$ptr))>;
244def alignedloadv4f64 : PatFrag<(ops node:$ptr),
245 (v4f64 (alignedload node:$ptr))>;
246def alignedloadv8i32 : PatFrag<(ops node:$ptr),
247 (v8i32 (alignedload node:$ptr))>;
248def alignedloadv4i64 : PatFrag<(ops node:$ptr),
249 (v4i64 (alignedload node:$ptr))>;
250
251// Like 'load', but uses special alignment checks suitable for use in
252// memory operands in most SSE instructions, which are required to
253// be naturally aligned on some targets but not on others. If the subtarget
254// allows unaligned accesses, match any load, though this may require
255// setting a feature bit in the processor (on startup, for example).
256// Opteron 10h and later implement such a feature.
257def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
258 return Subtarget->hasVectorUAMem()
259 || cast<LoadSDNode>(N)->getAlignment() >= 16;
260}]>;
261
262def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
263def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000264
265// 128-bit memop pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000266def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
267def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
268def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
269def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesene5db19e2010-09-13 21:15:43 +0000270def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene8f17bc42010-07-12 23:41:28 +0000271def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
272
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000273// 256-bit memop pattern fragments
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +0000274def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene8f17bc42010-07-12 23:41:28 +0000275def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
276def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +0000277def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
278def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene8f17bc42010-07-12 23:41:28 +0000279
280// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
281// 16-byte boundary.
282// FIXME: 8 byte alignment for mmx reads is not required
283def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
284 return cast<LoadSDNode>(N)->getAlignment() >= 8;
285}]>;
286
287def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
288def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
David Greene8f17bc42010-07-12 23:41:28 +0000289def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
290
291// MOVNT Support
292// Like 'store', but requires the non-temporal bit to be set
293def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
294 (st node:$val, node:$ptr), [{
295 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
296 return ST->isNonTemporal();
297 return false;
298}]>;
299
300def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
301 (st node:$val, node:$ptr), [{
302 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
303 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
304 ST->getAddressingMode() == ISD::UNINDEXED &&
305 ST->getAlignment() >= 16;
306 return false;
307}]>;
308
309def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
310 (st node:$val, node:$ptr), [{
311 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
312 return ST->isNonTemporal() &&
313 ST->getAlignment() < 16;
314 return false;
315}]>;
316
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000317// 128-bit bitconvert pattern fragments
David Greene8f17bc42010-07-12 23:41:28 +0000318def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
319def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
320def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
321def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
322def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
323def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
324
Bruno Cardoso Lopes30baa632010-08-13 20:39:01 +0000325// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +0000326def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
327
David Greene8f17bc42010-07-12 23:41:28 +0000328def vzmovl_v2i64 : PatFrag<(ops node:$src),
329 (bitconvert (v2i64 (X86vzmovl
330 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
331def vzmovl_v4i32 : PatFrag<(ops node:$src),
332 (bitconvert (v4i32 (X86vzmovl
333 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
334
335def vzload_v2i64 : PatFrag<(ops node:$src),
336 (bitconvert (v2i64 (X86vzload node:$src)))>;
337
338
339def fp32imm0 : PatLeaf<(f32 fpimm), [{
340 return N->isExactlyValue(+0.0);
341}]>;
342
343// BYTE_imm - Transform bit immediates into byte immediates.
344def BYTE_imm : SDNodeXForm<imm, [{
345 // Transformation function: imm >> 3
346 return getI32Imm(N->getZExtValue() >> 3);
347}]>;
348
349// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
350// SHUFP* etc. imm.
351def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
352 return getI8Imm(X86::getShuffleSHUFImmediate(N));
353}]>;
354
355// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
356// PSHUFHW imm.
357def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
358 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
359}]>;
360
361// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
362// PSHUFLW imm.
363def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
364 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
365}]>;
366
367// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
368// a PALIGNR imm.
369def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
370 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
371}]>;
372
373def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
374 (vector_shuffle node:$lhs, node:$rhs), [{
375 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
376 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
377}]>;
378
379def movddup : PatFrag<(ops node:$lhs, node:$rhs),
380 (vector_shuffle node:$lhs, node:$rhs), [{
381 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
382}]>;
383
384def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
385 (vector_shuffle node:$lhs, node:$rhs), [{
386 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
387}]>;
388
389def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
390 (vector_shuffle node:$lhs, node:$rhs), [{
391 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
392}]>;
393
394def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
395 (vector_shuffle node:$lhs, node:$rhs), [{
396 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
397}]>;
398
399def movlp : PatFrag<(ops node:$lhs, node:$rhs),
400 (vector_shuffle node:$lhs, node:$rhs), [{
401 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
402}]>;
403
404def movl : PatFrag<(ops node:$lhs, node:$rhs),
405 (vector_shuffle node:$lhs, node:$rhs), [{
406 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
407}]>;
408
409def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
410 (vector_shuffle node:$lhs, node:$rhs), [{
411 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
412}]>;
413
414def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
415 (vector_shuffle node:$lhs, node:$rhs), [{
416 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
417}]>;
418
419def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
420 (vector_shuffle node:$lhs, node:$rhs), [{
421 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
422}]>;
423
424def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
425 (vector_shuffle node:$lhs, node:$rhs), [{
426 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
427}]>;
428
429def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
430 (vector_shuffle node:$lhs, node:$rhs), [{
431 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
432}]>;
433
434def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
435 (vector_shuffle node:$lhs, node:$rhs), [{
436 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
437}]>;
438
439def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
440 (vector_shuffle node:$lhs, node:$rhs), [{
441 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
442}], SHUFFLE_get_shuf_imm>;
443
444def shufp : PatFrag<(ops node:$lhs, node:$rhs),
445 (vector_shuffle node:$lhs, node:$rhs), [{
446 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
447}], SHUFFLE_get_shuf_imm>;
448
449def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
450 (vector_shuffle node:$lhs, node:$rhs), [{
451 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
452}], SHUFFLE_get_pshufhw_imm>;
453
454def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
455 (vector_shuffle node:$lhs, node:$rhs), [{
456 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
457}], SHUFFLE_get_pshuflw_imm>;
458
459def palign : PatFrag<(ops node:$lhs, node:$rhs),
460 (vector_shuffle node:$lhs, node:$rhs), [{
461 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
462}], SHUFFLE_get_palign_imm>;