blob: 28231754c94a20be107e345a289d175e550c34f8 [file] [log] [blame]
Akira Hatanaka90db35a2013-02-14 23:20:15 +00001//===-- MipsDelaySlotFiller.cpp - Mips Delay Slot Filler ------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +00009//
Akira Hatanaka90db35a2013-02-14 23:20:15 +000010// Simple pass to fill delay slots with useful instructions.
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000013
14#define DEBUG_TYPE "delay-slot-filler"
15
16#include "Mips.h"
17#include "MipsTargetMachine.h"
Akira Hatanakacd7319d2013-02-14 23:40:57 +000018#include "llvm/ADT/BitVector.h"
Akira Hatanakaa56f4112013-03-01 00:16:31 +000019#include "llvm/ADT/SmallPtrSet.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Akira Hatanakaa56f4112013-03-01 00:16:31 +000021#include "llvm/Analysis/AliasAnalysis.h"
22#include "llvm/Analysis/ValueTracking.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Akira Hatanakaa56f4112013-03-01 00:16:31 +000025#include "llvm/CodeGen/PseudoSourceValue.h"
Akira Hatanakaa3defb02011-09-29 23:52:13 +000026#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000027#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Target/TargetMachine.h"
Akira Hatanakaa3defb02011-09-29 23:52:13 +000029#include "llvm/Target/TargetRegisterInfo.h"
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000030
31using namespace llvm;
32
33STATISTIC(FilledSlots, "Number of delay slots filled");
Akira Hatanaka98f4d4d2011-10-05 01:19:13 +000034STATISTIC(UsefulSlots, "Number of delay slots filled with instructions that"
Akira Hatanaka176965f2011-10-05 02:22:49 +000035 " are not NOP.");
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000036
Akira Hatanaka6522a9e2012-08-22 02:51:28 +000037static cl::opt<bool> DisableDelaySlotFiller(
38 "disable-mips-delay-filler",
Akira Hatanakaa3defb02011-09-29 23:52:13 +000039 cl::init(false),
Akira Hatanaka90db35a2013-02-14 23:20:15 +000040 cl::desc("Fill all delay slots with NOPs."),
Akira Hatanakaa3defb02011-09-29 23:52:13 +000041 cl::Hidden);
42
Akira Hatanakaf9c3f3b2012-05-14 23:59:17 +000043// This option can be used to silence complaints by machine verifier passes.
44static cl::opt<bool> SkipDelaySlotFiller(
45 "skip-mips-delay-filler",
46 cl::init(false),
47 cl::desc("Skip MIPS' delay slot filling pass."),
48 cl::Hidden);
49
Akira Hatanakae7606752013-03-01 00:50:52 +000050static cl::opt<bool> DisableForwardSearch(
51 "disable-mips-df-forward-search",
52 cl::init(true),
53 cl::desc("Disallow MIPS delay filler to search forward."),
54 cl::Hidden);
55
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +000056namespace {
Akira Hatanaka70cdcd52013-02-26 01:30:05 +000057 class RegDefsUses {
58 public:
59 RegDefsUses(TargetMachine &TM);
60 void init(const MachineInstr &MI);
Akira Hatanakae7606752013-03-01 00:50:52 +000061
62 /// This function sets all caller-saved registers in Defs.
63 void setCallerSaved(const MachineInstr &MI);
64
Akira Hatanaka70cdcd52013-02-26 01:30:05 +000065 bool update(const MachineInstr &MI, unsigned Begin, unsigned End);
66
67 private:
68 bool checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses, unsigned Reg,
69 bool IsDef) const;
70
71 /// Returns true if Reg or its alias is in RegSet.
72 bool isRegInSet(const BitVector &RegSet, unsigned Reg) const;
73
74 const TargetRegisterInfo &TRI;
75 BitVector Defs, Uses;
76 };
77
Akira Hatanakae7606752013-03-01 00:50:52 +000078 /// Base class for inspecting loads and stores.
79 class InspectMemInstr {
80 public:
81 virtual bool hasHazard(const MachineInstr &MI) = 0;
82 virtual ~InspectMemInstr() {}
83 };
84
85 /// This subclass rejects any memory instructions.
86 class NoMemInstr : public InspectMemInstr {
87 public:
88 virtual bool hasHazard(const MachineInstr &MI);
89 };
90
91 /// This subclass uses memory dependence information to determine whether a
92 /// memory instruction can be moved to a delay slot.
93 class MemDefsUses : public InspectMemInstr {
Akira Hatanakaa56f4112013-03-01 00:16:31 +000094 public:
95 MemDefsUses(const MachineFrameInfo *MFI);
96
97 /// Return true if MI cannot be moved to delay slot.
Akira Hatanakae7606752013-03-01 00:50:52 +000098 virtual bool hasHazard(const MachineInstr &MI);
Akira Hatanakaa56f4112013-03-01 00:16:31 +000099
100 private:
101 /// Update Defs and Uses. Return true if there exist dependences that
102 /// disqualify the delay slot candidate between V and values in Uses and Defs.
103 bool updateDefsUses(const Value *V, bool MayStore);
104
105 /// Get the list of underlying objects of MI's memory operand.
106 bool getUnderlyingObjects(const MachineInstr &MI,
107 SmallVectorImpl<const Value *> &Objects) const;
108
109 const MachineFrameInfo *MFI;
110 SmallPtrSet<const Value*, 4> Uses, Defs;
111
112 /// Flags indicating whether loads or stores have been seen.
113 bool SeenLoad, SeenStore;
114
115 /// Flags indicating whether loads or stores with no underlying objects have
116 /// been seen.
117 bool SeenNoObjLoad, SeenNoObjStore;
118
119 /// Memory instructions are not allowed to move to delay slot if this flag
120 /// is true.
121 bool ForbidMemInstr;
122 };
123
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000124 class Filler : public MachineFunctionPass {
125 public:
Bruno Cardoso Lopes90c59542010-12-09 17:31:11 +0000126 Filler(TargetMachine &tm)
Owen Anderson90c579d2010-08-06 18:33:48 +0000127 : MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { }
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000128
129 virtual const char *getPassName() const {
130 return "Mips Delay Slot Filler";
131 }
132
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000133 bool runOnMachineFunction(MachineFunction &F) {
Akira Hatanakaf9c3f3b2012-05-14 23:59:17 +0000134 if (SkipDelaySlotFiller)
135 return false;
136
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000137 bool Changed = false;
138 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
139 FI != FE; ++FI)
140 Changed |= runOnMachineBasicBlock(*FI);
141 return Changed;
142 }
143
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000144 private:
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000145 typedef MachineBasicBlock::iterator Iter;
146 typedef MachineBasicBlock::reverse_iterator ReverseIter;
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000147
148 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
149
Akira Hatanakacd7319d2013-02-14 23:40:57 +0000150 /// This function checks if it is valid to move Candidate to the delay slot
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000151 /// and returns true if it isn't. It also updates memory and register
152 /// dependence information.
153 bool delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae7606752013-03-01 00:50:52 +0000154 InspectMemInstr &IM) const;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000155
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000156 /// This function searches range [Begin, End) for an instruction that can be
157 /// moved to the delay slot. Returns true on success.
158 template<typename IterTy>
159 bool searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Akira Hatanakae7606752013-03-01 00:50:52 +0000160 RegDefsUses &RegDU, InspectMemInstr &IM, IterTy &Filler) const;
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000161
Akira Hatanakae7606752013-03-01 00:50:52 +0000162 /// This function searches in the backward direction for an instruction that
163 /// can be moved to the delay slot. Returns true on success.
164 bool searchBackward(MachineBasicBlock &MBB, Iter Slot) const;
165
166 /// This function searches MBB in the forward direction for an instruction
167 /// that can be moved to the delay slot. Returns true on success.
168 bool searchForward(MachineBasicBlock &MBB, Iter Slot) const;
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000169
170 bool terminateSearch(const MachineInstr &Candidate) const;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000171
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000172 TargetMachine &TM;
173 const TargetInstrInfo *TII;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000174
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000175 static char ID;
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000176 };
177 char Filler::ID = 0;
178} // end of anonymous namespace
179
Akira Hatanaka70cdcd52013-02-26 01:30:05 +0000180RegDefsUses::RegDefsUses(TargetMachine &TM)
181 : TRI(*TM.getRegisterInfo()), Defs(TRI.getNumRegs(), false),
182 Uses(TRI.getNumRegs(), false) {}
183
184void RegDefsUses::init(const MachineInstr &MI) {
185 // Add all register operands which are explicit and non-variadic.
186 update(MI, 0, MI.getDesc().getNumOperands());
187
188 // If MI is a call, add RA to Defs to prevent users of RA from going into
189 // delay slot.
190 if (MI.isCall())
191 Defs.set(Mips::RA);
192
193 // Add all implicit register operands of branch instructions except
194 // register AT.
195 if (MI.isBranch()) {
196 update(MI, MI.getDesc().getNumOperands(), MI.getNumOperands());
197 Defs.reset(Mips::AT);
198 }
199}
200
Akira Hatanakae7606752013-03-01 00:50:52 +0000201void RegDefsUses::setCallerSaved(const MachineInstr &MI) {
202 assert(MI.isCall());
203
204 // If MI is a call, add all caller-saved registers to Defs.
205 BitVector CallerSavedRegs(TRI.getNumRegs(), true);
206
207 CallerSavedRegs.reset(Mips::ZERO);
208 CallerSavedRegs.reset(Mips::ZERO_64);
209
210 for (const MCPhysReg *R = TRI.getCalleeSavedRegs(); *R; ++R)
211 for (MCRegAliasIterator AI(*R, &TRI, true); AI.isValid(); ++AI)
212 CallerSavedRegs.reset(*AI);
213
214 Defs |= CallerSavedRegs;
215}
216
Akira Hatanaka70cdcd52013-02-26 01:30:05 +0000217bool RegDefsUses::update(const MachineInstr &MI, unsigned Begin, unsigned End) {
218 BitVector NewDefs(TRI.getNumRegs()), NewUses(TRI.getNumRegs());
219 bool HasHazard = false;
220
221 for (unsigned I = Begin; I != End; ++I) {
222 const MachineOperand &MO = MI.getOperand(I);
223
224 if (MO.isReg() && MO.getReg())
225 HasHazard |= checkRegDefsUses(NewDefs, NewUses, MO.getReg(), MO.isDef());
226 }
227
228 Defs |= NewDefs;
229 Uses |= NewUses;
230
231 return HasHazard;
232}
233
234bool RegDefsUses::checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses,
235 unsigned Reg, bool IsDef) const {
236 if (IsDef) {
237 NewDefs.set(Reg);
238 // check whether Reg has already been defined or used.
239 return (isRegInSet(Defs, Reg) || isRegInSet(Uses, Reg));
240 }
241
242 NewUses.set(Reg);
243 // check whether Reg has already been defined.
244 return isRegInSet(Defs, Reg);
245}
246
247bool RegDefsUses::isRegInSet(const BitVector &RegSet, unsigned Reg) const {
248 // Check Reg and all aliased Registers.
249 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
250 if (RegSet.test(*AI))
251 return true;
252 return false;
253}
254
Akira Hatanakae7606752013-03-01 00:50:52 +0000255bool NoMemInstr::hasHazard(const MachineInstr &MI) {
256 // Return true if MI accesses memory.
257 return (MI.mayStore() || MI.mayLoad());
258}
259
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000260MemDefsUses::MemDefsUses(const MachineFrameInfo *MFI_)
261 : MFI(MFI_), SeenLoad(false), SeenStore(false), SeenNoObjLoad(false),
262 SeenNoObjStore(false), ForbidMemInstr(false) {}
263
264bool MemDefsUses::hasHazard(const MachineInstr &MI) {
265 if (!MI.mayStore() && !MI.mayLoad())
266 return false;
267
268 if (ForbidMemInstr)
269 return true;
270
271 bool OrigSeenLoad = SeenLoad, OrigSeenStore = SeenStore;
272
273 SeenLoad |= MI.mayLoad();
274 SeenStore |= MI.mayStore();
275
276 // If MI is an ordered or volatile memory reference, disallow moving
277 // subsequent loads and stores to delay slot.
278 if (MI.hasOrderedMemoryRef() && (OrigSeenLoad || OrigSeenStore)) {
279 ForbidMemInstr = true;
280 return true;
281 }
282
283 bool HasHazard = false;
284 SmallVector<const Value *, 4> Objs;
285
286 // Check underlying object list.
287 if (getUnderlyingObjects(MI, Objs)) {
288 for (SmallVector<const Value *, 4>::const_iterator I = Objs.begin();
289 I != Objs.end(); ++I)
290 HasHazard |= updateDefsUses(*I, MI.mayStore());
291
292 return HasHazard;
293 }
294
295 // No underlying objects found.
296 HasHazard = MI.mayStore() && (OrigSeenLoad || OrigSeenStore);
297 HasHazard |= MI.mayLoad() || OrigSeenStore;
298
299 SeenNoObjLoad |= MI.mayLoad();
300 SeenNoObjStore |= MI.mayStore();
301
302 return HasHazard;
303}
304
305bool MemDefsUses::updateDefsUses(const Value *V, bool MayStore) {
306 if (MayStore)
307 return !Defs.insert(V) || Uses.count(V) || SeenNoObjStore || SeenNoObjLoad;
308
309 Uses.insert(V);
310 return Defs.count(V) || SeenNoObjStore;
311}
312
313bool MemDefsUses::
314getUnderlyingObjects(const MachineInstr &MI,
315 SmallVectorImpl<const Value *> &Objects) const {
316 if (!MI.hasOneMemOperand() || !(*MI.memoperands_begin())->getValue())
317 return false;
318
319 const Value *V = (*MI.memoperands_begin())->getValue();
320
321 SmallVector<Value *, 4> Objs;
322 GetUnderlyingObjects(const_cast<Value *>(V), Objs);
323
324 for (SmallVector<Value*, 4>::iterator I = Objs.begin(), E = Objs.end();
325 I != E; ++I) {
326 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(*I)) {
327 if (PSV->isAliased(MFI))
328 return false;
329 } else if (!isIdentifiedObject(V))
330 return false;
331
332 Objects.push_back(*I);
333 }
334
335 return true;
336}
337
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000338/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000339/// We assume there is only one delay slot per delayed instruction.
Akira Hatanaka90db35a2013-02-14 23:20:15 +0000340bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) {
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000341 bool Changed = false;
Akira Hatanaka53120e02011-10-05 01:30:09 +0000342
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000343 for (Iter I = MBB.begin(); I != MBB.end(); ++I) {
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000344 if (!I->hasDelaySlot())
345 continue;
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000346
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000347 ++FilledSlots;
348 Changed = true;
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000349
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000350 // Delay slot filling is disabled at -O0.
351 if (!DisableDelaySlotFiller && (TM.getOptLevel() != CodeGenOpt::None) &&
Akira Hatanakae7606752013-03-01 00:50:52 +0000352 (searchBackward(MBB, I) || searchForward(MBB, I)))
353 continue;
Akira Hatanaka15841392012-06-13 23:25:52 +0000354
Akira Hatanakae7606752013-03-01 00:50:52 +0000355 // Bundle the NOP to the instruction with the delay slot.
356 BuildMI(MBB, llvm::next(I), I->getDebugLoc(), TII->get(Mips::NOP));
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000357 MIBundleBuilder(MBB, I, llvm::next(llvm::next(I)));
Akira Hatanaka5dd41c92013-02-07 21:32:32 +0000358 }
359
Bruno Cardoso Lopes9684a692007-08-18 01:50:47 +0000360 return Changed;
361}
362
363/// createMipsDelaySlotFillerPass - Returns a pass that fills in delay
364/// slots in Mips MachineFunctions
365FunctionPass *llvm::createMipsDelaySlotFillerPass(MipsTargetMachine &tm) {
366 return new Filler(tm);
367}
368
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000369template<typename IterTy>
370bool Filler::searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Akira Hatanakae7606752013-03-01 00:50:52 +0000371 RegDefsUses &RegDU, InspectMemInstr& IM,
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000372 IterTy &Filler) const {
373 for (IterTy I = Begin; I != End; ++I) {
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000374 // skip debug value
375 if (I->isDebugValue())
376 continue;
377
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000378 if (terminateSearch(*I))
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000379 break;
380
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000381 assert((!I->isCall() && !I->isReturn() && !I->isBranch()) &&
382 "Cannot put calls, returns or branches in delay slot.");
383
Akira Hatanakae7606752013-03-01 00:50:52 +0000384 if (delayHasHazard(*I, RegDU, IM))
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000385 continue;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000386
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000387 Filler = I;
388 return true;
389 }
390
391 return false;
392}
393
Akira Hatanakae7606752013-03-01 00:50:52 +0000394bool Filler::searchBackward(MachineBasicBlock &MBB, Iter Slot) const {
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000395 RegDefsUses RegDU(TM);
396 MemDefsUses MemDU(MBB.getParent()->getFrameInfo());
Akira Hatanakae7606752013-03-01 00:50:52 +0000397 ReverseIter Filler;
Akira Hatanaka1f7330b2013-03-01 00:26:14 +0000398
399 RegDU.init(*Slot);
400
Akira Hatanakae7606752013-03-01 00:50:52 +0000401 if (searchRange(MBB, ReverseIter(Slot), MBB.rend(), RegDU, MemDU, Filler)) {
402 MBB.splice(llvm::next(Slot), &MBB, llvm::next(Filler).base());
403 MIBundleBuilder(MBB, Slot, llvm::next(llvm::next(Slot)));
404 ++UsefulSlots;
405 return true;
406 }
407
408 return false;
409}
410
411bool Filler::searchForward(MachineBasicBlock &MBB, Iter Slot) const {
412 // Can handle only calls.
413 if (!Slot->isCall())
414 return false;
415
416 RegDefsUses RegDU(TM);
417 NoMemInstr NM;
418 Iter Filler;
419
420 RegDU.setCallerSaved(*Slot);
421
422 if (searchRange(MBB, llvm::next(Slot), MBB.end(), RegDU, NM, Filler)) {
423 MBB.splice(llvm::next(Slot), &MBB, Filler);
424 MIBundleBuilder(MBB, Slot, llvm::next(llvm::next(Slot)));
425 ++UsefulSlots;
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000426 return true;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000427 }
Akira Hatanaka6f818ab2011-10-05 01:23:39 +0000428
429 return false;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000430}
431
Akira Hatanakaa56f4112013-03-01 00:16:31 +0000432bool Filler::delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae7606752013-03-01 00:50:52 +0000433 InspectMemInstr &IM) const {
Akira Hatanakacd7319d2013-02-14 23:40:57 +0000434 bool HasHazard = (Candidate.isImplicitDef() || Candidate.isKill());
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000435
Akira Hatanakae7606752013-03-01 00:50:52 +0000436 HasHazard |= IM.hasHazard(Candidate);
Akira Hatanaka70cdcd52013-02-26 01:30:05 +0000437 HasHazard |= RegDU.update(Candidate, 0, Candidate.getNumOperands());
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000438
Akira Hatanakacd7319d2013-02-14 23:40:57 +0000439 return HasHazard;
Akira Hatanakaa3defb02011-09-29 23:52:13 +0000440}
441
Akira Hatanakaeba97c52013-02-14 23:11:24 +0000442bool Filler::terminateSearch(const MachineInstr &Candidate) const {
443 return (Candidate.isTerminator() || Candidate.isCall() ||
444 Candidate.isLabel() || Candidate.isInlineAsm() ||
445 Candidate.hasUnmodeledSideEffects());
446}