blob: 232dc061e5851dcd334a6892711f334723d5eaae [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "lowersubregs"
11#include "llvm/CodeGen/Passes.h"
12#include "llvm/Function.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
14#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000016#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000017#include "llvm/Target/TargetInstrInfo.h"
18#include "llvm/Target/TargetMachine.h"
19#include "llvm/Support/Debug.h"
20#include "llvm/Support/Compiler.h"
21using namespace llvm;
22
23namespace {
24 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
25 : public MachineFunctionPass {
26 static char ID; // Pass identification, replacement for typeid
27 LowerSubregsInstructionPass() : MachineFunctionPass((intptr_t)&ID) {}
28
29 const char *getPassName() const {
30 return "Subregister lowering instruction pass";
31 }
32
33 /// runOnMachineFunction - pass entry point
34 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000035
36 bool LowerExtract(MachineInstr *MI);
37 bool LowerInsert(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000038 };
39
40 char LowerSubregsInstructionPass::ID = 0;
41}
42
43FunctionPass *llvm::createLowerSubregsPass() {
44 return new LowerSubregsInstructionPass();
45}
46
Christopher Lamb98363222007-08-06 16:33:56 +000047// Returns the Register Class of a physical register.
Christopher Lambbab24742007-07-26 08:18:32 +000048static const TargetRegisterClass *getPhysicalRegisterRegClass(
Dan Gohman6f0d0242008-02-10 18:45:23 +000049 const TargetRegisterInfo &TRI,
Christopher Lambbab24742007-07-26 08:18:32 +000050 unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000051 assert(TargetRegisterInfo::isPhysicalRegister(reg) &&
Christopher Lambbab24742007-07-26 08:18:32 +000052 "reg must be a physical register");
53 // Pick the register class of the right type that contains this physreg.
Dan Gohman6f0d0242008-02-10 18:45:23 +000054 for (TargetRegisterInfo::regclass_iterator I = TRI.regclass_begin(),
55 E = TRI.regclass_end(); I != E; ++I)
Christopher Lambbab24742007-07-26 08:18:32 +000056 if ((*I)->contains(reg))
57 return *I;
58 assert(false && "Couldn't find the register class");
59 return 0;
60}
61
Christopher Lamb98363222007-08-06 16:33:56 +000062bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
63 MachineBasicBlock *MBB = MI->getParent();
64 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +000065 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +000066 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb98363222007-08-06 16:33:56 +000067
68 assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() &&
69 MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() &&
Dan Gohman92dfe202007-09-14 20:33:02 +000070 MI->getOperand(2).isImmediate() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000071
72 unsigned SuperReg = MI->getOperand(1).getReg();
73 unsigned SubIdx = MI->getOperand(2).getImm();
74
Dan Gohman6f0d0242008-02-10 18:45:23 +000075 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000076 "Extract supperg source must be a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +000077 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +000078 unsigned DstReg = MI->getOperand(0).getReg();
79
80 DOUT << "subreg: CONVERTING: " << *MI;
81
82 if (SrcReg != DstReg) {
83 const TargetRegisterClass *TRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +000084 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
85 TRC = getPhysicalRegisterRegClass(TRI, DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +000086 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +000087 TRC = MF.getRegInfo().getRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +000088 }
Dan Gohman6f0d0242008-02-10 18:45:23 +000089 assert(TRC == getPhysicalRegisterRegClass(TRI, SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000090 "Extract subreg and Dst must be of same register class");
91
Owen Andersond10fd972007-12-31 06:32:00 +000092 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
Christopher Lamb98363222007-08-06 16:33:56 +000093 MachineBasicBlock::iterator dMI = MI;
94 DOUT << "subreg: " << *(--dMI);
95 }
96
97 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +000098 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +000099 return true;
100}
101
102
103bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
104 MachineBasicBlock *MBB = MI->getParent();
105 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000106 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000107 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Evan Cheng4499e492008-03-10 19:31:26 +0000108 unsigned DstReg = 0;
Christopher Lamb98363222007-08-06 16:33:56 +0000109 unsigned SrcReg = 0;
Evan Cheng4499e492008-03-10 19:31:26 +0000110 unsigned InsReg = 0;
111 unsigned SubIdx = 0;
112
113 // If only have 3 operands, then the source superreg is undef
114 // and we can supress the copy from the undef value
115 if (MI->getNumOperands() == 3) {
116 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
117 (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) &&
118 MI->getOperand(2).isImmediate() && "Invalid extract_subreg");
119 DstReg = MI->getOperand(0).getReg();
Christopher Lamb98363222007-08-06 16:33:56 +0000120 SrcReg = DstReg;
Evan Cheng4499e492008-03-10 19:31:26 +0000121 InsReg = MI->getOperand(1).getReg();
122 SubIdx = MI->getOperand(2).getImm();
123 } else if (MI->getNumOperands() == 4) {
124 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
125 (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) &&
126 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
127 MI->getOperand(3).isImmediate() && "Invalid extract_subreg");
128 DstReg = MI->getOperand(0).getReg();
Christopher Lamb98363222007-08-06 16:33:56 +0000129 SrcReg = MI->getOperand(1).getReg();
Evan Cheng4499e492008-03-10 19:31:26 +0000130 InsReg = MI->getOperand(2).getReg();
131 SubIdx = MI->getOperand(3).getImm();
132 } else
133 assert(0 && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000134
135 assert(SubIdx != 0 && "Invalid index for extract_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000136 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000137
Dan Gohman6f0d0242008-02-10 18:45:23 +0000138 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000139 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000140 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000141 "Insert destination must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000142 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000143 "Inserted value must be in a physical register");
144
145 DOUT << "subreg: CONVERTING: " << *MI;
146
147 // If the inserted register is already allocated into a subregister
148 // of the destination, we copy the subreg into the source
149 // However, this is only safe if the insert instruction is the kill
150 // of the source register
Dan Gohman6f0d0242008-02-10 18:45:23 +0000151 bool revCopyOrder = TRI.isSubRegister(DstReg, InsReg);
Christopher Lamb8b165732007-08-10 21:11:55 +0000152 if (revCopyOrder && InsReg != DstSubReg) {
Christopher Lamb98363222007-08-06 16:33:56 +0000153 if (MI->getOperand(1).isKill()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000154 DstSubReg = TRI.getSubReg(SrcReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +0000155 // Insert sub-register copy
156 const TargetRegisterClass *TRC1 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000157 if (TargetRegisterInfo::isPhysicalRegister(InsReg)) {
158 TRC1 = getPhysicalRegisterRegClass(TRI, InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000159 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000160 TRC1 = MF.getRegInfo().getRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000161 }
Owen Andersond10fd972007-12-31 06:32:00 +0000162 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000163
164#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000165 MachineBasicBlock::iterator dMI = MI;
166 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000167#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000168 } else {
169 assert(0 && "Don't know how to convert this insert");
170 }
171 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000172#ifndef NDEBUG
173 if (InsReg == DstSubReg) {
174 DOUT << "subreg: Eliminated subreg copy\n";
175 }
176#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000177
178 if (SrcReg != DstReg) {
179 // Insert super-register copy
180 const TargetRegisterClass *TRC0 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000181 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
182 TRC0 = getPhysicalRegisterRegClass(TRI, DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000183 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000184 TRC0 = MF.getRegInfo().getRegClass(DstReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000185 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000186 assert(TRC0 == getPhysicalRegisterRegClass(TRI, SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000187 "Insert superreg and Dst must be of same register class");
188
Owen Andersond10fd972007-12-31 06:32:00 +0000189 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC0, TRC0);
Christopher Lamb8b165732007-08-10 21:11:55 +0000190
191#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000192 MachineBasicBlock::iterator dMI = MI;
193 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000194#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000195 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000196
197#ifndef NDEBUG
198 if (SrcReg == DstReg) {
199 DOUT << "subreg: Eliminated superreg copy\n";
200 }
201#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000202
203 if (!revCopyOrder && InsReg != DstSubReg) {
204 // Insert sub-register copy
205 const TargetRegisterClass *TRC1 = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000206 if (TargetRegisterInfo::isPhysicalRegister(InsReg)) {
207 TRC1 = getPhysicalRegisterRegClass(TRI, InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000208 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000209 TRC1 = MF.getRegInfo().getRegClass(InsReg);
Christopher Lamb98363222007-08-06 16:33:56 +0000210 }
Owen Andersond10fd972007-12-31 06:32:00 +0000211 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000212
213#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000214 MachineBasicBlock::iterator dMI = MI;
215 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000216#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000217 }
218
219 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +0000220 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000221 return true;
222}
Christopher Lambbab24742007-07-26 08:18:32 +0000223
224/// runOnMachineFunction - Reduce subregister inserts and extracts to register
225/// copies.
226///
227bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
228 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000229
230 bool MadeChange = false;
231
232 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
233 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
234
235 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
236 mbbi != mbbe; ++mbbi) {
237 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000238 mi != me;) {
239 MachineInstr *MI = mi++;
240
241 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
242 MadeChange |= LowerExtract(MI);
243 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
244 MadeChange |= LowerInsert(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000245 }
246 }
247 }
248
249 return MadeChange;
250}