blob: dc2ad29be2a260b42deb274269e787eb1bd5f1bd [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- MBlazeSubtarget.cpp - MBlaze Subtarget Information ----------------===//
Wesley Pecka70f28c2010-02-23 19:15:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file implements the MBlaze specific subclass of TargetSubtargetInfo.
Wesley Pecka70f28c2010-02-23 19:15:24 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "MBlazeSubtarget.h"
15#include "MBlaze.h"
Wesley Peck3d820ba2011-04-11 22:31:52 +000016#include "MBlazeRegisterInfo.h"
Wesley Pecka70f28c2010-02-23 19:15:24 +000017#include "llvm/Support/CommandLine.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000018#include "llvm/Support/TargetRegistry.h"
Evan Cheng94214702011-07-01 20:45:01 +000019
Evan Cheng94214702011-07-01 20:45:01 +000020#define GET_SUBTARGETINFO_TARGET_DESC
Evan Chengebdeeab2011-07-08 01:53:10 +000021#define GET_SUBTARGETINFO_CTOR
Evan Cheng385e9302011-07-01 22:36:09 +000022#include "MBlazeGenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000023
Wesley Pecka70f28c2010-02-23 19:15:24 +000024using namespace llvm;
25
Evan Cheng276365d2011-06-30 01:53:36 +000026MBlazeSubtarget::MBlazeSubtarget(const std::string &TT,
27 const std::string &CPU,
28 const std::string &FS):
Evan Cheng0ddff1b2011-07-07 07:07:08 +000029 MBlazeGenSubtargetInfo(TT, CPU, FS),
Wesley Peck3d820ba2011-04-11 22:31:52 +000030 HasBarrel(false), HasDiv(false), HasMul(false), HasPatCmp(false),
31 HasFPU(false), HasMul64(false), HasSqrt(false)
Wesley Pecka70f28c2010-02-23 19:15:24 +000032{
Wesley Pecka70f28c2010-02-23 19:15:24 +000033 // Parse features string.
Evan Cheng276365d2011-06-30 01:53:36 +000034 std::string CPUName = CPU;
35 if (CPUName.empty())
36 CPUName = "mblaze";
Evan Cheng0ddff1b2011-07-07 07:07:08 +000037 ParseSubtargetFeatures(CPUName, FS);
Wesley Peck3d820ba2011-04-11 22:31:52 +000038
39 // Only use instruction scheduling if the selected CPU has an instruction
40 // itinerary (the default CPU is the only one that doesn't).
Evan Cheng276365d2011-06-30 01:53:36 +000041 HasItin = CPUName != "mblaze";
42 DEBUG(dbgs() << "CPU " << CPUName << "(" << HasItin << ")\n");
Wesley Peck3d820ba2011-04-11 22:31:52 +000043
Evan Cheng94214702011-07-01 20:45:01 +000044 // Initialize scheduling itinerary for the specified CPU.
45 InstrItins = getInstrItineraryForCPU(CPUName);
Wesley Peck3d820ba2011-04-11 22:31:52 +000046}
47
48bool MBlazeSubtarget::
49enablePostRAScheduler(CodeGenOpt::Level OptLevel,
Evan Cheng5b1b44892011-07-01 21:01:15 +000050 TargetSubtargetInfo::AntiDepBreakMode& Mode,
Wesley Peck3d820ba2011-04-11 22:31:52 +000051 RegClassVector& CriticalPathRCs) const {
Evan Cheng5b1b44892011-07-01 21:01:15 +000052 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
Wesley Peck3d820ba2011-04-11 22:31:52 +000053 CriticalPathRCs.clear();
54 CriticalPathRCs.push_back(&MBlaze::GPRRegClass);
55 return HasItin && OptLevel >= CodeGenOpt::Default;
56}