blob: 27e3f66325844b20f721b5fa0ea65520de5a5887 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Nate Begemane8b7ccf2008-02-14 07:39:30 +000014#include "llvm/Constants.h"
Chris Lattner822b4fb2001-09-07 17:18:30 +000015#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000016#include "llvm/Value.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000017#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000019#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner10491642002-10-30 00:48:05 +000020#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000021#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000022#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000023#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000024#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000025#include "llvm/Support/MathExtras.h"
Bill Wendlinga09362e2006-11-28 22:48:48 +000026#include "llvm/Support/Streams.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000027#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000028#include "llvm/ADT/FoldingSet.h"
Jeff Cohenc21c5ee2006-12-15 22:57:14 +000029#include <ostream>
Chris Lattner0742b592004-02-23 18:38:20 +000030using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000031
Chris Lattnerf7382302007-12-30 21:56:09 +000032//===----------------------------------------------------------------------===//
33// MachineOperand Implementation
34//===----------------------------------------------------------------------===//
35
Chris Lattner62ed6b92008-01-01 01:12:31 +000036/// AddRegOperandToRegInfo - Add this register operand to the specified
37/// MachineRegisterInfo. If it is null, then the next/prev fields should be
38/// explicitly nulled out.
39void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
40 assert(isReg() && "Can only add reg operand to use lists");
41
42 // If the reginfo pointer is null, just explicitly null out or next/prev
43 // pointers, to ensure they are not garbage.
44 if (RegInfo == 0) {
45 Contents.Reg.Prev = 0;
46 Contents.Reg.Next = 0;
47 return;
48 }
49
50 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000051 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000052
Chris Lattner80fe5312008-01-01 21:08:22 +000053 // For SSA values, we prefer to keep the definition at the start of the list.
54 // we do this by skipping over the definition if it is at the head of the
55 // list.
56 if (*Head && (*Head)->isDef())
57 Head = &(*Head)->Contents.Reg.Next;
58
59 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000060 if (Contents.Reg.Next) {
61 assert(getReg() == Contents.Reg.Next->getReg() &&
62 "Different regs on the same list!");
63 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
64 }
65
Chris Lattner80fe5312008-01-01 21:08:22 +000066 Contents.Reg.Prev = Head;
67 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
70void MachineOperand::setReg(unsigned Reg) {
71 if (getReg() == Reg) return; // No change.
72
73 // Otherwise, we have to change the register. If this operand is embedded
74 // into a machine function, we need to update the old and new register's
75 // use/def lists.
76 if (MachineInstr *MI = getParent())
77 if (MachineBasicBlock *MBB = MI->getParent())
78 if (MachineFunction *MF = MBB->getParent()) {
79 RemoveRegOperandFromRegInfo();
80 Contents.Reg.RegNo = Reg;
81 AddRegOperandToRegInfo(&MF->getRegInfo());
82 return;
83 }
84
85 // Otherwise, just change the register, no problem. :)
86 Contents.Reg.RegNo = Reg;
87}
88
89/// ChangeToImmediate - Replace this operand with a new immediate operand of
90/// the specified value. If an operand is known to be an immediate already,
91/// the setImm method should be used.
92void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
93 // If this operand is currently a register operand, and if this is in a
94 // function, deregister the operand from the register's use/def list.
95 if (isReg() && getParent() && getParent()->getParent() &&
96 getParent()->getParent()->getParent())
97 RemoveRegOperandFromRegInfo();
98
99 OpKind = MO_Immediate;
100 Contents.ImmVal = ImmVal;
101}
102
103/// ChangeToRegister - Replace this operand with a new register operand of
104/// the specified value. If an operand is known to be an register already,
105/// the setReg method should be used.
106void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
107 bool isKill, bool isDead) {
108 // If this operand is already a register operand, use setReg to update the
109 // register's use/def lists.
110 if (isReg()) {
111 setReg(Reg);
112 } else {
113 // Otherwise, change this to a register and set the reg#.
114 OpKind = MO_Register;
115 Contents.Reg.RegNo = Reg;
116
117 // If this operand is embedded in a function, add the operand to the
118 // register's use/def list.
119 if (MachineInstr *MI = getParent())
120 if (MachineBasicBlock *MBB = MI->getParent())
121 if (MachineFunction *MF = MBB->getParent())
122 AddRegOperandToRegInfo(&MF->getRegInfo());
123 }
124
125 IsDef = isDef;
126 IsImp = isImp;
127 IsKill = isKill;
128 IsDead = isDead;
129 SubReg = 0;
130}
131
Chris Lattnerf7382302007-12-30 21:56:09 +0000132/// isIdenticalTo - Return true if this operand is identical to the specified
133/// operand.
134bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
135 if (getType() != Other.getType()) return false;
136
137 switch (getType()) {
138 default: assert(0 && "Unrecognized operand type");
139 case MachineOperand::MO_Register:
140 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
141 getSubReg() == Other.getSubReg();
142 case MachineOperand::MO_Immediate:
143 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000144 case MachineOperand::MO_FPImmediate:
145 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000146 case MachineOperand::MO_MachineBasicBlock:
147 return getMBB() == Other.getMBB();
148 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000149 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000150 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000151 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000152 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000153 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000154 case MachineOperand::MO_GlobalAddress:
155 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
156 case MachineOperand::MO_ExternalSymbol:
157 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
158 getOffset() == Other.getOffset();
159 }
160}
161
162/// print - Print the specified machine operand.
163///
164void MachineOperand::print(std::ostream &OS, const TargetMachine *TM) const {
165 switch (getType()) {
166 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000167 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000168 OS << "%reg" << getReg();
169 } else {
170 // If the instruction is embedded into a basic block, we can find the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000171 // target info for the instruction.
Chris Lattnerf7382302007-12-30 21:56:09 +0000172 if (TM == 0)
173 if (const MachineInstr *MI = getParent())
174 if (const MachineBasicBlock *MBB = MI->getParent())
175 if (const MachineFunction *MF = MBB->getParent())
176 TM = &MF->getTarget();
177
178 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000179 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000180 else
181 OS << "%mreg" << getReg();
182 }
183
184 if (isDef() || isKill() || isDead() || isImplicit()) {
185 OS << "<";
186 bool NeedComma = false;
187 if (isImplicit()) {
188 OS << (isDef() ? "imp-def" : "imp-use");
189 NeedComma = true;
190 } else if (isDef()) {
191 OS << "def";
192 NeedComma = true;
193 }
194 if (isKill() || isDead()) {
Bill Wendling181eb732008-02-24 00:56:13 +0000195 if (NeedComma) OS << ",";
196 if (isKill()) OS << "kill";
197 if (isDead()) OS << "dead";
Chris Lattnerf7382302007-12-30 21:56:09 +0000198 }
199 OS << ">";
200 }
201 break;
202 case MachineOperand::MO_Immediate:
203 OS << getImm();
204 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000205 case MachineOperand::MO_FPImmediate:
206 if (getFPImm()->getType() == Type::FloatTy) {
207 OS << getFPImm()->getValueAPF().convertToFloat();
208 } else {
209 OS << getFPImm()->getValueAPF().convertToDouble();
210 }
211 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_MachineBasicBlock:
213 OS << "mbb<"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000214 << ((Value*)getMBB()->getBasicBlock())->getName()
215 << "," << (void*)getMBB() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000216 break;
217 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000218 OS << "<fi#" << getIndex() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000219 break;
220 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000221 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000222 if (getOffset()) OS << "+" << getOffset();
223 OS << ">";
224 break;
225 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000226 OS << "<jt#" << getIndex() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000227 break;
228 case MachineOperand::MO_GlobalAddress:
229 OS << "<ga:" << ((Value*)getGlobal())->getName();
230 if (getOffset()) OS << "+" << getOffset();
231 OS << ">";
232 break;
233 case MachineOperand::MO_ExternalSymbol:
234 OS << "<es:" << getSymbolName();
235 if (getOffset()) OS << "+" << getOffset();
236 OS << ">";
237 break;
238 default:
239 assert(0 && "Unrecognized operand type");
240 }
241}
242
243//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000244// MachineMemOperand Implementation
245//===----------------------------------------------------------------------===//
246
247MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
248 int64_t o, uint64_t s, unsigned int a)
249 : Offset(o), Size(s), V(v),
250 Flags((f & 7) | ((Log2_32(a) + 1) << 3)) {
Dan Gohmanf1bf29e2008-07-08 23:47:04 +0000251 assert(isPowerOf2_32(a) && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000252 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000253}
254
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000255/// Profile - Gather unique data for the object.
256///
257void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
258 ID.AddInteger(Offset);
259 ID.AddInteger(Size);
260 ID.AddPointer(V);
261 ID.AddInteger(Flags);
262}
263
Dan Gohmance42e402008-07-07 20:32:02 +0000264//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000265// MachineInstr Implementation
266//===----------------------------------------------------------------------===//
267
Evan Chengc0f64ff2006-11-27 23:37:22 +0000268/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000269/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000270MachineInstr::MachineInstr()
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000271 : TID(0), NumImplicitOps(0), Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000272 // Make sure that we get added to a machine basicblock
273 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000274}
275
Evan Cheng67f660c2006-11-30 07:08:44 +0000276void MachineInstr::addImplicitDefUseOperands() {
277 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000278 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000279 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000280 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000281 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000282 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000283}
284
285/// MachineInstr ctor - This constructor create a MachineInstr and add the
Evan Chengc0f64ff2006-11-27 23:37:22 +0000286/// implicit operands. It reserves space for number of operands specified by
Chris Lattner749c6f62008-01-07 07:27:27 +0000287/// TargetInstrDesc or the numOperands if it is not zero. (for
Evan Chengc0f64ff2006-11-27 23:37:22 +0000288/// instructions with variable number of operands).
Chris Lattner749c6f62008-01-07 07:27:27 +0000289MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000290 : TID(&tid), NumImplicitOps(0), Parent(0) {
Chris Lattner349c4952008-01-07 03:13:06 +0000291 if (!NoImp && TID->getImplicitDefs())
292 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000293 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000294 if (!NoImp && TID->getImplicitUses())
295 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000296 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000297 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000298 if (!NoImp)
299 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000300 // Make sure that we get added to a machine basicblock
301 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000302}
303
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000304/// MachineInstr ctor - Work exactly the same as the ctor above, except that the
305/// MachineInstr is created and added to the end of the specified basic block.
306///
Evan Chengc0f64ff2006-11-27 23:37:22 +0000307MachineInstr::MachineInstr(MachineBasicBlock *MBB,
Chris Lattner749c6f62008-01-07 07:27:27 +0000308 const TargetInstrDesc &tid)
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000309 : TID(&tid), NumImplicitOps(0), Parent(0) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000310 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Cheng67f660c2006-11-30 07:08:44 +0000311 if (TID->ImplicitDefs)
Chris Lattner349c4952008-01-07 03:13:06 +0000312 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000313 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +0000314 if (TID->ImplicitUses)
Chris Lattner349c4952008-01-07 03:13:06 +0000315 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000316 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000317 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000318 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000319 // Make sure that we get added to a machine basicblock
320 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000321 MBB->push_back(this); // Add instruction to end of basic block!
322}
323
Misha Brukmance22e762004-07-09 14:45:17 +0000324/// MachineInstr ctor - Copies MachineInstr arg exactly
325///
Evan Cheng1ed99222008-07-19 00:37:25 +0000326MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
327 : TID(&MI.getDesc()), NumImplicitOps(0), Parent(0) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000328 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000329
Misha Brukmance22e762004-07-09 14:45:17 +0000330 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000331 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
332 addOperand(MI.getOperand(i));
333 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000334
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000335 // Add memory operands.
Dan Gohmanfed90b62008-07-28 21:51:04 +0000336 for (std::list<MachineMemOperand>::const_iterator i = MI.memoperands_begin(),
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000337 j = MI.memoperands_end(); i != j; ++i)
338 addMemOperand(MF, *i);
339
340 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000341 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000342
343 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000344}
345
Misha Brukmance22e762004-07-09 14:45:17 +0000346MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000347 LeakDetector::removeGarbageObject(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000348 assert(MemOperands.empty() &&
349 "MachineInstr being deleted with live memoperands!");
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000350#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000351 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000352 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000353 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
354 "Reg operand def/use list corrupted");
355 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000356#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000357}
358
Chris Lattner62ed6b92008-01-01 01:12:31 +0000359/// getRegInfo - If this instruction is embedded into a MachineFunction,
360/// return the MachineRegisterInfo object for the current function, otherwise
361/// return null.
362MachineRegisterInfo *MachineInstr::getRegInfo() {
363 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000364 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000365 return 0;
366}
367
368/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
369/// this instruction from their respective use lists. This requires that the
370/// operands already be on their use lists.
371void MachineInstr::RemoveRegOperandsFromUseLists() {
372 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
373 if (Operands[i].isReg())
374 Operands[i].RemoveRegOperandFromRegInfo();
375 }
376}
377
378/// AddRegOperandsToUseLists - Add all of the register operands in
379/// this instruction from their respective use lists. This requires that the
380/// operands not be on their use lists yet.
381void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
382 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
383 if (Operands[i].isReg())
384 Operands[i].AddRegOperandToRegInfo(&RegInfo);
385 }
386}
387
388
389/// addOperand - Add the specified operand to the instruction. If it is an
390/// implicit operand, it is added to the end of the operand list. If it is
391/// an explicit operand it is added at the end of the explicit operand list
392/// (before the first implicit operand).
393void MachineInstr::addOperand(const MachineOperand &Op) {
394 bool isImpReg = Op.isReg() && Op.isImplicit();
395 assert((isImpReg || !OperandsComplete()) &&
396 "Trying to add an operand to a machine instr that is already done!");
397
398 // If we are adding the operand to the end of the list, our job is simpler.
399 // This is true most of the time, so this is a reasonable optimization.
400 if (isImpReg || NumImplicitOps == 0) {
401 // We can only do this optimization if we know that the operand list won't
402 // reallocate.
403 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
404 Operands.push_back(Op);
405
406 // Set the parent of the operand.
407 Operands.back().ParentMI = this;
408
409 // If the operand is a register, update the operand's use list.
410 if (Op.isReg())
411 Operands.back().AddRegOperandToRegInfo(getRegInfo());
412 return;
413 }
414 }
415
416 // Otherwise, we have to insert a real operand before any implicit ones.
417 unsigned OpNo = Operands.size()-NumImplicitOps;
418
419 MachineRegisterInfo *RegInfo = getRegInfo();
420
421 // If this instruction isn't embedded into a function, then we don't need to
422 // update any operand lists.
423 if (RegInfo == 0) {
424 // Simple insertion, no reginfo update needed for other register operands.
425 Operands.insert(Operands.begin()+OpNo, Op);
426 Operands[OpNo].ParentMI = this;
427
428 // Do explicitly set the reginfo for this operand though, to ensure the
429 // next/prev fields are properly nulled out.
430 if (Operands[OpNo].isReg())
431 Operands[OpNo].AddRegOperandToRegInfo(0);
432
433 } else if (Operands.size()+1 <= Operands.capacity()) {
434 // Otherwise, we have to remove register operands from their register use
435 // list, add the operand, then add the register operands back to their use
436 // list. This also must handle the case when the operand list reallocates
437 // to somewhere else.
438
439 // If insertion of this operand won't cause reallocation of the operand
440 // list, just remove the implicit operands, add the operand, then re-add all
441 // the rest of the operands.
442 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
443 assert(Operands[i].isReg() && "Should only be an implicit reg!");
444 Operands[i].RemoveRegOperandFromRegInfo();
445 }
446
447 // Add the operand. If it is a register, add it to the reg list.
448 Operands.insert(Operands.begin()+OpNo, Op);
449 Operands[OpNo].ParentMI = this;
450
451 if (Operands[OpNo].isReg())
452 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
453
454 // Re-add all the implicit ops.
455 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
456 assert(Operands[i].isReg() && "Should only be an implicit reg!");
457 Operands[i].AddRegOperandToRegInfo(RegInfo);
458 }
459 } else {
460 // Otherwise, we will be reallocating the operand list. Remove all reg
461 // operands from their list, then readd them after the operand list is
462 // reallocated.
463 RemoveRegOperandsFromUseLists();
464
465 Operands.insert(Operands.begin()+OpNo, Op);
466 Operands[OpNo].ParentMI = this;
467
468 // Re-add all the operands.
469 AddRegOperandsToUseLists(*RegInfo);
470 }
471}
472
473/// RemoveOperand - Erase an operand from an instruction, leaving it with one
474/// fewer operand than it started with.
475///
476void MachineInstr::RemoveOperand(unsigned OpNo) {
477 assert(OpNo < Operands.size() && "Invalid operand number");
478
479 // Special case removing the last one.
480 if (OpNo == Operands.size()-1) {
481 // If needed, remove from the reg def/use list.
482 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
483 Operands.back().RemoveRegOperandFromRegInfo();
484
485 Operands.pop_back();
486 return;
487 }
488
489 // Otherwise, we are removing an interior operand. If we have reginfo to
490 // update, remove all operands that will be shifted down from their reg lists,
491 // move everything down, then re-add them.
492 MachineRegisterInfo *RegInfo = getRegInfo();
493 if (RegInfo) {
494 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
495 if (Operands[i].isReg())
496 Operands[i].RemoveRegOperandFromRegInfo();
497 }
498 }
499
500 Operands.erase(Operands.begin()+OpNo);
501
502 if (RegInfo) {
503 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
504 if (Operands[i].isReg())
505 Operands[i].AddRegOperandToRegInfo(RegInfo);
506 }
507 }
508}
509
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000510/// addMemOperand - Add a MachineMemOperand to the machine instruction,
511/// referencing arbitrary storage.
512void MachineInstr::addMemOperand(MachineFunction &MF,
513 const MachineMemOperand &MO) {
Dan Gohmanfed90b62008-07-28 21:51:04 +0000514 MemOperands.push_back(MO);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000515}
516
517/// clearMemOperands - Erase all of this MachineInstr's MachineMemOperands.
518void MachineInstr::clearMemOperands(MachineFunction &MF) {
Dan Gohmanfed90b62008-07-28 21:51:04 +0000519 MemOperands.clear();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000520}
521
Chris Lattner62ed6b92008-01-01 01:12:31 +0000522
Chris Lattner48d7c062006-04-17 21:35:41 +0000523/// removeFromParent - This method unlinks 'this' from the containing basic
524/// block, and returns it, but does not delete it.
525MachineInstr *MachineInstr::removeFromParent() {
526 assert(getParent() && "Not embedded in a basic block!");
527 getParent()->remove(this);
528 return this;
529}
530
531
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000532/// eraseFromParent - This method unlinks 'this' from the containing basic
533/// block, and deletes it.
534void MachineInstr::eraseFromParent() {
535 assert(getParent() && "Not embedded in a basic block!");
536 getParent()->erase(this);
537}
538
539
Brian Gaeke21326fc2004-02-13 04:39:32 +0000540/// OperandComplete - Return true if it's illegal to add a new operand
541///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000542bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000543 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000544 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000545 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000546 return false;
547}
548
Evan Cheng19e3f312007-05-15 01:26:09 +0000549/// getNumExplicitOperands - Returns the number of non-implicit operands.
550///
551unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000552 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000553 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000554 return NumOperands;
555
556 for (unsigned e = getNumOperands(); NumOperands != e; ++NumOperands) {
557 const MachineOperand &MO = getOperand(NumOperands);
558 if (!MO.isRegister() || !MO.isImplicit())
559 NumOperands++;
560 }
561 return NumOperands;
562}
563
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000564
Dan Gohman44066042008-07-01 00:05:16 +0000565/// isLabel - Returns true if the MachineInstr represents a label.
566///
567bool MachineInstr::isLabel() const {
568 return getOpcode() == TargetInstrInfo::DBG_LABEL ||
569 getOpcode() == TargetInstrInfo::EH_LABEL ||
570 getOpcode() == TargetInstrInfo::GC_LABEL;
571}
572
Evan Chengbb81d972008-01-31 09:59:15 +0000573/// isDebugLabel - Returns true if the MachineInstr represents a debug label.
574///
575bool MachineInstr::isDebugLabel() const {
Dan Gohman44066042008-07-01 00:05:16 +0000576 return getOpcode() == TargetInstrInfo::DBG_LABEL;
Evan Chengbb81d972008-01-31 09:59:15 +0000577}
578
Evan Chengfaa51072007-04-26 19:00:32 +0000579/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Evan Cheng32eb1f12007-03-26 22:37:45 +0000580/// the specific register or -1 if it is not found. It further tightening
Evan Cheng76d7e762007-02-23 01:04:26 +0000581/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000582int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
583 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000584 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000585 const MachineOperand &MO = getOperand(i);
Evan Cheng6130f662008-03-05 00:59:57 +0000586 if (!MO.isRegister() || !MO.isUse())
587 continue;
588 unsigned MOReg = MO.getReg();
589 if (!MOReg)
590 continue;
591 if (MOReg == Reg ||
592 (TRI &&
593 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
594 TargetRegisterInfo::isPhysicalRegister(Reg) &&
595 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000596 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000597 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000598 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000599 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000600}
601
Evan Cheng6130f662008-03-05 00:59:57 +0000602/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000603/// the specified register or -1 if it is not found. If isDead is true, defs
604/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
605/// also checks if there is a def of a super-register.
Evan Cheng6130f662008-03-05 00:59:57 +0000606int MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead,
607 const TargetRegisterInfo *TRI) const {
Evan Chengb371f452007-02-19 21:49:54 +0000608 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000609 const MachineOperand &MO = getOperand(i);
610 if (!MO.isRegister() || !MO.isDef())
611 continue;
612 unsigned MOReg = MO.getReg();
613 if (MOReg == Reg ||
614 (TRI &&
615 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
616 TargetRegisterInfo::isPhysicalRegister(Reg) &&
617 TRI->isSubRegister(MOReg, Reg)))
618 if (!isDead || MO.isDead())
619 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000620 }
Evan Cheng6130f662008-03-05 00:59:57 +0000621 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000622}
Evan Cheng19e3f312007-05-15 01:26:09 +0000623
Evan Chengf277ee42007-05-29 18:35:22 +0000624/// findFirstPredOperandIdx() - Find the index of the first operand in the
625/// operand list that is used to represent the predicate. It returns -1 if
626/// none is found.
627int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000628 const TargetInstrDesc &TID = getDesc();
629 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000630 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000631 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000632 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000633 }
634
Evan Chengf277ee42007-05-29 18:35:22 +0000635 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000636}
Evan Chengb371f452007-02-19 21:49:54 +0000637
Evan Chengef0732d2008-07-10 07:35:43 +0000638/// isRegReDefinedByTwoAddr - Given the defined register and the operand index,
639/// check if the register def is a re-definition due to two addr elimination.
640bool MachineInstr::isRegReDefinedByTwoAddr(unsigned Reg, unsigned DefIdx) const{
Chris Lattner749c6f62008-01-07 07:27:27 +0000641 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000642 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
643 const MachineOperand &MO = getOperand(i);
644 if (MO.isRegister() && MO.isUse() && MO.getReg() == Reg &&
645 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefIdx)
646 return true;
Evan Cheng32dfbea2007-10-12 08:50:34 +0000647 }
648 return false;
649}
650
Evan Cheng576d1232006-12-06 08:27:42 +0000651/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
652///
653void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
654 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
655 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000656 if (!MO.isRegister() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +0000657 continue;
658 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
659 MachineOperand &MOp = getOperand(j);
660 if (!MOp.isIdenticalTo(MO))
661 continue;
662 if (MO.isKill())
663 MOp.setIsKill();
664 else
665 MOp.setIsDead();
666 break;
667 }
668 }
669}
670
Evan Cheng19e3f312007-05-15 01:26:09 +0000671/// copyPredicates - Copies predicate operand(s) from MI.
672void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000673 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +0000674 if (!TID.isPredicable())
675 return;
676 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
677 if (TID.OpInfo[i].isPredicate()) {
678 // Predicated operands must be last operands.
679 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +0000680 }
681 }
682}
683
Evan Cheng9f1c8312008-07-03 09:09:37 +0000684/// isSafeToMove - Return true if it is safe to move this instruction. If
685/// SawStore is set to true, it means that there is a store (or call) between
686/// the instruction's location and its intended destination.
Evan Chengb27087f2008-03-13 00:44:09 +0000687bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, bool &SawStore) {
688 // Ignore stuff that we obviously can't move.
689 if (TID->mayStore() || TID->isCall()) {
690 SawStore = true;
691 return false;
692 }
693 if (TID->isReturn() || TID->isBranch() || TID->hasUnmodeledSideEffects())
694 return false;
695
696 // See if this instruction does a load. If so, we have to guarantee that the
697 // loaded value doesn't change between the load and the its intended
698 // destination. The check for isInvariantLoad gives the targe the chance to
699 // classify the load as always returning a constant, e.g. a constant pool
700 // load.
701 if (TID->mayLoad() && !TII->isInvariantLoad(this)) {
702 // Otherwise, this is a real load. If there is a store between the load and
703 // end of block, we can't sink the load.
704 //
705 // FIXME: we can't do this transformation until we know that the load is
706 // not volatile, and machineinstrs don't keep this info. :(
707 //
708 //if (SawStore)
709 return false;
710 }
711 return true;
712}
713
Brian Gaeke21326fc2004-02-13 04:39:32 +0000714void MachineInstr::dump() const {
Bill Wendlinge8156192006-12-07 01:30:32 +0000715 cerr << " " << *this;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000716}
717
Tanya Lattnerb1407622004-06-25 00:13:11 +0000718void MachineInstr::print(std::ostream &OS, const TargetMachine *TM) const {
Chris Lattnere3087892007-12-30 21:31:53 +0000719 // Specialize printing if op#0 is definition
Chris Lattner6a592272002-10-30 01:55:38 +0000720 unsigned StartOp = 0;
Dan Gohman92dfe202007-09-14 20:33:02 +0000721 if (getNumOperands() && getOperand(0).isRegister() && getOperand(0).isDef()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000722 getOperand(0).print(OS, TM);
Chris Lattner6a592272002-10-30 01:55:38 +0000723 OS << " = ";
724 ++StartOp; // Don't print this operand again!
725 }
Tanya Lattnerb1407622004-06-25 00:13:11 +0000726
Chris Lattner749c6f62008-01-07 07:27:27 +0000727 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000728
Chris Lattner6a592272002-10-30 01:55:38 +0000729 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
730 if (i != StartOp)
731 OS << ",";
732 OS << " ";
Chris Lattnerf7382302007-12-30 21:56:09 +0000733 getOperand(i).print(OS, TM);
Chris Lattner10491642002-10-30 00:48:05 +0000734 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000735
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000736 if (!memoperands_empty()) {
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000737 OS << ", Mem:";
Dan Gohmanfed90b62008-07-28 21:51:04 +0000738 for (std::list<MachineMemOperand>::const_iterator i = memoperands_begin(),
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000739 e = memoperands_end(); i != e; ++i) {
740 const MachineMemOperand &MRO = *i;
Dan Gohman69de1932008-02-06 22:27:42 +0000741 const Value *V = MRO.getValue();
742
Dan Gohman69de1932008-02-06 22:27:42 +0000743 assert((MRO.isLoad() || MRO.isStore()) &&
744 "SV has to be a load, store or both.");
745
746 if (MRO.isVolatile())
747 OS << "Volatile ";
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000748
Dan Gohman69de1932008-02-06 22:27:42 +0000749 if (MRO.isLoad())
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000750 OS << "LD";
Dan Gohman69de1932008-02-06 22:27:42 +0000751 if (MRO.isStore())
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000752 OS << "ST";
Dan Gohman69de1932008-02-06 22:27:42 +0000753
Evan Chengbbd83222008-02-08 22:05:07 +0000754 OS << "(" << MRO.getSize() << "," << MRO.getAlignment() << ") [";
Dan Gohman69de1932008-02-06 22:27:42 +0000755
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000756 if (!V)
757 OS << "<unknown>";
758 else if (!V->getName().empty())
759 OS << V->getName();
Chris Lattneredfb72c2008-08-24 20:37:32 +0000760 else if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
761 raw_os_ostream OSS(OS);
762 PSV->print(OSS);
763 } else
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000764 OS << V;
765
766 OS << " + " << MRO.getOffset() << "]";
Dan Gohman69de1932008-02-06 22:27:42 +0000767 }
768 }
769
Chris Lattner10491642002-10-30 00:48:05 +0000770 OS << "\n";
771}
772
Owen Andersonb487e722008-01-24 01:10:07 +0000773bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000774 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +0000775 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000776 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000777 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000778 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +0000779 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
780 MachineOperand &MO = getOperand(i);
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000781 if (!MO.isRegister() || !MO.isUse())
782 continue;
783 unsigned Reg = MO.getReg();
784 if (!Reg)
785 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +0000786
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000787 if (Reg == IncomingReg) {
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000788 MO.setIsKill();
789 return true;
790 }
791 if (hasAliases && MO.isKill() &&
792 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000793 // A super-register kill already exists.
794 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000795 return true;
796 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000797 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +0000798 }
799 }
800
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000801 // Trim unneeded kill operands.
802 while (!DeadOps.empty()) {
803 unsigned OpIdx = DeadOps.back();
804 if (getOperand(OpIdx).isImplicit())
805 RemoveOperand(OpIdx);
806 else
807 getOperand(OpIdx).setIsKill(false);
808 DeadOps.pop_back();
809 }
810
Bill Wendling4a23d722008-03-03 22:14:33 +0000811 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +0000812 // new implicit operand if required.
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000813 if (AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +0000814 addOperand(MachineOperand::CreateReg(IncomingReg,
815 false /*IsDef*/,
816 true /*IsImp*/,
817 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +0000818 return true;
819 }
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000820 return false;
Owen Andersonb487e722008-01-24 01:10:07 +0000821}
822
823bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000824 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +0000825 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000826 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +0000827 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000828 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +0000829 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
830 MachineOperand &MO = getOperand(i);
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000831 if (!MO.isRegister() || !MO.isDef())
832 continue;
833 unsigned Reg = MO.getReg();
834 if (Reg == IncomingReg) {
835 MO.setIsDead();
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000836 return true;
837 }
838 if (hasAliases && MO.isDead() &&
839 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000840 // There exists a super-register that's marked dead.
841 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000842 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +0000843 if (RegInfo->getSubRegisters(IncomingReg) &&
844 RegInfo->getSuperRegisters(Reg) &&
845 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000846 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +0000847 }
848 }
849
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000850 // Trim unneeded dead operands.
851 while (!DeadOps.empty()) {
852 unsigned OpIdx = DeadOps.back();
853 if (getOperand(OpIdx).isImplicit())
854 RemoveOperand(OpIdx);
855 else
856 getOperand(OpIdx).setIsDead(false);
857 DeadOps.pop_back();
858 }
859
Owen Andersonb487e722008-01-24 01:10:07 +0000860 // If not found, this means an alias of one of the operand is dead. Add a
861 // new implicit operand.
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000862 if (AddIfNotFound) {
Owen Andersonb487e722008-01-24 01:10:07 +0000863 addOperand(MachineOperand::CreateReg(IncomingReg, true/*IsDef*/,
864 true/*IsImp*/,false/*IsKill*/,
865 true/*IsDead*/));
866 return true;
867 }
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000868 return false;
Owen Andersonb487e722008-01-24 01:10:07 +0000869}