blob: 6241766a32df7eb99a05c4c26aed7069826f897d [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Evan Cheng5657c012009-07-29 02:18:14 +000024// Table branch address
25def tb_addrmode : Operand<i32> {
26 let PrintMethod = "printTBAddrMode";
27}
28
Anton Korobeynikov52237112009-06-17 18:13:58 +000029// Shifted operands. No register controlled shifts for Thumb2.
30// Note: We do not support rrx shifted operands yet.
31def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000032 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000033 [shl,srl,sra,rotr]> {
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 let PrintMethod = "printT2SOOperand";
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 let MIOperandInfo = (ops GPR, i32imm);
36}
37
Evan Chengf49810c2009-06-23 17:48:47 +000038// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
39def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000040 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}]>;
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
44def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000046}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000047
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm - Match a 32-bit immediate operand, which is an
49// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
50// immediate splatted into multiple bytes of the word. t2_so_imm values are
51// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000052// into t2_so_imm instructions: the 8-bit immediate is the least significant
53// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Evan Chengf49810c2009-06-23 17:48:47 +000054def t2_so_imm : Operand<i32>,
55 PatLeaf<(imm), [{
Jim Grosbach64171712010-02-16 21:07:46 +000056 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000057}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000058
Jim Grosbach64171712010-02-16 21:07:46 +000059// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000060// of a t2_so_imm.
61def t2_so_imm_not : Operand<i32>,
62 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000063 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
64}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000065
66// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
67def t2_so_imm_neg : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
70}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000072// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
73// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
74// to get the first/second pieces.
75def t2_so_imm2part : Operand<i32>,
76 PatLeaf<(imm), [{
77 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
78 }]> {
79}
80
81def t2_so_imm2part_1 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
86def t2_so_imm2part_2 : SDNodeXForm<imm, [{
87 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
88 return CurDAG->getTargetConstant(V, MVT::i32);
89}]>;
90
Jim Grosbach15e6ef82009-11-23 20:35:53 +000091def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
92 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
93 }]> {
94}
95
96def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
101def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
102 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
103 return CurDAG->getTargetConstant(V, MVT::i32);
104}]>;
105
Evan Chenga67efd12009-06-23 19:39:13 +0000106/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
107def imm1_31 : PatLeaf<(i32 imm), [{
108 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
109}]>;
110
Evan Chengf49810c2009-06-23 17:48:47 +0000111/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000112def imm0_4095 : Operand<i32>,
113 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000114 return (uint32_t)N->getZExtValue() < 4096;
115}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000116
Jim Grosbach64171712010-02-16 21:07:46 +0000117def imm0_4095_neg : PatLeaf<(i32 imm), [{
118 return (uint32_t)(-N->getZExtValue()) < 4096;
119}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000120
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000121def imm0_255_neg : PatLeaf<(i32 imm), [{
122 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000123}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000124
Evan Cheng055b0312009-06-29 07:51:04 +0000125// Define Thumb2 specific addressing modes.
126
127// t2addrmode_imm12 := reg + imm12
128def t2addrmode_imm12 : Operand<i32>,
129 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
130 let PrintMethod = "printT2AddrModeImm12Operand";
131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
138 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
139}
140
Evan Cheng6d94f112009-07-03 00:06:39 +0000141def t2am_imm8_offset : Operand<i32>,
142 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", []>{
Evan Chenge88d5ce2009-07-02 07:28:31 +0000143 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
144}
145
Evan Cheng5c874172009-07-09 22:21:59 +0000146// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
David Goodwin6647cea2009-06-30 22:50:01 +0000147def t2addrmode_imm8s4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectT2AddrModeImm8s4", []> {
Evan Cheng5c874172009-07-09 22:21:59 +0000149 let PrintMethod = "printT2AddrModeImm8s4Operand";
David Goodwin6647cea2009-06-30 22:50:01 +0000150 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
151}
152
Evan Chengcba962d2009-07-09 20:40:44 +0000153// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000154def t2addrmode_so_reg : Operand<i32>,
155 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
156 let PrintMethod = "printT2AddrModeSoRegOperand";
157 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
158}
159
160
Anton Korobeynikov52237112009-06-17 18:13:58 +0000161//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000162// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000163//
164
Evan Chenga67efd12009-06-23 19:39:13 +0000165/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000166/// unary operation that produces a value. These are predicable and can be
167/// changed to modify CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +0000168multiclass T2I_un_irs<bits<4> opcod, string opc, PatFrag opnode,
169 bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000170 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000171 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000172 opc, "\t$dst, $src",
Evan Chenga67efd12009-06-23 19:39:13 +0000173 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
174 let isAsCheapAsAMove = Cheap;
175 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000176 let Inst{31-27} = 0b11110;
177 let Inst{25} = 0;
178 let Inst{24-21} = opcod;
179 let Inst{20} = ?; // The S bit.
180 let Inst{19-16} = 0b1111; // Rn
181 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000182 }
183 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000184 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000185 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000186 [(set GPR:$dst, (opnode GPR:$src))]> {
187 let Inst{31-27} = 0b11101;
188 let Inst{26-25} = 0b01;
189 let Inst{24-21} = opcod;
190 let Inst{20} = ?; // The S bit.
191 let Inst{19-16} = 0b1111; // Rn
192 let Inst{14-12} = 0b000; // imm3
193 let Inst{7-6} = 0b00; // imm2
194 let Inst{5-4} = 0b00; // type
195 }
Evan Chenga67efd12009-06-23 19:39:13 +0000196 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000197 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000198 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000199 [(set GPR:$dst, (opnode t2_so_reg:$src))]> {
200 let Inst{31-27} = 0b11101;
201 let Inst{26-25} = 0b01;
202 let Inst{24-21} = opcod;
203 let Inst{20} = ?; // The S bit.
204 let Inst{19-16} = 0b1111; // Rn
205 }
Evan Chenga67efd12009-06-23 19:39:13 +0000206}
207
208/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000209// binary operation that produces a value. These are predicable and can be
210/// changed to modify CPSR.
Jim Grosbach64171712010-02-16 21:07:46 +0000211multiclass T2I_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
David Goodwin1f096272009-07-27 23:34:12 +0000212 bit Commutable = 0, string wide =""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000213 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000214 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000215 opc, "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000216 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
217 let Inst{31-27} = 0b11110;
218 let Inst{25} = 0;
219 let Inst{24-21} = opcod;
220 let Inst{20} = ?; // The S bit.
221 let Inst{15} = 0;
222 }
Evan Chenga67efd12009-06-23 19:39:13 +0000223 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000224 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000225 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Evan Cheng8de898a2009-06-26 00:19:44 +0000226 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
227 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000228 let Inst{31-27} = 0b11101;
229 let Inst{26-25} = 0b01;
230 let Inst{24-21} = opcod;
231 let Inst{20} = ?; // The S bit.
232 let Inst{14-12} = 0b000; // imm3
233 let Inst{7-6} = 0b00; // imm2
234 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000235 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000236 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000237 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000238 opc, !strconcat(wide, "\t$dst, $lhs, $rhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000239 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
240 let Inst{31-27} = 0b11101;
241 let Inst{26-25} = 0b01;
242 let Inst{24-21} = opcod;
243 let Inst{20} = ?; // The S bit.
244 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000245}
246
David Goodwin1f096272009-07-27 23:34:12 +0000247/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
248// the ".w" prefix to indicate that they are wide.
Johnny Chend68e1192009-12-15 17:24:14 +0000249multiclass T2I_bin_w_irs<bits<4> opcod, string opc, PatFrag opnode,
250 bit Commutable = 0> :
251 T2I_bin_irs<opcod, opc, opnode, Commutable, ".w">;
David Goodwin1f096272009-07-27 23:34:12 +0000252
Evan Cheng1e249e32009-06-25 20:59:23 +0000253/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
254/// reversed. It doesn't define the 'rr' form since it's handled by its
255/// T2I_bin_irs counterpart.
Johnny Chend68e1192009-12-15 17:24:14 +0000256multiclass T2I_rbin_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000257 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000258 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000259 opc, ".w\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000260 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
261 let Inst{31-27} = 0b11110;
262 let Inst{25} = 0;
263 let Inst{24-21} = opcod;
264 let Inst{20} = 0; // The S bit.
265 let Inst{15} = 0;
266 }
Evan Chengf49810c2009-06-23 17:48:47 +0000267 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000268 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000269 opc, "\t$dst, $rhs, $lhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000270 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
271 let Inst{31-27} = 0b11101;
272 let Inst{26-25} = 0b01;
273 let Inst{24-21} = opcod;
274 let Inst{20} = 0; // The S bit.
275 }
Evan Chengf49810c2009-06-23 17:48:47 +0000276}
277
Evan Chenga67efd12009-06-23 19:39:13 +0000278/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000279/// instruction modifies the CPSR register.
280let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000281multiclass T2I_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
282 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000283 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000284 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000285 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000286 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
287 let Inst{31-27} = 0b11110;
288 let Inst{25} = 0;
289 let Inst{24-21} = opcod;
290 let Inst{20} = 1; // The S bit.
291 let Inst{15} = 0;
292 }
Evan Chenga67efd12009-06-23 19:39:13 +0000293 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000294 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000295 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000296 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
297 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000298 let Inst{31-27} = 0b11101;
299 let Inst{26-25} = 0b01;
300 let Inst{24-21} = opcod;
301 let Inst{20} = 1; // The S bit.
302 let Inst{14-12} = 0b000; // imm3
303 let Inst{7-6} = 0b00; // imm2
304 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000305 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000306 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000307 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000308 !strconcat(opc, "s"), ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000309 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
310 let Inst{31-27} = 0b11101;
311 let Inst{26-25} = 0b01;
312 let Inst{24-21} = opcod;
313 let Inst{20} = 1; // The S bit.
314 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000315}
316}
317
Evan Chenga67efd12009-06-23 19:39:13 +0000318/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
319/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000320multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
321 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000322 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000323 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000324 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000325 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]> {
326 let Inst{31-27} = 0b11110;
327 let Inst{25} = 0;
328 let Inst{24} = 1;
329 let Inst{23-21} = op23_21;
330 let Inst{20} = 0; // The S bit.
331 let Inst{15} = 0;
332 }
Evan Chengf49810c2009-06-23 17:48:47 +0000333 // 12-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000334 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, imm0_4095:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000335 !strconcat(opc, "w"), "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000336 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]> {
337 let Inst{31-27} = 0b11110;
338 let Inst{25} = 1;
339 let Inst{24} = 0;
340 let Inst{23-21} = op23_21;
341 let Inst{20} = 0; // The S bit.
342 let Inst{15} = 0;
343 }
Evan Chenga67efd12009-06-23 19:39:13 +0000344 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000345 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000346 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng8de898a2009-06-26 00:19:44 +0000347 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
348 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000349 let Inst{31-27} = 0b11101;
350 let Inst{26-25} = 0b01;
351 let Inst{24} = 1;
352 let Inst{23-21} = op23_21;
353 let Inst{20} = 0; // The S bit.
354 let Inst{14-12} = 0b000; // imm3
355 let Inst{7-6} = 0b00; // imm2
356 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000357 }
Evan Chengf49810c2009-06-23 17:48:47 +0000358 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000359 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000360 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000361 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]> {
362 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000363 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000364 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000365 let Inst{23-21} = op23_21;
366 let Inst{20} = 0; // The S bit.
367 }
Evan Chengf49810c2009-06-23 17:48:47 +0000368}
369
Jim Grosbach6935efc2009-11-24 00:20:27 +0000370/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000371/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000372/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000373let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000374multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
375 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000376 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000377 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000378 opc, "\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000379 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000380 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000381 let Inst{31-27} = 0b11110;
382 let Inst{25} = 0;
383 let Inst{24-21} = opcod;
384 let Inst{20} = 0; // The S bit.
385 let Inst{15} = 0;
386 }
Evan Chenga67efd12009-06-23 19:39:13 +0000387 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000388 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000389 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000390 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000391 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000392 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000393 let Inst{31-27} = 0b11101;
394 let Inst{26-25} = 0b01;
395 let Inst{24-21} = opcod;
396 let Inst{20} = 0; // The S bit.
397 let Inst{14-12} = 0b000; // imm3
398 let Inst{7-6} = 0b00; // imm2
399 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000400 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000401 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000402 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000403 opc, ".w\t$dst, $lhs, $rhs",
Evan Cheng62674222009-06-25 23:34:10 +0000404 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000405 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000406 let Inst{31-27} = 0b11101;
407 let Inst{26-25} = 0b01;
408 let Inst{24-21} = opcod;
409 let Inst{20} = 0; // The S bit.
410 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000411}
412
413// Carry setting variants
414let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000415multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
416 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000417 // shifted imm
Johnny Chenb5031ad2010-03-02 19:38:59 +0000418 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iALUi,
419 opc, "\t$dst, $lhs, $rhs",
420 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
421 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000422 let Inst{31-27} = 0b11110;
423 let Inst{25} = 0;
424 let Inst{24-21} = opcod;
425 let Inst{20} = 1; // The S bit.
426 let Inst{15} = 0;
427 }
Evan Cheng62674222009-06-25 23:34:10 +0000428 // register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000429 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
430 opc, ".w\t$dst, $lhs, $rhs",
431 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
432 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000433 let isCommutable = Commutable;
434 let Inst{31-27} = 0b11101;
435 let Inst{26-25} = 0b01;
436 let Inst{24-21} = opcod;
437 let Inst{20} = 1; // The S bit.
438 let Inst{14-12} = 0b000; // imm3
439 let Inst{7-6} = 0b00; // imm2
440 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000441 }
Evan Cheng62674222009-06-25 23:34:10 +0000442 // shifted register
Johnny Chenb5031ad2010-03-02 19:38:59 +0000443 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iALUsi,
444 opc, ".w\t$dst, $lhs, $rhs",
445 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
446 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{31-27} = 0b11101;
448 let Inst{26-25} = 0b01;
449 let Inst{24-21} = opcod;
450 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000451 }
Evan Chengf49810c2009-06-23 17:48:47 +0000452}
453}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000454}
Evan Chengf49810c2009-06-23 17:48:47 +0000455
David Goodwinaf0d08d2009-07-27 16:31:55 +0000456/// T2I_rbin_s_is - Same as T2I_rbin_is except sets 's' bit.
Evan Cheng1e249e32009-06-25 20:59:23 +0000457let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000458multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000459 // shifted imm
Evan Chenge8af1f92009-08-10 02:37:24 +0000460 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000461 IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000462 !strconcat(opc, "${s}.w\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000463 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]> {
464 let Inst{31-27} = 0b11110;
465 let Inst{25} = 0;
466 let Inst{24-21} = opcod;
467 let Inst{20} = 1; // The S bit.
468 let Inst{15} = 0;
469 }
Evan Chengf49810c2009-06-23 17:48:47 +0000470 // shifted register
Evan Chenge8af1f92009-08-10 02:37:24 +0000471 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
David Goodwin5d598aa2009-08-19 18:00:44 +0000472 IIC_iALUsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000473 !strconcat(opc, "${s}\t$dst, $rhs, $lhs"),
Johnny Chend68e1192009-12-15 17:24:14 +0000474 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]> {
475 let Inst{31-27} = 0b11101;
476 let Inst{26-25} = 0b01;
477 let Inst{24-21} = opcod;
478 let Inst{20} = 1; // The S bit.
479 }
Evan Chengf49810c2009-06-23 17:48:47 +0000480}
481}
482
Evan Chenga67efd12009-06-23 19:39:13 +0000483/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
484// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000485multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000486 // 5-bit imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000487 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000488 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000489 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]> {
490 let Inst{31-27} = 0b11101;
491 let Inst{26-21} = 0b010010;
492 let Inst{19-16} = 0b1111; // Rn
493 let Inst{5-4} = opcod;
494 }
Evan Chenga67efd12009-06-23 19:39:13 +0000495 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000496 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000497 opc, ".w\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000498 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]> {
499 let Inst{31-27} = 0b11111;
500 let Inst{26-23} = 0b0100;
501 let Inst{22-21} = opcod;
502 let Inst{15-12} = 0b1111;
503 let Inst{7-4} = 0b0000;
504 }
Evan Chenga67efd12009-06-23 19:39:13 +0000505}
Evan Chengf49810c2009-06-23 17:48:47 +0000506
Johnny Chend68e1192009-12-15 17:24:14 +0000507/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000508/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000509/// a explicit result, only implicitly set CPSR.
David Goodwinc27a4542009-07-20 22:13:31 +0000510let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000511multiclass T2I_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000512 // shifted imm
David Goodwin5d598aa2009-08-19 18:00:44 +0000513 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000514 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000515 [(opnode GPR:$lhs, t2_so_imm:$rhs)]> {
516 let Inst{31-27} = 0b11110;
517 let Inst{25} = 0;
518 let Inst{24-21} = opcod;
519 let Inst{20} = 1; // The S bit.
520 let Inst{15} = 0;
521 let Inst{11-8} = 0b1111; // Rd
522 }
Evan Chenga67efd12009-06-23 19:39:13 +0000523 // register
David Goodwin5d598aa2009-08-19 18:00:44 +0000524 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000525 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [(opnode GPR:$lhs, GPR:$rhs)]> {
527 let Inst{31-27} = 0b11101;
528 let Inst{26-25} = 0b01;
529 let Inst{24-21} = opcod;
530 let Inst{20} = 1; // The S bit.
531 let Inst{14-12} = 0b000; // imm3
532 let Inst{11-8} = 0b1111; // Rd
533 let Inst{7-6} = 0b00; // imm2
534 let Inst{5-4} = 0b00; // type
535 }
Evan Chengf49810c2009-06-23 17:48:47 +0000536 // shifted register
David Goodwin5d598aa2009-08-19 18:00:44 +0000537 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs), IIC_iCMPsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000538 opc, ".w\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000539 [(opnode GPR:$lhs, t2_so_reg:$rhs)]> {
540 let Inst{31-27} = 0b11101;
541 let Inst{26-25} = 0b01;
542 let Inst{24-21} = opcod;
543 let Inst{20} = 1; // The S bit.
544 let Inst{11-8} = 0b1111; // Rd
545 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000546}
547}
548
Evan Chengf3c21b82009-06-30 02:15:48 +0000549/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000550multiclass T2I_ld<bit signed, bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000551 def i12 : T2Ii12<(outs GPR:$dst), (ins t2addrmode_imm12:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000552 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000553 [(set GPR:$dst, (opnode t2addrmode_imm12:$addr))]> {
554 let Inst{31-27} = 0b11111;
555 let Inst{26-25} = 0b00;
556 let Inst{24} = signed;
557 let Inst{23} = 1;
558 let Inst{22-21} = opcod;
559 let Inst{20} = 1; // load
560 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000561 def i8 : T2Ii8 <(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000562 opc, "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000563 [(set GPR:$dst, (opnode t2addrmode_imm8:$addr))]> {
564 let Inst{31-27} = 0b11111;
565 let Inst{26-25} = 0b00;
566 let Inst{24} = signed;
567 let Inst{23} = 0;
568 let Inst{22-21} = opcod;
569 let Inst{20} = 1; // load
570 let Inst{11} = 1;
571 // Offset: index==TRUE, wback==FALSE
572 let Inst{10} = 1; // The P bit.
573 let Inst{8} = 0; // The W bit.
574 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000575 def s : T2Iso <(outs GPR:$dst), (ins t2addrmode_so_reg:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000576 opc, ".w\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000577 [(set GPR:$dst, (opnode t2addrmode_so_reg:$addr))]> {
578 let Inst{31-27} = 0b11111;
579 let Inst{26-25} = 0b00;
580 let Inst{24} = signed;
581 let Inst{23} = 0;
582 let Inst{22-21} = opcod;
583 let Inst{20} = 1; // load
584 let Inst{11-6} = 0b000000;
585 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000586 def pci : T2Ipc <(outs GPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000587 opc, ".w\t$dst, $addr",
Evan Cheng9eda6892009-10-31 03:39:36 +0000588 [(set GPR:$dst, (opnode (ARMWrapper tconstpool:$addr)))]> {
589 let isReMaterializable = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000590 let Inst{31-27} = 0b11111;
591 let Inst{26-25} = 0b00;
592 let Inst{24} = signed;
593 let Inst{23} = ?; // add = (U == '1')
594 let Inst{22-21} = opcod;
595 let Inst{20} = 1; // load
596 let Inst{19-16} = 0b1111; // Rn
Evan Cheng9eda6892009-10-31 03:39:36 +0000597 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000598}
599
David Goodwin73b8f162009-06-30 22:11:34 +0000600/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Johnny Chend68e1192009-12-15 17:24:14 +0000601multiclass T2I_st<bits<2> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000602 def i12 : T2Ii12<(outs), (ins GPR:$src, t2addrmode_imm12:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000603 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000604 [(opnode GPR:$src, t2addrmode_imm12:$addr)]> {
605 let Inst{31-27} = 0b11111;
606 let Inst{26-23} = 0b0001;
607 let Inst{22-21} = opcod;
608 let Inst{20} = 0; // !load
609 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000610 def i8 : T2Ii8 <(outs), (ins GPR:$src, t2addrmode_imm8:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000611 opc, "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000612 [(opnode GPR:$src, t2addrmode_imm8:$addr)]> {
613 let Inst{31-27} = 0b11111;
614 let Inst{26-23} = 0b0000;
615 let Inst{22-21} = opcod;
616 let Inst{20} = 0; // !load
617 let Inst{11} = 1;
618 // Offset: index==TRUE, wback==FALSE
619 let Inst{10} = 1; // The P bit.
620 let Inst{8} = 0; // The W bit.
621 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000622 def s : T2Iso <(outs), (ins GPR:$src, t2addrmode_so_reg:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000623 opc, ".w\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000624 [(opnode GPR:$src, t2addrmode_so_reg:$addr)]> {
625 let Inst{31-27} = 0b11111;
626 let Inst{26-23} = 0b0000;
627 let Inst{22-21} = opcod;
628 let Inst{20} = 0; // !load
629 let Inst{11-6} = 0b000000;
630 }
David Goodwin73b8f162009-06-30 22:11:34 +0000631}
632
Evan Chengd27c9fc2009-07-03 01:43:10 +0000633/// T2I_unary_rrot - A unary operation with two forms: one whose operand is a
634/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000635multiclass T2I_unary_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000636 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000637 opc, ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000638 [(set GPR:$dst, (opnode GPR:$src))]> {
639 let Inst{31-27} = 0b11111;
640 let Inst{26-23} = 0b0100;
641 let Inst{22-20} = opcod;
642 let Inst{19-16} = 0b1111; // Rn
643 let Inst{15-12} = 0b1111;
644 let Inst{7} = 1;
645 let Inst{5-4} = 0b00; // rotate
646 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000647 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 opc, ".w\t$dst, $src, ror $rot",
Johnny Chend68e1192009-12-15 17:24:14 +0000649 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
650 let Inst{31-27} = 0b11111;
651 let Inst{26-23} = 0b0100;
652 let Inst{22-20} = opcod;
653 let Inst{19-16} = 0b1111; // Rn
654 let Inst{15-12} = 0b1111;
655 let Inst{7} = 1;
656 let Inst{5-4} = {?,?}; // rotate
657 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000658}
659
Johnny Chen267124c2010-03-04 22:24:41 +0000660// SXTB16 and UXTB16 do not need the .w qualifier.
661multiclass T2I_unary_rrot_nw<bits<3> opcod, string opc, PatFrag opnode> {
662 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
663 opc, "\t$dst, $src",
664 [(set GPR:$dst, (opnode GPR:$src))]> {
665 let Inst{31-27} = 0b11111;
666 let Inst{26-23} = 0b0100;
667 let Inst{22-20} = opcod;
668 let Inst{19-16} = 0b1111; // Rn
669 let Inst{15-12} = 0b1111;
670 let Inst{7} = 1;
671 let Inst{5-4} = 0b00; // rotate
672 }
673 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
674 opc, "\t$dst, $src, ror $rot",
675 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]> {
676 let Inst{31-27} = 0b11111;
677 let Inst{26-23} = 0b0100;
678 let Inst{22-20} = opcod;
679 let Inst{19-16} = 0b1111; // Rn
680 let Inst{15-12} = 0b1111;
681 let Inst{7} = 1;
682 let Inst{5-4} = {?,?}; // rotate
683 }
684}
685
Johnny Chen93042d12010-03-02 18:14:57 +0000686// DO variant - disassembly only, no pattern
687
688multiclass T2I_unary_rrot_DO<bits<3> opcod, string opc> {
689 def r : T2I<(outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
690 opc, "\t$dst, $src", []> {
691 let Inst{31-27} = 0b11111;
692 let Inst{26-23} = 0b0100;
693 let Inst{22-20} = opcod;
694 let Inst{19-16} = 0b1111; // Rn
695 let Inst{15-12} = 0b1111;
696 let Inst{7} = 1;
697 let Inst{5-4} = 0b00; // rotate
698 }
699 def r_rot : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$rot), IIC_iUNAsi,
700 opc, "\t$dst, $src, ror $rot", []> {
701 let Inst{31-27} = 0b11111;
702 let Inst{26-23} = 0b0100;
703 let Inst{22-20} = opcod;
704 let Inst{19-16} = 0b1111; // Rn
705 let Inst{15-12} = 0b1111;
706 let Inst{7} = 1;
707 let Inst{5-4} = {?,?}; // rotate
708 }
709}
710
Evan Chengd27c9fc2009-07-03 01:43:10 +0000711/// T2I_bin_rrot - A binary operation with two forms: one whose operand is a
712/// register and one whose operand is a register rotated by 8/16/24.
Johnny Chend68e1192009-12-15 17:24:14 +0000713multiclass T2I_bin_rrot<bits<3> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000714 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000715 opc, "\t$dst, $LHS, $RHS",
Johnny Chend68e1192009-12-15 17:24:14 +0000716 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]> {
717 let Inst{31-27} = 0b11111;
718 let Inst{26-23} = 0b0100;
719 let Inst{22-20} = opcod;
720 let Inst{15-12} = 0b1111;
721 let Inst{7} = 1;
722 let Inst{5-4} = 0b00; // rotate
723 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000724 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng699beba2009-10-27 00:08:59 +0000725 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chengd27c9fc2009-07-03 01:43:10 +0000726 [(set GPR:$dst, (opnode GPR:$LHS,
Johnny Chend68e1192009-12-15 17:24:14 +0000727 (rotr GPR:$RHS, rot_imm:$rot)))]> {
728 let Inst{31-27} = 0b11111;
729 let Inst{26-23} = 0b0100;
730 let Inst{22-20} = opcod;
731 let Inst{15-12} = 0b1111;
732 let Inst{7} = 1;
733 let Inst{5-4} = {?,?}; // rotate
734 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000735}
736
Johnny Chen93042d12010-03-02 18:14:57 +0000737// DO variant - disassembly only, no pattern
738
739multiclass T2I_bin_rrot_DO<bits<3> opcod, string opc> {
740 def rr : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), IIC_iALUr,
741 opc, "\t$dst, $LHS, $RHS", []> {
742 let Inst{31-27} = 0b11111;
743 let Inst{26-23} = 0b0100;
744 let Inst{22-20} = opcod;
745 let Inst{15-12} = 0b1111;
746 let Inst{7} = 1;
747 let Inst{5-4} = 0b00; // rotate
748 }
749 def rr_rot : T2I<(outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
750 IIC_iALUsr, opc, "\t$dst, $LHS, $RHS, ror $rot", []> {
751 let Inst{31-27} = 0b11111;
752 let Inst{26-23} = 0b0100;
753 let Inst{22-20} = opcod;
754 let Inst{15-12} = 0b1111;
755 let Inst{7} = 1;
756 let Inst{5-4} = {?,?}; // rotate
757 }
758}
759
Anton Korobeynikov52237112009-06-17 18:13:58 +0000760//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000761// Instructions
762//===----------------------------------------------------------------------===//
763
764//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +0000765// Miscellaneous Instructions.
766//
767
Evan Chenga09b9ca2009-06-24 23:47:58 +0000768// LEApcrel - Load a pc-relative address into a register without offending the
769// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000770def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000771 "adr$p.w\t$dst, #$label", []> {
772 let Inst{31-27} = 0b11110;
773 let Inst{25-24} = 0b10;
774 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
775 let Inst{22} = 0;
776 let Inst{20} = 0;
777 let Inst{19-16} = 0b1111; // Rn
778 let Inst{15} = 0;
779}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000780def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000781 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000782 "adr$p.w\t$dst, #${label}_${id}", []> {
783 let Inst{31-27} = 0b11110;
784 let Inst{25-24} = 0b10;
785 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
786 let Inst{22} = 0;
787 let Inst{20} = 0;
788 let Inst{19-16} = 0b1111; // Rn
789 let Inst{15} = 0;
790}
Evan Chenga09b9ca2009-06-24 23:47:58 +0000791
Evan Cheng86198642009-08-07 00:34:42 +0000792// ADD r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000793def t2ADDrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000794 IIC_iALUi, "add", ".w\t$dst, $sp, $imm", []> {
795 let Inst{31-27} = 0b11110;
796 let Inst{25} = 0;
797 let Inst{24-21} = 0b1000;
798 let Inst{20} = ?; // The S bit.
799 let Inst{19-16} = 0b1101; // Rn = sp
800 let Inst{15} = 0;
801}
Jim Grosbach64171712010-02-16 21:07:46 +0000802def t2ADDrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000803 IIC_iALUi, "addw", "\t$dst, $sp, $imm", []> {
804 let Inst{31-27} = 0b11110;
805 let Inst{25} = 1;
806 let Inst{24-21} = 0b0000;
807 let Inst{20} = 0; // The S bit.
808 let Inst{19-16} = 0b1101; // Rn = sp
809 let Inst{15} = 0;
810}
Evan Cheng86198642009-08-07 00:34:42 +0000811
812// ADD r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000813def t2ADDrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Johnny Chend68e1192009-12-15 17:24:14 +0000814 IIC_iALUsi, "add", ".w\t$dst, $sp, $rhs", []> {
815 let Inst{31-27} = 0b11101;
816 let Inst{26-25} = 0b01;
817 let Inst{24-21} = 0b1000;
818 let Inst{20} = ?; // The S bit.
819 let Inst{19-16} = 0b1101; // Rn = sp
820 let Inst{15} = 0;
821}
Evan Cheng86198642009-08-07 00:34:42 +0000822
823// SUB r, sp, {so_imm|i12}
David Goodwin5d598aa2009-08-19 18:00:44 +0000824def t2SUBrSPi : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000825 IIC_iALUi, "sub", ".w\t$dst, $sp, $imm", []> {
826 let Inst{31-27} = 0b11110;
827 let Inst{25} = 0;
828 let Inst{24-21} = 0b1101;
829 let Inst{20} = ?; // The S bit.
830 let Inst{19-16} = 0b1101; // Rn = sp
831 let Inst{15} = 0;
832}
David Goodwin5d598aa2009-08-19 18:00:44 +0000833def t2SUBrSPi12 : T2I<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Johnny Chend68e1192009-12-15 17:24:14 +0000834 IIC_iALUi, "subw", "\t$dst, $sp, $imm", []> {
835 let Inst{31-27} = 0b11110;
836 let Inst{25} = 1;
837 let Inst{24-21} = 0b0101;
838 let Inst{20} = 0; // The S bit.
839 let Inst{19-16} = 0b1101; // Rn = sp
840 let Inst{15} = 0;
841}
Evan Cheng86198642009-08-07 00:34:42 +0000842
843// SUB r, sp, so_reg
David Goodwin5d598aa2009-08-19 18:00:44 +0000844def t2SUBrSPs : T2sI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
845 IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +0000846 "sub", "\t$dst, $sp, $rhs", []> {
847 let Inst{31-27} = 0b11101;
848 let Inst{26-25} = 0b01;
849 let Inst{24-21} = 0b1101;
850 let Inst{20} = ?; // The S bit.
851 let Inst{19-16} = 0b1101; // Rn = sp
852 let Inst{15} = 0;
853}
Evan Cheng86198642009-08-07 00:34:42 +0000854
Johnny Chen93042d12010-03-02 18:14:57 +0000855// Signed and unsigned division, for disassembly only
856def t2SDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
857 "sdiv", "\t$dst, $a, $b", []> {
858 let Inst{31-27} = 0b11111;
859 let Inst{26-21} = 0b011100;
860 let Inst{20} = 0b1;
861 let Inst{15-12} = 0b1111;
862 let Inst{7-4} = 0b1111;
863}
864
865def t2UDIV : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iALUi,
866 "udiv", "\t$dst, $a, $b", []> {
867 let Inst{31-27} = 0b11111;
868 let Inst{26-21} = 0b011101;
869 let Inst{20} = 0b1;
870 let Inst{15-12} = 0b1111;
871 let Inst{7-4} = 0b1111;
872}
873
Evan Cheng86198642009-08-07 00:34:42 +0000874// Pseudo instruction that will expand into a t2SUBrSPi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000875let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng86198642009-08-07 00:34:42 +0000876def t2SUBrSPi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000877 NoItinerary, "@ sub.w\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000878def t2SUBrSPi12_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, imm0_4095:$imm),
Evan Cheng699beba2009-10-27 00:08:59 +0000879 NoItinerary, "@ subw\t$dst, $sp, $imm", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000880def t2SUBrSPs_ : PseudoInst<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000881 NoItinerary, "@ sub\t$dst, $sp, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000882} // usesCustomInserter
Evan Cheng86198642009-08-07 00:34:42 +0000883
884
Evan Chenga09b9ca2009-06-24 23:47:58 +0000885//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000886// Load / store Instructions.
887//
888
Evan Cheng055b0312009-06-29 07:51:04 +0000889// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000890let canFoldAsLoad = 1, isReMaterializable = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000891defm t2LDR : T2I_ld<0, 0b10, "ldr", UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000892
Evan Chengf3c21b82009-06-30 02:15:48 +0000893// Loads with zero extension
Johnny Chend68e1192009-12-15 17:24:14 +0000894defm t2LDRH : T2I_ld<0, 0b01, "ldrh", UnOpFrag<(zextloadi16 node:$Src)>>;
895defm t2LDRB : T2I_ld<0, 0b00, "ldrb", UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000896
Evan Chengf3c21b82009-06-30 02:15:48 +0000897// Loads with sign extension
Johnny Chend68e1192009-12-15 17:24:14 +0000898defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", UnOpFrag<(sextloadi16 node:$Src)>>;
899defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +0000900
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000901let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +0000902// Load doubleword
Johnny Chend68e1192009-12-15 17:24:14 +0000903def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000904 (ins t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +0000905 IIC_iLoadi, "ldrd", "\t$dst1, $addr", []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000906def t2LDRDpci : T2Ii8s4<?, ?, 1, (outs GPR:$dst1, GPR:$dst2),
Evan Chenge298ab22009-09-27 09:46:04 +0000907 (ins i32imm:$addr), IIC_iLoadi,
Johnny Chen83142992010-01-05 22:37:28 +0000908 "ldrd", "\t$dst1, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +0000909 let Inst{19-16} = 0b1111; // Rn
910}
Evan Chengf3c21b82009-06-30 02:15:48 +0000911}
912
913// zextload i1 -> zextload i8
914def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
915 (t2LDRBi12 t2addrmode_imm12:$addr)>;
916def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
917 (t2LDRBi8 t2addrmode_imm8:$addr)>;
918def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
919 (t2LDRBs t2addrmode_so_reg:$addr)>;
920def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
921 (t2LDRBpci tconstpool:$addr)>;
922
923// extload -> zextload
924// FIXME: Reduce the number of patterns by legalizing extload to zextload
925// earlier?
926def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
927 (t2LDRBi12 t2addrmode_imm12:$addr)>;
928def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
929 (t2LDRBi8 t2addrmode_imm8:$addr)>;
930def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
931 (t2LDRBs t2addrmode_so_reg:$addr)>;
932def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
933 (t2LDRBpci tconstpool:$addr)>;
934
935def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
936 (t2LDRBi12 t2addrmode_imm12:$addr)>;
937def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
938 (t2LDRBi8 t2addrmode_imm8:$addr)>;
939def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
940 (t2LDRBs t2addrmode_so_reg:$addr)>;
941def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
942 (t2LDRBpci tconstpool:$addr)>;
943
944def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
945 (t2LDRHi12 t2addrmode_imm12:$addr)>;
946def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
947 (t2LDRHi8 t2addrmode_imm8:$addr)>;
948def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
949 (t2LDRHs t2addrmode_so_reg:$addr)>;
950def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
951 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +0000952
Evan Chenge88d5ce2009-07-02 07:28:31 +0000953// Indexed loads
Evan Cheng78236f82009-07-03 00:08:19 +0000954let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000955def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000956 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000957 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000958 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000959 []>;
960
Johnny Chend68e1192009-12-15 17:24:14 +0000961def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000962 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000963 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000964 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000965 []>;
966
Johnny Chend68e1192009-12-15 17:24:14 +0000967def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000968 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000969 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000970 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000971 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000972def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000973 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000974 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000975 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000976 []>;
977
Johnny Chend68e1192009-12-15 17:24:14 +0000978def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000979 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000980 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000981 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000982 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000983def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +0000984 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000985 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000986 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Chenge88d5ce2009-07-02 07:28:31 +0000987 []>;
988
Johnny Chend68e1192009-12-15 17:24:14 +0000989def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000990 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +0000991 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000992 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000993 []>;
Johnny Chend68e1192009-12-15 17:24:14 +0000994def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +0000995 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +0000996 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +0000997 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +0000998 []>;
999
Johnny Chend68e1192009-12-15 17:24:14 +00001000def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001001 (ins t2addrmode_imm8:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001002 AddrModeT2_i8, IndexModePre, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001003 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001004 []>;
Johnny Chend68e1192009-12-15 17:24:14 +00001005def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001006 (ins GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001007 AddrModeT2_i8, IndexModePost, IIC_iLoadiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001008 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001009 []>;
Evan Cheng78236f82009-07-03 00:08:19 +00001010}
Evan Cheng4fbb9962009-07-02 23:16:11 +00001011
Johnny Chene54a3ef2010-03-03 18:45:36 +00001012// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1013// for disassembly only.
1014// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
1015class T2IldT<bit signed, bits<2> type, string opc>
1016 : T2Ii8<(outs GPR:$dst), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1017 "\t$dst, $addr", []> {
1018 let Inst{31-27} = 0b11111;
1019 let Inst{26-25} = 0b00;
1020 let Inst{24} = signed;
1021 let Inst{23} = 0;
1022 let Inst{22-21} = type;
1023 let Inst{20} = 1; // load
1024 let Inst{11} = 1;
1025 let Inst{10-8} = 0b110; // PUW.
1026}
1027
1028def t2LDRT : T2IldT<0, 0b10, "ldrt">;
1029def t2LDRBT : T2IldT<0, 0b00, "ldrbt">;
1030def t2LDRHT : T2IldT<0, 0b01, "ldrht">;
1031def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt">;
1032def t2LDRSHT : T2IldT<1, 0b01, "ldrsht">;
1033
David Goodwin73b8f162009-06-30 22:11:34 +00001034// Store
Jim Grosbach80dc1162010-02-16 21:23:02 +00001035defm t2STR :T2I_st<0b10,"str", BinOpFrag<(store node:$LHS, node:$RHS)>>;
1036defm t2STRB:T2I_st<0b00,"strb",BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
1037defm t2STRH:T2I_st<0b01,"strh",BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001038
David Goodwin6647cea2009-06-30 22:50:01 +00001039// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001040let mayLoad = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001041def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Evan Chenge298ab22009-09-27 09:46:04 +00001042 (ins GPR:$src1, GPR:$src2, t2addrmode_imm8s4:$addr),
Johnny Chen83142992010-01-05 22:37:28 +00001043 IIC_iStorer, "strd", "\t$src1, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001044
Evan Cheng6d94f112009-07-03 00:06:39 +00001045// Indexed stores
Johnny Chend68e1192009-12-15 17:24:14 +00001046def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001047 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001048 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001049 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001050 [(set GPR:$base_wb,
1051 (pre_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1052
Johnny Chend68e1192009-12-15 17:24:14 +00001053def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001054 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001055 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001056 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001057 [(set GPR:$base_wb,
Jim Grosbach6935efc2009-11-24 00:20:27 +00001058 (post_store GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001059
Johnny Chend68e1192009-12-15 17:24:14 +00001060def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001061 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001062 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001063 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001064 [(set GPR:$base_wb,
1065 (pre_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1066
Johnny Chend68e1192009-12-15 17:24:14 +00001067def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001068 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001069 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001070 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001071 [(set GPR:$base_wb,
1072 (post_truncsti16 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1073
Johnny Chend68e1192009-12-15 17:24:14 +00001074def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001075 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001076 AddrModeT2_i8, IndexModePre, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001077 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001078 [(set GPR:$base_wb,
1079 (pre_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1080
Johnny Chend68e1192009-12-15 17:24:14 +00001081def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Evan Cheng6d94f112009-07-03 00:06:39 +00001082 (ins GPR:$src, GPR:$base, t2am_imm8_offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001083 AddrModeT2_i8, IndexModePost, IIC_iStoreiu,
Evan Cheng699beba2009-10-27 00:08:59 +00001084 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001085 [(set GPR:$base_wb,
1086 (post_truncsti8 GPR:$src, GPR:$base, t2am_imm8_offset:$offset))]>;
1087
Johnny Chene54a3ef2010-03-03 18:45:36 +00001088// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1089// only.
1090// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
1091class T2IstT<bits<2> type, string opc>
1092 : T2Ii8<(outs GPR:$src), (ins t2addrmode_imm8:$addr), IIC_iStorei, opc,
1093 "\t$src, $addr", []> {
1094 let Inst{31-27} = 0b11111;
1095 let Inst{26-25} = 0b00;
1096 let Inst{24} = 0; // not signed
1097 let Inst{23} = 0;
1098 let Inst{22-21} = type;
1099 let Inst{20} = 0; // store
1100 let Inst{11} = 1;
1101 let Inst{10-8} = 0b110; // PUW
1102}
1103
1104def t2STRT : T2IstT<0b10, "strt">;
1105def t2STRBT : T2IstT<0b00, "strbt">;
1106def t2STRHT : T2IstT<0b01, "strht">;
David Goodwind1fa1202009-07-01 00:01:13 +00001107
Evan Cheng5c874172009-07-09 22:21:59 +00001108// FIXME: ldrd / strd pre / post variants
Evan Cheng2889cce2009-07-03 00:18:36 +00001109
Johnny Chen0635fc52010-03-04 17:40:44 +00001110// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1111// data/instruction access. These are for disassembly only.
1112multiclass T2Ipl<bit instr, bit write, string opc> {
1113
1114 def i12 : T2I<(outs), (ins t2addrmode_imm12:$addr), IIC_iLoadi, opc,
1115 "\t$addr", []> {
1116 let Inst{31-25} = 0b1111100;
1117 let Inst{24} = instr;
1118 let Inst{23} = 1; // U = 1
1119 let Inst{22} = 0;
1120 let Inst{21} = write;
1121 let Inst{20} = 1;
1122 let Inst{15-12} = 0b1111;
1123 }
1124
1125 def i8 : T2I<(outs), (ins t2addrmode_imm8:$addr), IIC_iLoadi, opc,
1126 "\t$addr", []> {
1127 let Inst{31-25} = 0b1111100;
1128 let Inst{24} = instr;
1129 let Inst{23} = 0; // U = 0
1130 let Inst{22} = 0;
1131 let Inst{21} = write;
1132 let Inst{20} = 1;
1133 let Inst{15-12} = 0b1111;
1134 let Inst{11-8} = 0b1100;
1135 }
1136
Johnny Chenfb86d782010-03-05 01:45:46 +00001137 // A8.6.118 #0 and #-0 differs. Translates -0 to -1, -1 to -2, ..., etc.
Johnny Chen0635fc52010-03-04 17:40:44 +00001138 def pci : T2I<(outs), (ins GPR:$base, i32imm:$imm), IIC_iLoadi, opc,
1139 "\t[pc, ${imm:negzero}]", []> {
1140 let Inst{31-25} = 0b1111100;
1141 let Inst{24} = instr;
1142 let Inst{23} = ?; // add = (U == 1)
1143 let Inst{22} = 0;
1144 let Inst{21} = write;
1145 let Inst{20} = 1;
1146 let Inst{19-16} = 0b1111; // Rn = 0b1111
1147 let Inst{15-12} = 0b1111;
1148 }
1149
1150 def r : T2I<(outs), (ins GPR:$base, GPR:$a), IIC_iLoadi, opc,
1151 "\t[$base, $a]", []> {
1152 let Inst{31-25} = 0b1111100;
1153 let Inst{24} = instr;
1154 let Inst{23} = 0; // add = TRUE for T1
1155 let Inst{22} = 0;
1156 let Inst{21} = write;
1157 let Inst{20} = 1;
1158 let Inst{15-12} = 0b1111;
1159 let Inst{11-6} = 0000000;
1160 let Inst{5-4} = 0b00; // no shift is applied
1161 }
1162
1163 def s : T2I<(outs), (ins GPR:$base, GPR:$a, i32imm:$shamt), IIC_iLoadi, opc,
1164 "\t[$base, $a, lsl $shamt]", []> {
1165 let Inst{31-25} = 0b1111100;
1166 let Inst{24} = instr;
1167 let Inst{23} = 0; // add = TRUE for T1
1168 let Inst{22} = 0;
1169 let Inst{21} = write;
1170 let Inst{20} = 1;
1171 let Inst{15-12} = 0b1111;
1172 let Inst{11-6} = 0000000;
1173 }
1174}
1175
1176defm t2PLD : T2Ipl<0, 0, "pld">;
1177defm t2PLDW : T2Ipl<0, 1, "pldw">;
1178defm t2PLI : T2Ipl<1, 0, "pli">;
1179
Evan Cheng2889cce2009-07-03 00:18:36 +00001180//===----------------------------------------------------------------------===//
1181// Load / store multiple Instructions.
1182//
1183
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001184let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +00001185def t2LDM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001186 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001187 IIC_iLoadm, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001188 let Inst{31-27} = 0b11101;
1189 let Inst{26-25} = 0b00;
1190 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1191 let Inst{22} = 0;
1192 let Inst{21} = ?; // The W bit.
1193 let Inst{20} = 1; // Load
1194}
Evan Cheng2889cce2009-07-03 00:18:36 +00001195
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001196let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Cheng2889cce2009-07-03 00:18:36 +00001197def t2STM : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001198 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001199 IIC_iStorem, "stm${addr:submode}${p}${addr:wide}\t$addr, $wb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001200 let Inst{31-27} = 0b11101;
1201 let Inst{26-25} = 0b00;
1202 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
1203 let Inst{22} = 0;
1204 let Inst{21} = ?; // The W bit.
1205 let Inst{20} = 0; // Store
1206}
Evan Cheng2889cce2009-07-03 00:18:36 +00001207
Evan Cheng9cb9e672009-06-27 02:26:13 +00001208//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001209// Move Instructions.
1210//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001211
Evan Chengf49810c2009-06-23 17:48:47 +00001212let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001213def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +00001214 "mov", ".w\t$dst, $src", []> {
1215 let Inst{31-27} = 0b11101;
1216 let Inst{26-25} = 0b01;
1217 let Inst{24-21} = 0b0010;
1218 let Inst{20} = ?; // The S bit.
1219 let Inst{19-16} = 0b1111; // Rn
1220 let Inst{14-12} = 0b000;
1221 let Inst{7-4} = 0b0000;
1222}
Evan Chengf49810c2009-06-23 17:48:47 +00001223
Evan Cheng5adb66a2009-09-28 09:14:39 +00001224// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
1225let isReMaterializable = 1, isAsCheapAsAMove = 1, AddedComplexity = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001226def t2MOVi : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001227 "mov", ".w\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001228 [(set GPR:$dst, t2_so_imm:$src)]> {
1229 let Inst{31-27} = 0b11110;
1230 let Inst{25} = 0;
1231 let Inst{24-21} = 0b0010;
1232 let Inst{20} = ?; // The S bit.
1233 let Inst{19-16} = 0b1111; // Rn
1234 let Inst{15} = 0;
1235}
David Goodwin83b35932009-06-26 16:10:07 +00001236
1237let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001238def t2MOVi16 : T2I<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001239 "movw", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001240 [(set GPR:$dst, imm0_65535:$src)]> {
1241 let Inst{31-27} = 0b11110;
1242 let Inst{25} = 1;
1243 let Inst{24-21} = 0b0010;
1244 let Inst{20} = 0; // The S bit.
1245 let Inst{15} = 0;
1246}
Evan Chengf49810c2009-06-23 17:48:47 +00001247
Evan Cheng3850a6a2009-06-23 05:23:49 +00001248let Constraints = "$src = $dst" in
Evan Cheng5adb66a2009-09-28 09:14:39 +00001249def t2MOVTi16 : T2I<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00001250 "movt", "\t$dst, $imm",
Evan Cheng5adb66a2009-09-28 09:14:39 +00001251 [(set GPR:$dst,
Johnny Chend68e1192009-12-15 17:24:14 +00001252 (or (and GPR:$src, 0xffff), lo16AllZero:$imm))]> {
1253 let Inst{31-27} = 0b11110;
1254 let Inst{25} = 1;
1255 let Inst{24-21} = 0b0110;
1256 let Inst{20} = 0; // The S bit.
1257 let Inst{15} = 0;
1258}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001259
Evan Cheng20956592009-10-21 08:15:52 +00001260def : T2Pat<(or GPR:$src, 0xffff0000), (t2MOVTi16 GPR:$src, 0xffff)>;
1261
Anton Korobeynikov52237112009-06-17 18:13:58 +00001262//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001263// Extend Instructions.
1264//
1265
1266// Sign extenders
1267
Johnny Chend68e1192009-12-15 17:24:14 +00001268defm t2SXTB : T2I_unary_rrot<0b100, "sxtb",
1269 UnOpFrag<(sext_inreg node:$Src, i8)>>;
1270defm t2SXTH : T2I_unary_rrot<0b000, "sxth",
1271 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001272defm t2SXTB16 : T2I_unary_rrot_DO<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001273
Johnny Chend68e1192009-12-15 17:24:14 +00001274defm t2SXTAB : T2I_bin_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001275 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001276defm t2SXTAH : T2I_bin_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001277 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001278defm t2SXTAB16 : T2I_bin_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001279
Johnny Chen93042d12010-03-02 18:14:57 +00001280// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001281
1282// Zero extenders
1283
1284let AddedComplexity = 16 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001285defm t2UXTB : T2I_unary_rrot<0b101, "uxtb",
1286 UnOpFrag<(and node:$Src, 0x000000FF)>>;
1287defm t2UXTH : T2I_unary_rrot<0b001, "uxth",
1288 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Johnny Chen267124c2010-03-04 22:24:41 +00001289defm t2UXTB16 : T2I_unary_rrot_nw<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001290 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001291
1292def : T2Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1293 (t2UXTB16r_rot GPR:$Src, 24)>;
1294def : T2Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
1295 (t2UXTB16r_rot GPR:$Src, 8)>;
1296
Johnny Chend68e1192009-12-15 17:24:14 +00001297defm t2UXTAB : T2I_bin_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001298 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00001299defm t2UXTAH : T2I_bin_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001300 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Johnny Chen93042d12010-03-02 18:14:57 +00001301defm t2UXTAB16 : T2I_bin_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001302}
1303
1304//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001305// Arithmetic Instructions.
1306//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001307
Johnny Chend68e1192009-12-15 17:24:14 +00001308defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1309 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1310defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1311 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001312
Evan Chengf49810c2009-06-23 17:48:47 +00001313// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001314defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
1315 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1316defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
1317 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001318
Johnny Chend68e1192009-12-15 17:24:14 +00001319defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001320 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001321defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001322 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001323defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001324 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001325defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001326 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001327
David Goodwin752aa7d2009-07-27 16:39:05 +00001328// RSB
Johnny Chend68e1192009-12-15 17:24:14 +00001329defm t2RSB : T2I_rbin_is <0b1110, "rsb",
1330 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1331defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1332 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001333
1334// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001335let AddedComplexity = 1 in
1336def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1337 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
Evan Cheng9cb9e672009-06-27 02:26:13 +00001338def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1339 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1340def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1341 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001342
Johnny Chen93042d12010-03-02 18:14:57 +00001343// Select Bytes -- for disassembly only
1344
1345def t2SEL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, "sel",
1346 "\t$dst, $a, $b", []> {
1347 let Inst{31-27} = 0b11111;
1348 let Inst{26-24} = 0b010;
1349 let Inst{23} = 0b1;
1350 let Inst{22-20} = 0b010;
1351 let Inst{15-12} = 0b1111;
1352 let Inst{7} = 0b1;
1353 let Inst{6-4} = 0b000;
1354}
1355
Johnny Chenadc77332010-02-26 22:04:29 +00001356// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1357// And Miscellaneous operations -- for disassembly only
1358class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc>
1359 : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), NoItinerary, opc,
1360 "\t$dst, $a, $b", [/* For disassembly only; pattern left blank */]> {
1361 let Inst{31-27} = 0b11111;
1362 let Inst{26-23} = 0b0101;
1363 let Inst{22-20} = op22_20;
1364 let Inst{15-12} = 0b1111;
1365 let Inst{7-4} = op7_4;
1366}
1367
1368// Saturating add/subtract -- for disassembly only
1369
1370def t2QADD : T2I_pam<0b000, 0b1000, "qadd">;
1371def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1372def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1373def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1374def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1375def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1376def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
1377def t2QSUB : T2I_pam<0b000, 0b1010, "qsub">;
1378def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1379def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1380def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1381def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1382def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1383def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1384def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1385def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1386
1387// Signed/Unsigned add/subtract -- for disassembly only
1388
1389def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1390def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1391def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1392def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1393def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1394def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1395def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1396def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1397def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1398def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1399def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1400def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1401
1402// Signed/Unsigned halving add/subtract -- for disassembly only
1403
1404def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1405def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1406def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1407def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1408def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1409def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1410def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1411def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1412def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1413def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1414def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1415def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1416
1417// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1418
1419def t2USAD8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1420 NoItinerary, "usad8", "\t$dst, $a, $b", []> {
1421 let Inst{15-12} = 0b1111;
1422}
1423def t2USADA8 : T2I_mac<0, 0b111, 0b0000, (outs GPR:$dst),
1424 (ins GPR:$a, GPR:$b, GPR:$acc), NoItinerary, "usada8",
1425 "\t$dst, $a, $b, $acc", []>;
1426
1427// Signed/Unsigned saturate -- for disassembly only
1428
1429def t2SSATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001430 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001431 [/* For disassembly only; pattern left blank */]> {
1432 let Inst{31-27} = 0b11110;
1433 let Inst{25-22} = 0b1100;
1434 let Inst{20} = 0;
1435 let Inst{15} = 0;
1436 let Inst{21} = 0; // sh = '0'
1437}
1438
1439def t2SSATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001440 NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001441 [/* For disassembly only; pattern left blank */]> {
1442 let Inst{31-27} = 0b11110;
1443 let Inst{25-22} = 0b1100;
1444 let Inst{20} = 0;
1445 let Inst{15} = 0;
1446 let Inst{21} = 1; // sh = '1'
1447}
1448
1449def t2SSAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1450 "ssat16", "\t$dst, $bit_pos, $a",
1451 [/* For disassembly only; pattern left blank */]> {
1452 let Inst{31-27} = 0b11110;
1453 let Inst{25-22} = 0b1100;
1454 let Inst{20} = 0;
1455 let Inst{15} = 0;
1456 let Inst{21} = 1; // sh = '1'
1457 let Inst{14-12} = 0b000; // imm3 = '000'
1458 let Inst{7-6} = 0b00; // imm2 = '00'
1459}
1460
1461def t2USATlsl : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001462 NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001463 [/* For disassembly only; pattern left blank */]> {
1464 let Inst{31-27} = 0b11110;
1465 let Inst{25-22} = 0b1110;
1466 let Inst{20} = 0;
1467 let Inst{15} = 0;
1468 let Inst{21} = 0; // sh = '0'
1469}
1470
1471def t2USATasr : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos,GPR:$a,i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00001472 NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chenadc77332010-02-26 22:04:29 +00001473 [/* For disassembly only; pattern left blank */]> {
1474 let Inst{31-27} = 0b11110;
1475 let Inst{25-22} = 0b1110;
1476 let Inst{20} = 0;
1477 let Inst{15} = 0;
1478 let Inst{21} = 1; // sh = '1'
1479}
1480
1481def t2USAT16 : T2I<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), NoItinerary,
1482 "usat16", "\t$dst, $bit_pos, $a",
1483 [/* For disassembly only; pattern left blank */]> {
1484 let Inst{31-27} = 0b11110;
1485 let Inst{25-22} = 0b1110;
1486 let Inst{20} = 0;
1487 let Inst{15} = 0;
1488 let Inst{21} = 1; // sh = '1'
1489 let Inst{14-12} = 0b000; // imm3 = '000'
1490 let Inst{7-6} = 0b00; // imm2 = '00'
1491}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001492
Evan Chengf49810c2009-06-23 17:48:47 +00001493//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001494// Shift and rotate Instructions.
1495//
1496
Johnny Chend68e1192009-12-15 17:24:14 +00001497defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1498defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1499defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1500defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001501
David Goodwinca01a8d2009-09-01 18:32:09 +00001502let Uses = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001503def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001504 "rrx", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +00001505 [(set GPR:$dst, (ARMrrx GPR:$src))]> {
1506 let Inst{31-27} = 0b11101;
1507 let Inst{26-25} = 0b01;
1508 let Inst{24-21} = 0b0010;
1509 let Inst{20} = ?; // The S bit.
1510 let Inst{19-16} = 0b1111; // Rn
1511 let Inst{14-12} = 0b000;
1512 let Inst{7-4} = 0b0011;
1513}
David Goodwinca01a8d2009-09-01 18:32:09 +00001514}
Evan Chenga67efd12009-06-23 19:39:13 +00001515
David Goodwin3583df72009-07-28 17:06:49 +00001516let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001517def t2MOVsrl_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001518 "lsrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001519 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]> {
1520 let Inst{31-27} = 0b11101;
1521 let Inst{26-25} = 0b01;
1522 let Inst{24-21} = 0b0010;
1523 let Inst{20} = 1; // The S bit.
1524 let Inst{19-16} = 0b1111; // Rn
1525 let Inst{5-4} = 0b01; // Shift type.
1526 // Shift amount = Inst{14-12:7-6} = 1.
1527 let Inst{14-12} = 0b000;
1528 let Inst{7-6} = 0b01;
1529}
David Goodwin5d598aa2009-08-19 18:00:44 +00001530def t2MOVsra_flag : T2XI<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +00001531 "asrs.w\t$dst, $src, #1",
Johnny Chend68e1192009-12-15 17:24:14 +00001532 [(set GPR:$dst, (ARMsra_flag GPR:$src))]> {
1533 let Inst{31-27} = 0b11101;
1534 let Inst{26-25} = 0b01;
1535 let Inst{24-21} = 0b0010;
1536 let Inst{20} = 1; // The S bit.
1537 let Inst{19-16} = 0b1111; // Rn
1538 let Inst{5-4} = 0b10; // Shift type.
1539 // Shift amount = Inst{14-12:7-6} = 1.
1540 let Inst{14-12} = 0b000;
1541 let Inst{7-6} = 0b01;
1542}
David Goodwin3583df72009-07-28 17:06:49 +00001543}
1544
Evan Chenga67efd12009-06-23 19:39:13 +00001545//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001546// Bitwise Instructions.
1547//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001548
Johnny Chend68e1192009-12-15 17:24:14 +00001549defm t2AND : T2I_bin_w_irs<0b0000, "and",
1550 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
1551defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
1552 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
1553defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
1554 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001555
Johnny Chend68e1192009-12-15 17:24:14 +00001556defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
1557 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001558
Evan Chengf49810c2009-06-23 17:48:47 +00001559let Constraints = "$src = $dst" in
David Goodwin5d598aa2009-08-19 18:00:44 +00001560def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001561 IIC_iUNAsi, "bfc", "\t$dst, $imm",
Johnny Chend68e1192009-12-15 17:24:14 +00001562 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]> {
1563 let Inst{31-27} = 0b11110;
1564 let Inst{25} = 1;
1565 let Inst{24-20} = 0b10110;
1566 let Inst{19-16} = 0b1111; // Rn
1567 let Inst{15} = 0;
1568}
Evan Chengf49810c2009-06-23 17:48:47 +00001569
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001570def t2SBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001571 IIC_iALUi, "sbfx", "\t$dst, $src, $lsb, $width", []> {
1572 let Inst{31-27} = 0b11110;
1573 let Inst{25} = 1;
1574 let Inst{24-20} = 0b10100;
1575 let Inst{15} = 0;
1576}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001577
1578def t2UBFX : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Johnny Chend68e1192009-12-15 17:24:14 +00001579 IIC_iALUi, "ubfx", "\t$dst, $src, $lsb, $width", []> {
1580 let Inst{31-27} = 0b11110;
1581 let Inst{25} = 1;
1582 let Inst{24-20} = 0b11100;
1583 let Inst{15} = 0;
1584}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001585
Johnny Chen9474d552010-02-02 19:31:58 +00001586// A8.6.18 BFI - Bitfield insert (Encoding T1)
1587// Added for disassembler with the pattern field purposely left blank.
1588// FIXME: Utilize this instruction in codgen.
1589def t2BFI : T2I<(outs GPR:$dst), (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1590 IIC_iALUi, "bfi", "\t$dst, $src, $lsb, $width", []> {
1591 let Inst{31-27} = 0b11110;
1592 let Inst{25} = 1;
1593 let Inst{24-20} = 0b10110;
1594 let Inst{15} = 0;
1595}
Evan Chengf49810c2009-06-23 17:48:47 +00001596
Johnny Chend68e1192009-12-15 17:24:14 +00001597defm t2ORN : T2I_bin_irs<0b0011, "orn", BinOpFrag<(or node:$LHS,
1598 (not node:$RHS))>>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001599
1600// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
1601let AddedComplexity = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001602defm t2MVN : T2I_un_irs <0b0011, "mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001603
1604
1605def : T2Pat<(and GPR:$src, t2_so_imm_not:$imm),
1606 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
1607
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001608// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
David Goodwin8f652532009-07-30 21:51:41 +00001609def : T2Pat<(or GPR:$src, t2_so_imm_not:$imm),
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001610 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00001611 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001612
1613def : T2Pat<(t2_so_imm_not:$src),
1614 (t2MVNi t2_so_imm_not:$src)>;
1615
Evan Chengf49810c2009-06-23 17:48:47 +00001616//===----------------------------------------------------------------------===//
1617// Multiply Instructions.
1618//
Evan Cheng8de898a2009-06-26 00:19:44 +00001619let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001620def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001621 "mul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001622 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]> {
1623 let Inst{31-27} = 0b11111;
1624 let Inst{26-23} = 0b0110;
1625 let Inst{22-20} = 0b000;
1626 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1627 let Inst{7-4} = 0b0000; // Multiply
1628}
Evan Chengf49810c2009-06-23 17:48:47 +00001629
David Goodwin5d598aa2009-08-19 18:00:44 +00001630def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001631 "mla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001632 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]> {
1633 let Inst{31-27} = 0b11111;
1634 let Inst{26-23} = 0b0110;
1635 let Inst{22-20} = 0b000;
1636 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1637 let Inst{7-4} = 0b0000; // Multiply
1638}
Evan Chengf49810c2009-06-23 17:48:47 +00001639
David Goodwin5d598aa2009-08-19 18:00:44 +00001640def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001641 "mls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001642 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]> {
1643 let Inst{31-27} = 0b11111;
1644 let Inst{26-23} = 0b0110;
1645 let Inst{22-20} = 0b000;
1646 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1647 let Inst{7-4} = 0b0001; // Multiply and Subtract
1648}
Evan Chengf49810c2009-06-23 17:48:47 +00001649
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001650// Extra precision multiplies with low / high results
1651let neverHasSideEffects = 1 in {
1652let isCommutable = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +00001653def t2SMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001654 "smull", "\t$ldst, $hdst, $a, $b", []> {
1655 let Inst{31-27} = 0b11111;
1656 let Inst{26-23} = 0b0111;
1657 let Inst{22-20} = 0b000;
1658 let Inst{7-4} = 0b0000;
1659}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001660
David Goodwin5d598aa2009-08-19 18:00:44 +00001661def t2UMULL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMUL64,
Johnny Chend68e1192009-12-15 17:24:14 +00001662 "umull", "\t$ldst, $hdst, $a, $b", []> {
1663 let Inst{31-27} = 0b11111;
1664 let Inst{26-23} = 0b0111;
1665 let Inst{22-20} = 0b010;
1666 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001667}
Johnny Chend68e1192009-12-15 17:24:14 +00001668} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001669
1670// Multiply + accumulate
David Goodwin5d598aa2009-08-19 18:00:44 +00001671def t2SMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001672 "smlal", "\t$ldst, $hdst, $a, $b", []>{
1673 let Inst{31-27} = 0b11111;
1674 let Inst{26-23} = 0b0111;
1675 let Inst{22-20} = 0b100;
1676 let Inst{7-4} = 0b0000;
1677}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001678
David Goodwin5d598aa2009-08-19 18:00:44 +00001679def t2UMLAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001680 "umlal", "\t$ldst, $hdst, $a, $b", []>{
1681 let Inst{31-27} = 0b11111;
1682 let Inst{26-23} = 0b0111;
1683 let Inst{22-20} = 0b110;
1684 let Inst{7-4} = 0b0000;
1685}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001686
David Goodwin5d598aa2009-08-19 18:00:44 +00001687def t2UMAAL : T2I<(outs GPR:$ldst, GPR:$hdst), (ins GPR:$a, GPR:$b), IIC_iMAC64,
Johnny Chend68e1192009-12-15 17:24:14 +00001688 "umaal", "\t$ldst, $hdst, $a, $b", []>{
1689 let Inst{31-27} = 0b11111;
1690 let Inst{26-23} = 0b0111;
1691 let Inst{22-20} = 0b110;
1692 let Inst{7-4} = 0b0110;
1693}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001694} // neverHasSideEffects
1695
Johnny Chen93042d12010-03-02 18:14:57 +00001696// Rounding variants of the below included for disassembly only
1697
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001698// Most significant word multiply
David Goodwin5d598aa2009-08-19 18:00:44 +00001699def t2SMMUL : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001700 "smmul", "\t$dst, $a, $b",
Johnny Chend68e1192009-12-15 17:24:14 +00001701 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]> {
1702 let Inst{31-27} = 0b11111;
1703 let Inst{26-23} = 0b0110;
1704 let Inst{22-20} = 0b101;
1705 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1706 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1707}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001708
Johnny Chen93042d12010-03-02 18:14:57 +00001709def t2SMMULR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
1710 "smmulr", "\t$dst, $a, $b", []> {
1711 let Inst{31-27} = 0b11111;
1712 let Inst{26-23} = 0b0110;
1713 let Inst{22-20} = 0b101;
1714 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1715 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1716}
1717
David Goodwin5d598aa2009-08-19 18:00:44 +00001718def t2SMMLA : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001719 "smmla", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001720 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]> {
1721 let Inst{31-27} = 0b11111;
1722 let Inst{26-23} = 0b0110;
1723 let Inst{22-20} = 0b101;
1724 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1725 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1726}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001727
Johnny Chen93042d12010-03-02 18:14:57 +00001728def t2SMMLAR : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1729 "smmlar", "\t$dst, $a, $b, $c", []> {
1730 let Inst{31-27} = 0b11111;
1731 let Inst{26-23} = 0b0110;
1732 let Inst{22-20} = 0b101;
1733 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1734 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1735}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001736
David Goodwin5d598aa2009-08-19 18:00:44 +00001737def t2SMMLS : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
Evan Cheng699beba2009-10-27 00:08:59 +00001738 "smmls", "\t$dst, $a, $b, $c",
Johnny Chend68e1192009-12-15 17:24:14 +00001739 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]> {
1740 let Inst{31-27} = 0b11111;
1741 let Inst{26-23} = 0b0110;
1742 let Inst{22-20} = 0b110;
1743 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1744 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
1745}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001746
Johnny Chen93042d12010-03-02 18:14:57 +00001747def t2SMMLSR : T2I <(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), IIC_iMAC32,
1748 "smmlsr", "\t$dst, $a, $b, $c", []> {
1749 let Inst{31-27} = 0b11111;
1750 let Inst{26-23} = 0b0110;
1751 let Inst{22-20} = 0b110;
1752 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1753 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
1754}
1755
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001756multiclass T2I_smul<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001757 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001758 !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001759 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001760 (sext_inreg GPR:$b, i16)))]> {
1761 let Inst{31-27} = 0b11111;
1762 let Inst{26-23} = 0b0110;
1763 let Inst{22-20} = 0b001;
1764 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1765 let Inst{7-6} = 0b00;
1766 let Inst{5-4} = 0b00;
1767 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001768
David Goodwin5d598aa2009-08-19 18:00:44 +00001769 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001770 !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001771 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001772 (sra GPR:$b, (i32 16))))]> {
1773 let Inst{31-27} = 0b11111;
1774 let Inst{26-23} = 0b0110;
1775 let Inst{22-20} = 0b001;
1776 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1777 let Inst{7-6} = 0b00;
1778 let Inst{5-4} = 0b01;
1779 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001780
David Goodwin5d598aa2009-08-19 18:00:44 +00001781 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001782 !strconcat(opc, "tb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001783 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001784 (sext_inreg GPR:$b, i16)))]> {
1785 let Inst{31-27} = 0b11111;
1786 let Inst{26-23} = 0b0110;
1787 let Inst{22-20} = 0b001;
1788 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1789 let Inst{7-6} = 0b00;
1790 let Inst{5-4} = 0b10;
1791 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001792
David Goodwin5d598aa2009-08-19 18:00:44 +00001793 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL32,
Evan Cheng699beba2009-10-27 00:08:59 +00001794 !strconcat(opc, "tt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001795 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001796 (sra GPR:$b, (i32 16))))]> {
1797 let Inst{31-27} = 0b11111;
1798 let Inst{26-23} = 0b0110;
1799 let Inst{22-20} = 0b001;
1800 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1801 let Inst{7-6} = 0b00;
1802 let Inst{5-4} = 0b11;
1803 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001804
David Goodwin5d598aa2009-08-19 18:00:44 +00001805 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001806 !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001807 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001808 (sext_inreg GPR:$b, i16)), (i32 16)))]> {
1809 let Inst{31-27} = 0b11111;
1810 let Inst{26-23} = 0b0110;
1811 let Inst{22-20} = 0b011;
1812 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1813 let Inst{7-6} = 0b00;
1814 let Inst{5-4} = 0b00;
1815 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001816
David Goodwin5d598aa2009-08-19 18:00:44 +00001817 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b), IIC_iMUL16,
Evan Cheng699beba2009-10-27 00:08:59 +00001818 !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001819 [(set GPR:$dst, (sra (opnode GPR:$a,
Johnny Chend68e1192009-12-15 17:24:14 +00001820 (sra GPR:$b, (i32 16))), (i32 16)))]> {
1821 let Inst{31-27} = 0b11111;
1822 let Inst{26-23} = 0b0110;
1823 let Inst{22-20} = 0b011;
1824 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
1825 let Inst{7-6} = 0b00;
1826 let Inst{5-4} = 0b01;
1827 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001828}
1829
1830
1831multiclass T2I_smla<string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +00001832 def BB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001833 !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001834 [(set GPR:$dst, (add GPR:$acc,
1835 (opnode (sext_inreg GPR:$a, i16),
Johnny Chend68e1192009-12-15 17:24:14 +00001836 (sext_inreg GPR:$b, i16))))]> {
1837 let Inst{31-27} = 0b11111;
1838 let Inst{26-23} = 0b0110;
1839 let Inst{22-20} = 0b001;
1840 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1841 let Inst{7-6} = 0b00;
1842 let Inst{5-4} = 0b00;
1843 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001844
David Goodwin5d598aa2009-08-19 18:00:44 +00001845 def BT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001846 !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001847 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001848 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001849 let Inst{31-27} = 0b11111;
1850 let Inst{26-23} = 0b0110;
1851 let Inst{22-20} = 0b001;
1852 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1853 let Inst{7-6} = 0b00;
1854 let Inst{5-4} = 0b01;
1855 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001856
David Goodwin5d598aa2009-08-19 18:00:44 +00001857 def TB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001858 !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001859 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Johnny Chend68e1192009-12-15 17:24:14 +00001860 (sext_inreg GPR:$b, i16))))]> {
1861 let Inst{31-27} = 0b11111;
1862 let Inst{26-23} = 0b0110;
1863 let Inst{22-20} = 0b001;
1864 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1865 let Inst{7-6} = 0b00;
1866 let Inst{5-4} = 0b10;
1867 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001868
David Goodwin5d598aa2009-08-19 18:00:44 +00001869 def TT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001870 !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001871 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001872 (sra GPR:$b, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001873 let Inst{31-27} = 0b11111;
1874 let Inst{26-23} = 0b0110;
1875 let Inst{22-20} = 0b001;
1876 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1877 let Inst{7-6} = 0b00;
1878 let Inst{5-4} = 0b11;
1879 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001880
David Goodwin5d598aa2009-08-19 18:00:44 +00001881 def WB : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001882 !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001883 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001884 (sext_inreg GPR:$b, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001885 let Inst{31-27} = 0b11111;
1886 let Inst{26-23} = 0b0110;
1887 let Inst{22-20} = 0b011;
1888 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1889 let Inst{7-6} = 0b00;
1890 let Inst{5-4} = 0b00;
1891 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001892
David Goodwin5d598aa2009-08-19 18:00:44 +00001893 def WT : T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC16,
Evan Cheng699beba2009-10-27 00:08:59 +00001894 !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001895 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Jim Grosbach80dc1162010-02-16 21:23:02 +00001896 (sra GPR:$b, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001897 let Inst{31-27} = 0b11111;
1898 let Inst{26-23} = 0b0110;
1899 let Inst{22-20} = 0b011;
1900 let Inst{15-12} = {?, ?, ?, ?}; // Ra
1901 let Inst{7-6} = 0b00;
1902 let Inst{5-4} = 0b01;
1903 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001904}
1905
1906defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1907defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1908
Johnny Chenadc77332010-02-26 22:04:29 +00001909// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
1910def t2SMLALBB : T2I_mac<1, 0b100, 0b1000, (outs GPR:$ldst,GPR:$hdst),
1911 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1912 [/* For disassembly only; pattern left blank */]>;
1913def t2SMLALBT : T2I_mac<1, 0b100, 0b1001, (outs GPR:$ldst,GPR:$hdst),
1914 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1915 [/* For disassembly only; pattern left blank */]>;
1916def t2SMLALTB : T2I_mac<1, 0b100, 0b1010, (outs GPR:$ldst,GPR:$hdst),
1917 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1918 [/* For disassembly only; pattern left blank */]>;
1919def t2SMLALTT : T2I_mac<1, 0b100, 0b1011, (outs GPR:$ldst,GPR:$hdst),
1920 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1921 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001922
Johnny Chenadc77332010-02-26 22:04:29 +00001923// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
1924// These are for disassembly only.
1925
1926def t2SMUAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1927 IIC_iMAC32, "smuad", "\t$dst, $a, $b", []> {
1928 let Inst{15-12} = 0b1111;
1929}
1930def t2SMUADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1931 IIC_iMAC32, "smuadx", "\t$dst, $a, $b", []> {
1932 let Inst{15-12} = 0b1111;
1933}
1934def t2SMUSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1935 IIC_iMAC32, "smusd", "\t$dst, $a, $b", []> {
1936 let Inst{15-12} = 0b1111;
1937}
1938def t2SMUSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1939 IIC_iMAC32, "smusdx", "\t$dst, $a, $b", []> {
1940 let Inst{15-12} = 0b1111;
1941}
1942def t2SMLAD : T2I_mac<0, 0b010, 0b0000, (outs GPR:$dst),
1943 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlad",
1944 "\t$dst, $a, $b, $acc", []>;
1945def t2SMLADX : T2I_mac<0, 0b010, 0b0001, (outs GPR:$dst),
1946 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smladx",
1947 "\t$dst, $a, $b, $acc", []>;
1948def t2SMLSD : T2I_mac<0, 0b100, 0b0000, (outs GPR:$dst),
1949 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsd",
1950 "\t$dst, $a, $b, $acc", []>;
1951def t2SMLSDX : T2I_mac<0, 0b100, 0b0001, (outs GPR:$dst),
1952 (ins GPR:$a, GPR:$b, GPR:$acc), IIC_iMAC32, "smlsdx",
1953 "\t$dst, $a, $b, $acc", []>;
1954def t2SMLALD : T2I_mac<1, 0b100, 0b1100, (outs GPR:$ldst,GPR:$hdst),
1955 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlald",
1956 "\t$ldst, $hdst, $a, $b", []>;
1957def t2SMLALDX : T2I_mac<1, 0b100, 0b1101, (outs GPR:$ldst,GPR:$hdst),
1958 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlaldx",
1959 "\t$ldst, $hdst, $a, $b", []>;
1960def t2SMLSLD : T2I_mac<1, 0b101, 0b1100, (outs GPR:$ldst,GPR:$hdst),
1961 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsld",
1962 "\t$ldst, $hdst, $a, $b", []>;
1963def t2SMLSLDX : T2I_mac<1, 0b101, 0b1101, (outs GPR:$ldst,GPR:$hdst),
1964 (ins GPR:$a,GPR:$b), IIC_iMAC64, "smlsldx",
1965 "\t$ldst, $hdst, $a, $b", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00001966
1967//===----------------------------------------------------------------------===//
1968// Misc. Arithmetic Instructions.
1969//
1970
Jim Grosbach80dc1162010-02-16 21:23:02 +00001971class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
1972 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001973 : T2I<oops, iops, itin, opc, asm, pattern> {
1974 let Inst{31-27} = 0b11111;
1975 let Inst{26-22} = 0b01010;
1976 let Inst{21-20} = op1;
1977 let Inst{15-12} = 0b1111;
1978 let Inst{7-6} = 0b10;
1979 let Inst{5-4} = op2;
1980}
Evan Chengf49810c2009-06-23 17:48:47 +00001981
Johnny Chend68e1192009-12-15 17:24:14 +00001982def t2CLZ : T2I_misc<0b11, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1983 "clz", "\t$dst, $src", [(set GPR:$dst, (ctlz GPR:$src))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00001984
Jim Grosbach3482c802010-01-18 19:58:49 +00001985def t2RBIT : T2I_misc<0b01, 0b10, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001986 "rbit", "\t$dst, $src",
1987 [(set GPR:$dst, (ARMrbit GPR:$src))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00001988
Johnny Chend68e1192009-12-15 17:24:14 +00001989def t2REV : T2I_misc<0b01, 0b00, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1990 "rev", ".w\t$dst, $src", [(set GPR:$dst, (bswap GPR:$src))]>;
1991
1992def t2REV16 : T2I_misc<0b01, 0b01, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
1993 "rev16", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00001994 [(set GPR:$dst,
1995 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1996 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1997 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1998 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
1999
Johnny Chend68e1192009-12-15 17:24:14 +00002000def t2REVSH : T2I_misc<0b01, 0b11, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
2001 "revsh", ".w\t$dst, $src",
Evan Chengf49810c2009-06-23 17:48:47 +00002002 [(set GPR:$dst,
2003 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +00002004 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
Evan Chengf49810c2009-06-23 17:48:47 +00002005 (shl GPR:$src, (i32 8))), i16))]>;
2006
Evan Cheng40289b02009-07-07 05:35:52 +00002007def t2PKHBT : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002008 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002009 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2010 (and (shl GPR:$src2, (i32 imm:$shamt)),
Johnny Chend68e1192009-12-15 17:24:14 +00002011 0xFFFF0000)))]> {
2012 let Inst{31-27} = 0b11101;
2013 let Inst{26-25} = 0b01;
2014 let Inst{24-20} = 0b01100;
2015 let Inst{5} = 0; // BT form
2016 let Inst{4} = 0;
2017}
Evan Cheng40289b02009-07-07 05:35:52 +00002018
2019// Alternate cases for PKHBT where identities eliminate some nodes.
2020def : T2Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2021 (t2PKHBT GPR:$src1, GPR:$src2, 0)>;
2022def : T2Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2023 (t2PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
2024
2025def t2PKHTB : T2I<(outs GPR:$dst), (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen93042d12010-03-02 18:14:57 +00002026 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Cheng40289b02009-07-07 05:35:52 +00002027 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2028 (and (sra GPR:$src2, imm16_31:$shamt),
Johnny Chend68e1192009-12-15 17:24:14 +00002029 0xFFFF)))]> {
2030 let Inst{31-27} = 0b11101;
2031 let Inst{26-25} = 0b01;
2032 let Inst{24-20} = 0b01100;
2033 let Inst{5} = 1; // TB form
2034 let Inst{4} = 0;
2035}
Evan Cheng40289b02009-07-07 05:35:52 +00002036
2037// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2038// a shift amount of 0 is *not legal* here, it is PKHBT instead.
2039def : T2Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
2040 (t2PKHTB GPR:$src1, GPR:$src2, 16)>;
2041def : T2Pat<(or (and GPR:$src1, 0xFFFF0000),
2042 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2043 (t2PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002044
2045//===----------------------------------------------------------------------===//
2046// Comparison Instructions...
2047//
2048
Johnny Chend68e1192009-12-15 17:24:14 +00002049defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
2050 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
2051defm t2CMPz : T2I_cmp_irs<0b1101, "cmp",
2052 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002053
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002054//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2055// Compare-to-zero still works out, just not the relationals
2056//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2057// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002058defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
2059 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002060
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002061//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2062// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002063
David Goodwinc0309b42009-06-29 15:33:01 +00002064def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002065 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002066
Johnny Chend68e1192009-12-15 17:24:14 +00002067defm t2TST : T2I_cmp_irs<0b0000, "tst",
2068 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>>;
2069defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
2070 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002071
2072// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
2073// Short range conditional branch. Looks awesome for loops. Need to figure
2074// out how to use this one.
2075
Evan Chenge253c952009-07-07 20:39:03 +00002076
2077// Conditional moves
2078// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002079// a two-value operand where a dag node expects two operands. :(
David Goodwin5d598aa2009-08-19 18:00:44 +00002080def t2MOVCCr : T2I<(outs GPR:$dst), (ins GPR:$false, GPR:$true), IIC_iCMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +00002081 "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002082 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002083 RegConstraint<"$false = $dst"> {
2084 let Inst{31-27} = 0b11101;
2085 let Inst{26-25} = 0b01;
2086 let Inst{24-21} = 0b0010;
2087 let Inst{20} = 0; // The S bit.
2088 let Inst{19-16} = 0b1111; // Rn
2089 let Inst{14-12} = 0b000;
2090 let Inst{7-4} = 0b0000;
2091}
Evan Chenge253c952009-07-07 20:39:03 +00002092
David Goodwin5d598aa2009-08-19 18:00:44 +00002093def t2MOVCCi : T2I<(outs GPR:$dst), (ins GPR:$false, t2_so_imm:$true),
Evan Cheng699beba2009-10-27 00:08:59 +00002094 IIC_iCMOVi, "mov", ".w\t$dst, $true",
Evan Chenge253c952009-07-07 20:39:03 +00002095[/*(set GPR:$dst, (ARMcmov GPR:$false, t2_so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Johnny Chend68e1192009-12-15 17:24:14 +00002096 RegConstraint<"$false = $dst"> {
2097 let Inst{31-27} = 0b11110;
2098 let Inst{25} = 0;
2099 let Inst{24-21} = 0b0010;
2100 let Inst{20} = 0; // The S bit.
2101 let Inst{19-16} = 0b1111; // Rn
2102 let Inst{15} = 0;
2103}
Evan Chengf49810c2009-06-23 17:48:47 +00002104
Johnny Chend68e1192009-12-15 17:24:14 +00002105class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2106 string opc, string asm, list<dag> pattern>
2107 : T2I<oops, iops, itin, opc, asm, pattern> {
2108 let Inst{31-27} = 0b11101;
2109 let Inst{26-25} = 0b01;
2110 let Inst{24-21} = 0b0010;
2111 let Inst{20} = 0; // The S bit.
2112 let Inst{19-16} = 0b1111; // Rn
2113 let Inst{5-4} = opcod; // Shift type.
2114}
2115def t2MOVCClsl : T2I_movcc_sh<0b00, (outs GPR:$dst),
2116 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2117 IIC_iCMOVsi, "lsl", ".w\t$dst, $true, $rhs", []>,
2118 RegConstraint<"$false = $dst">;
2119def t2MOVCClsr : T2I_movcc_sh<0b01, (outs GPR:$dst),
2120 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2121 IIC_iCMOVsi, "lsr", ".w\t$dst, $true, $rhs", []>,
2122 RegConstraint<"$false = $dst">;
2123def t2MOVCCasr : T2I_movcc_sh<0b10, (outs GPR:$dst),
2124 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2125 IIC_iCMOVsi, "asr", ".w\t$dst, $true, $rhs", []>,
2126 RegConstraint<"$false = $dst">;
2127def t2MOVCCror : T2I_movcc_sh<0b11, (outs GPR:$dst),
2128 (ins GPR:$false, GPR:$true, i32imm:$rhs),
2129 IIC_iCMOVsi, "ror", ".w\t$dst, $true, $rhs", []>,
2130 RegConstraint<"$false = $dst">;
Evan Cheng13f8b362009-08-01 01:43:45 +00002131
David Goodwin5e47a9a2009-06-30 18:04:13 +00002132//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002133// Atomic operations intrinsics
2134//
2135
2136// memory barriers protect the atomic sequences
2137let hasSideEffects = 1 in {
2138def t2Int_MemBarrierV7 : AInoP<(outs), (ins),
2139 Pseudo, NoItinerary,
2140 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002141 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002142 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002143 let Inst{31-4} = 0xF3BF8F5;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002144 // FIXME: add support for options other than a full system DMB
Johnny Chend68e1192009-12-15 17:24:14 +00002145 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002146}
2147
2148def t2Int_SyncBarrierV7 : AInoP<(outs), (ins),
2149 Pseudo, NoItinerary,
2150 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002151 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002152 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002153 let Inst{31-4} = 0xF3BF8F4;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002154 // FIXME: add support for options other than a full system DSB
Johnny Chend68e1192009-12-15 17:24:14 +00002155 let Inst{3-0} = 0b1111;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002156}
2157}
2158
Johnny Chena4339822010-03-03 00:16:28 +00002159// Helper class for multiclass T2MemB -- for disassembly only
2160class T2I_memb<string opc, string asm>
2161 : T2I<(outs), (ins), NoItinerary, opc, asm,
2162 [/* For disassembly only; pattern left blank */]>,
2163 Requires<[IsThumb2, HasV7]> {
2164 let Inst{31-20} = 0xf3b;
2165 let Inst{15-14} = 0b10;
2166 let Inst{12} = 0;
2167}
2168
2169multiclass T2MemB<bits<4> op7_4, string opc> {
2170
2171 def st : T2I_memb<opc, "\tst"> {
2172 let Inst{7-4} = op7_4;
2173 let Inst{3-0} = 0b1110;
2174 }
2175
2176 def ish : T2I_memb<opc, "\tish"> {
2177 let Inst{7-4} = op7_4;
2178 let Inst{3-0} = 0b1011;
2179 }
2180
2181 def ishst : T2I_memb<opc, "\tishst"> {
2182 let Inst{7-4} = op7_4;
2183 let Inst{3-0} = 0b1010;
2184 }
2185
2186 def nsh : T2I_memb<opc, "\tnsh"> {
2187 let Inst{7-4} = op7_4;
2188 let Inst{3-0} = 0b0111;
2189 }
2190
2191 def nshst : T2I_memb<opc, "\tnshst"> {
2192 let Inst{7-4} = op7_4;
2193 let Inst{3-0} = 0b0110;
2194 }
2195
2196 def osh : T2I_memb<opc, "\tosh"> {
2197 let Inst{7-4} = op7_4;
2198 let Inst{3-0} = 0b0011;
2199 }
2200
2201 def oshst : T2I_memb<opc, "\toshst"> {
2202 let Inst{7-4} = op7_4;
2203 let Inst{3-0} = 0b0010;
2204 }
2205}
2206
2207// These DMB variants are for disassembly only.
2208defm t2DMB : T2MemB<0b0101, "dmb">;
2209
2210// These DSB variants are for disassembly only.
2211defm t2DSB : T2MemB<0b0100, "dsb">;
2212
2213// ISB has only full system option -- for disassembly only
2214def t2ISBsy : T2I_memb<"isb", ""> {
2215 let Inst{7-4} = 0b0110;
2216 let Inst{3-0} = 0b1111;
2217}
2218
Johnny Chend68e1192009-12-15 17:24:14 +00002219class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2220 InstrItinClass itin, string opc, string asm, string cstr,
2221 list<dag> pattern, bits<4> rt2 = 0b1111>
2222 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2223 let Inst{31-27} = 0b11101;
2224 let Inst{26-20} = 0b0001101;
2225 let Inst{11-8} = rt2;
2226 let Inst{7-6} = 0b01;
2227 let Inst{5-4} = opcod;
2228 let Inst{3-0} = 0b1111;
2229}
2230class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2231 InstrItinClass itin, string opc, string asm, string cstr,
2232 list<dag> pattern, bits<4> rt2 = 0b1111>
2233 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2234 let Inst{31-27} = 0b11101;
2235 let Inst{26-20} = 0b0001100;
2236 let Inst{11-8} = rt2;
2237 let Inst{7-6} = 0b01;
2238 let Inst{5-4} = opcod;
2239}
2240
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002241let mayLoad = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00002242def t2LDREXB : T2I_ldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2243 Size4Bytes, NoItinerary, "ldrexb", "\t$dest, [$ptr]",
2244 "", []>;
2245def t2LDREXH : T2I_ldrex<0b01, (outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
2246 Size4Bytes, NoItinerary, "ldrexh", "\t$dest, [$ptr]",
2247 "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002248def t2LDREX : Thumb2I<(outs GPR:$dest), (ins GPR:$ptr), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002249 Size4Bytes, NoItinerary,
2250 "ldrex", "\t$dest, [$ptr]", "",
2251 []> {
2252 let Inst{31-27} = 0b11101;
2253 let Inst{26-20} = 0b0000101;
2254 let Inst{11-8} = 0b1111;
2255 let Inst{7-0} = 0b00000000; // imm8 = 0
2256}
2257def t2LDREXD : T2I_ldrex<0b11, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
2258 AddrModeNone, Size4Bytes, NoItinerary,
2259 "ldrexd", "\t$dest, $dest2, [$ptr]", "",
2260 [], {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002261}
2262
Jim Grosbach587b0722009-12-16 19:44:06 +00002263let mayStore = 1, Constraints = "@earlyclobber $success" in {
Johnny Chend68e1192009-12-15 17:24:14 +00002264def t2STREXB : T2I_strex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2265 AddrModeNone, Size4Bytes, NoItinerary,
2266 "strexb", "\t$success, $src, [$ptr]", "", []>;
2267def t2STREXH : T2I_strex<0b01, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2268 AddrModeNone, Size4Bytes, NoItinerary,
2269 "strexh", "\t$success, $src, [$ptr]", "", []>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002270def t2STREX : Thumb2I<(outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Johnny Chend68e1192009-12-15 17:24:14 +00002271 AddrModeNone, Size4Bytes, NoItinerary,
2272 "strex", "\t$success, $src, [$ptr]", "",
2273 []> {
2274 let Inst{31-27} = 0b11101;
2275 let Inst{26-20} = 0b0000100;
2276 let Inst{7-0} = 0b00000000; // imm8 = 0
2277}
2278def t2STREXD : T2I_strex<0b11, (outs GPR:$success),
2279 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2280 AddrModeNone, Size4Bytes, NoItinerary,
2281 "strexd", "\t$success, $src, $src2, [$ptr]", "", [],
2282 {?, ?, ?, ?}>;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002283}
2284
Johnny Chen10a77e12010-03-02 22:11:06 +00002285// Clear-Exclusive is for disassembly only.
2286def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2287 [/* For disassembly only; pattern left blank */]>,
2288 Requires<[IsARM, HasV7]> {
2289 let Inst{31-20} = 0xf3b;
2290 let Inst{15-14} = 0b10;
2291 let Inst{12} = 0;
2292 let Inst{7-4} = 0b0010;
2293}
2294
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002295//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002296// TLS Instructions
2297//
2298
2299// __aeabi_read_tp preserves the registers r1-r3.
2300let isCall = 1,
2301 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002302 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002303 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002304 [(set R0, ARMthread_pointer)]> {
2305 let Inst{31-27} = 0b11110;
2306 let Inst{15-14} = 0b11;
2307 let Inst{12} = 1;
2308 }
David Goodwin334c2642009-07-08 16:09:28 +00002309}
2310
2311//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002312// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002313// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002314// address and save #0 in R0 for the non-longjmp case.
2315// Since by its nature we may be coming from some other function to get
2316// here, and we're using the stack frame for the containing function to
2317// save/restore registers, we can't keep anything live in regs across
2318// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2319// when we get here from a longjmp(). We force everthing out of registers
2320// except for our own input by listing the relevant registers in Defs. By
2321// doing so, we also cause the prologue/epilogue code to actively preserve
2322// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002323// The current SP is passed in $val, and we reuse the reg as a scratch.
2324let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002325 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2326 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002327 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
2328 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002329 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins GPR:$src, tGPR:$val),
Jim Grosbach5aa16842009-08-11 19:42:21 +00002330 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +00002331 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
2332 "\tmov\t$val, pc\n"
2333 "\tadds\t$val, #9\n"
2334 "\tstr\t$val, [$src, #4]\n"
Evan Cheng699beba2009-10-27 00:08:59 +00002335 "\tmovs\tr0, #0\n"
2336 "\tb\t1f\n"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002337 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbach8db5cce2009-08-13 15:12:16 +00002338 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002339 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, tGPR:$val))]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002340}
2341
2342
2343
2344//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002345// Control-Flow Instructions
2346//
2347
Evan Chengc50a1cb2009-07-09 22:58:39 +00002348// FIXME: remove when we have a way to marking a MI with these properties.
2349// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2350// operand list.
2351// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002352let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2353 hasExtraDefRegAllocReq = 1 in
Evan Chengc50a1cb2009-07-09 22:58:39 +00002354 def t2LDM_RET : T2XI<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00002355 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Evan Cheng699beba2009-10-27 00:08:59 +00002356 IIC_Br, "ldm${addr:submode}${p}${addr:wide}\t$addr, $wb",
Johnny Chend68e1192009-12-15 17:24:14 +00002357 []> {
2358 let Inst{31-27} = 0b11101;
2359 let Inst{26-25} = 0b00;
2360 let Inst{24-23} = {?, ?}; // IA: '01', DB: '10'
2361 let Inst{22} = 0;
2362 let Inst{21} = ?; // The W bit.
2363 let Inst{20} = 1; // Load
2364}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002365
David Goodwin5e47a9a2009-06-30 18:04:13 +00002366let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2367let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002368def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002369 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002370 [(br bb:$target)]> {
2371 let Inst{31-27} = 0b11110;
2372 let Inst{15-14} = 0b10;
2373 let Inst{12} = 1;
2374}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002375
Evan Cheng5657c012009-07-29 02:18:14 +00002376let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng66ac5312009-07-25 00:33:29 +00002377def t2BR_JT :
Evan Cheng5657c012009-07-29 02:18:14 +00002378 T2JTI<(outs),
2379 (ins GPR:$target, GPR:$index, jt2block_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +00002380 IIC_Br, "mov\tpc, $target\n$jt",
Johnny Chend68e1192009-12-15 17:24:14 +00002381 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]> {
2382 let Inst{31-27} = 0b11101;
2383 let Inst{26-20} = 0b0100100;
2384 let Inst{19-16} = 0b1111;
2385 let Inst{14-12} = 0b000;
2386 let Inst{11-8} = 0b1111; // Rd = pc
2387 let Inst{7-4} = 0b0000;
2388}
Evan Cheng5657c012009-07-29 02:18:14 +00002389
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002390// FIXME: Add a non-pc based case that can be predicated.
Evan Cheng5657c012009-07-29 02:18:14 +00002391def t2TBB :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002392 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002393 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002394 IIC_Br, "tbb\t$index\n$jt", []> {
2395 let Inst{31-27} = 0b11101;
2396 let Inst{26-20} = 0b0001101;
2397 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2398 let Inst{15-8} = 0b11110000;
2399 let Inst{7-4} = 0b0000; // B form
2400}
Evan Cheng5657c012009-07-29 02:18:14 +00002401
2402def t2TBH :
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002403 T2JTI<(outs),
Evan Cheng5657c012009-07-29 02:18:14 +00002404 (ins tb_addrmode:$index, jt2block_operand:$jt, i32imm:$id),
Johnny Chend68e1192009-12-15 17:24:14 +00002405 IIC_Br, "tbh\t$index\n$jt", []> {
2406 let Inst{31-27} = 0b11101;
2407 let Inst{26-20} = 0b0001101;
2408 let Inst{19-16} = 0b1111; // Rn = pc (table follows this instruction)
2409 let Inst{15-8} = 0b11110000;
2410 let Inst{7-4} = 0b0001; // H form
2411}
Johnny Chen93042d12010-03-02 18:14:57 +00002412
2413// Generic versions of the above two instructions, for disassembly only
2414
2415def t2TBBgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2416 "tbb", "\t[$a, $b]", []>{
2417 let Inst{31-27} = 0b11101;
2418 let Inst{26-20} = 0b0001101;
2419 let Inst{15-8} = 0b11110000;
2420 let Inst{7-4} = 0b0000; // B form
2421}
2422
2423def t2TBHgen : T2I<(outs), (ins GPR:$a, GPR:$b), IIC_Br,
2424 "tbh", "\t[$a, $b, lsl #1]", []> {
2425 let Inst{31-27} = 0b11101;
2426 let Inst{26-20} = 0b0001101;
2427 let Inst{15-8} = 0b11110000;
2428 let Inst{7-4} = 0b0001; // H form
2429}
Evan Cheng5657c012009-07-29 02:18:14 +00002430} // isNotDuplicable, isIndirectBranch
2431
David Goodwinc9a59b52009-06-30 19:50:22 +00002432} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002433
2434// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2435// a two-value operand where a dag node expects two operands. :(
2436let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002437def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002438 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002439 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2440 let Inst{31-27} = 0b11110;
2441 let Inst{15-14} = 0b10;
2442 let Inst{12} = 0;
2443}
Evan Chengf49810c2009-06-23 17:48:47 +00002444
Evan Cheng06e16582009-07-10 01:54:42 +00002445
2446// IT block
2447def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00002448 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00002449 "it$mask\t$cc", "", []> {
2450 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00002451 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00002452 let Inst{15-8} = 0b10111111;
2453}
Evan Cheng06e16582009-07-10 01:54:42 +00002454
Johnny Chence6275f2010-02-25 19:05:29 +00002455// Branch and Exchange Jazelle -- for disassembly only
2456// Rm = Inst{19-16}
2457def t2BXJ : T2I<(outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
2458 [/* For disassembly only; pattern left blank */]> {
2459 let Inst{31-27} = 0b11110;
2460 let Inst{26} = 0;
2461 let Inst{25-20} = 0b111100;
2462 let Inst{15-14} = 0b10;
2463 let Inst{12} = 0;
2464}
2465
Johnny Chen93042d12010-03-02 18:14:57 +00002466// Change Processor State is a system instruction -- for disassembly only.
2467// The singleton $opt operand contains the following information:
2468// opt{4-0} = mode from Inst{4-0}
2469// opt{5} = changemode from Inst{17}
2470// opt{8-6} = AIF from Inst{8-6}
2471// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
2472def t2CPS : T2XI<(outs),(ins i32imm:$opt), NoItinerary, "cps${opt:cps}",
2473 [/* For disassembly only; pattern left blank */]> {
2474 let Inst{31-27} = 0b11110;
2475 let Inst{26} = 0;
2476 let Inst{25-20} = 0b111010;
2477 let Inst{15-14} = 0b10;
2478 let Inst{12} = 0;
2479}
2480
Johnny Chen0f7866e2010-03-03 02:09:43 +00002481// A6.3.4 Branches and miscellaneous control
2482// Table A6-14 Change Processor State, and hint instructions
2483// Helper class for disassembly only.
2484class T2I_hint<bits<8> op7_0, string opc, string asm>
2485 : T2I<(outs), (ins), NoItinerary, opc, asm,
2486 [/* For disassembly only; pattern left blank */]> {
2487 let Inst{31-20} = 0xf3a;
2488 let Inst{15-14} = 0b10;
2489 let Inst{12} = 0;
2490 let Inst{10-8} = 0b000;
2491 let Inst{7-0} = op7_0;
2492}
2493
2494def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
2495def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
2496def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
2497def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
2498def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
2499
2500def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
2501 [/* For disassembly only; pattern left blank */]> {
2502 let Inst{31-20} = 0xf3a;
2503 let Inst{15-14} = 0b10;
2504 let Inst{12} = 0;
2505 let Inst{10-8} = 0b000;
2506 let Inst{7-4} = 0b1111;
2507}
2508
Johnny Chen6341c5a2010-02-25 20:25:24 +00002509// Secure Monitor Call is a system instruction -- for disassembly only
2510// Option = Inst{19-16}
2511def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
2512 [/* For disassembly only; pattern left blank */]> {
2513 let Inst{31-27} = 0b11110;
2514 let Inst{26-20} = 0b1111111;
2515 let Inst{15-12} = 0b1000;
2516}
2517
2518// Store Return State is a system instruction -- for disassembly only
2519def t2SRSDBW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
2520 [/* For disassembly only; pattern left blank */]> {
2521 let Inst{31-27} = 0b11101;
2522 let Inst{26-20} = 0b0000010; // W = 1
2523}
2524
2525def t2SRSDB : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
2526 [/* For disassembly only; pattern left blank */]> {
2527 let Inst{31-27} = 0b11101;
2528 let Inst{26-20} = 0b0000000; // W = 0
2529}
2530
2531def t2SRSIAW : T2I<(outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
2532 [/* For disassembly only; pattern left blank */]> {
2533 let Inst{31-27} = 0b11101;
2534 let Inst{26-20} = 0b0011010; // W = 1
2535}
2536
2537def t2SRSIA : T2I<(outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
2538 [/* For disassembly only; pattern left blank */]> {
2539 let Inst{31-27} = 0b11101;
2540 let Inst{26-20} = 0b0011000; // W = 0
2541}
2542
2543// Return From Exception is a system instruction -- for disassembly only
2544def t2RFEDBW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfedb", "\t$base!",
2545 [/* For disassembly only; pattern left blank */]> {
2546 let Inst{31-27} = 0b11101;
2547 let Inst{26-20} = 0b0000011; // W = 1
2548}
2549
2550def t2RFEDB : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeab", "\t$base",
2551 [/* For disassembly only; pattern left blank */]> {
2552 let Inst{31-27} = 0b11101;
2553 let Inst{26-20} = 0b0000001; // W = 0
2554}
2555
2556def t2RFEIAW : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base!",
2557 [/* For disassembly only; pattern left blank */]> {
2558 let Inst{31-27} = 0b11101;
2559 let Inst{26-20} = 0b0011011; // W = 1
2560}
2561
2562def t2RFEIA : T2I<(outs), (ins GPR:$base), NoItinerary, "rfeia", "\t$base",
2563 [/* For disassembly only; pattern left blank */]> {
2564 let Inst{31-27} = 0b11101;
2565 let Inst{26-20} = 0b0011001; // W = 0
2566}
2567
Evan Chengf49810c2009-06-23 17:48:47 +00002568//===----------------------------------------------------------------------===//
2569// Non-Instruction Patterns
2570//
2571
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002572// Two piece so_imms.
2573def : T2Pat<(or GPR:$LHS, t2_so_imm2part:$RHS),
2574 (t2ORRri (t2ORRri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2575 (t2_so_imm2part_2 imm:$RHS))>;
2576def : T2Pat<(xor GPR:$LHS, t2_so_imm2part:$RHS),
2577 (t2EORri (t2EORri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2578 (t2_so_imm2part_2 imm:$RHS))>;
2579def : T2Pat<(add GPR:$LHS, t2_so_imm2part:$RHS),
2580 (t2ADDri (t2ADDri GPR:$LHS, (t2_so_imm2part_1 imm:$RHS)),
2581 (t2_so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002582def : T2Pat<(add GPR:$LHS, t2_so_neg_imm2part:$RHS),
2583 (t2SUBri (t2SUBri GPR:$LHS, (t2_so_neg_imm2part_1 imm:$RHS)),
2584 (t2_so_neg_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002585
Evan Cheng5adb66a2009-09-28 09:14:39 +00002586// 32-bit immediate using movw + movt.
2587// This is a single pseudo instruction to make it re-materializable. Remove
2588// when we can do generalized remat.
2589let isReMaterializable = 1 in
2590def t2MOVi32imm : T2Ix2<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +00002591 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002592 [(set GPR:$dst, (i32 imm:$src))]>;
Evan Chengb9803a82009-11-06 23:52:48 +00002593
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002594// ConstantPool, GlobalAddress, and JumpTable
2595def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
2596 Requires<[IsThumb2, DontUseMovt]>;
2597def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
2598def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
2599 Requires<[IsThumb2, UseMovt]>;
2600
2601def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2602 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
2603
Evan Chengb9803a82009-11-06 23:52:48 +00002604// Pseudo instruction that combines ldr from constpool and add pc. This should
2605// be expanded into two instructions late to allow if-conversion and
2606// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00002607let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00002608def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
2609 NoItinerary, "@ ldr.w\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
2610 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
2611 imm:$cp))]>,
2612 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00002613
2614//===----------------------------------------------------------------------===//
2615// Move between special register and ARM core register -- for disassembly only
2616//
2617
2618// Rd = Instr{11-8}
2619def t2MRS : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, cpsr",
2620 [/* For disassembly only; pattern left blank */]> {
2621 let Inst{31-27} = 0b11110;
2622 let Inst{26} = 0;
2623 let Inst{25-21} = 0b11111;
2624 let Inst{20} = 0; // The R bit.
2625 let Inst{15-14} = 0b10;
2626 let Inst{12} = 0;
2627}
2628
2629// Rd = Instr{11-8}
2630def t2MRSsys : T2I<(outs GPR:$dst), (ins), NoItinerary, "mrs", "\t$dst, spsr",
2631 [/* For disassembly only; pattern left blank */]> {
2632 let Inst{31-27} = 0b11110;
2633 let Inst{26} = 0;
2634 let Inst{25-21} = 0b11111;
2635 let Inst{20} = 1; // The R bit.
2636 let Inst{15-14} = 0b10;
2637 let Inst{12} = 0;
2638}
2639
2640// FIXME: mask is ignored for the time being.
2641// Rn = Inst{19-16}
2642def t2MSR : T2I<(outs), (ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
2643 [/* For disassembly only; pattern left blank */]> {
2644 let Inst{31-27} = 0b11110;
2645 let Inst{26} = 0;
2646 let Inst{25-21} = 0b11100;
2647 let Inst{20} = 0; // The R bit.
2648 let Inst{15-14} = 0b10;
2649 let Inst{12} = 0;
2650}
2651
2652// FIXME: mask is ignored for the time being.
2653// Rn = Inst{19-16}
2654def t2MSRsys : T2I<(outs), (ins GPR:$src), NoItinerary, "msr", "\tspsr, $src",
2655 [/* For disassembly only; pattern left blank */]> {
2656 let Inst{31-27} = 0b11110;
2657 let Inst{26} = 0;
2658 let Inst{25-21} = 0b11100;
2659 let Inst{20} = 1; // The R bit.
2660 let Inst{15-14} = 0b10;
2661 let Inst{12} = 0;
2662}