blob: a1e4e24397feac5ce34cffab9668e7133a4ae10f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
21// TI - Thumb instruction.
22
23// ThumbPat - Same as Pat<>, but requires that the compiler be in Thumb mode.
24class ThumbPat<dag pattern, dag result> : Pat<pattern, result> {
25 list<Predicate> Predicates = [IsThumb];
26}
27
28class ThumbV5Pat<dag pattern, dag result> : Pat<pattern, result> {
29 list<Predicate> Predicates = [IsThumb, HasV5T];
30}
31
32class ThumbI<dag ops, AddrMode am, SizeFlagVal sz,
33 string asm, string cstr, list<dag> pattern>
34 // FIXME: Set all opcodes to 0 for now.
Evan Cheng44bec522007-05-15 01:29:07 +000035 : InstARM<0, am, sz, IndexModeNone, cstr> {
Evan Cheng2c614c52007-06-06 10:17:05 +000036 let clobbersPred = 1;
Evan Cheng44bec522007-05-15 01:29:07 +000037 let OperandList = ops;
38 let AsmString = asm;
Evan Chenga8e29892007-01-19 07:51:42 +000039 let Pattern = pattern;
40 list<Predicate> Predicates = [IsThumb];
41}
42
43class TI<dag ops, string asm, list<dag> pattern>
44 : ThumbI<ops, AddrModeNone, Size2Bytes, asm, "", pattern>;
45class TI1<dag ops, string asm, list<dag> pattern>
46 : ThumbI<ops, AddrModeT1, Size2Bytes, asm, "", pattern>;
47class TI2<dag ops, string asm, list<dag> pattern>
48 : ThumbI<ops, AddrModeT2, Size2Bytes, asm, "", pattern>;
49class TI4<dag ops, string asm, list<dag> pattern>
50 : ThumbI<ops, AddrModeT4, Size2Bytes, asm, "", pattern>;
51class TIs<dag ops, string asm, list<dag> pattern>
52 : ThumbI<ops, AddrModeTs, Size2Bytes, asm, "", pattern>;
53
54// Two-address instructions
55class TIt<dag ops, string asm, list<dag> pattern>
56 : ThumbI<ops, AddrModeNone, Size2Bytes, asm, "$lhs = $dst", pattern>;
57
58// BL, BLX(1) are translated by assembler into two instructions
59class TIx2<dag ops, string asm, list<dag> pattern>
60 : ThumbI<ops, AddrModeNone, Size4Bytes, asm, "", pattern>;
61
Evan Chengd85ac4d2007-01-27 02:29:45 +000062// BR_JT instructions
63class TJTI<dag ops, string asm, list<dag> pattern>
64 : ThumbI<ops, AddrModeNone, SizeSpecial, asm, "", pattern>;
65
Evan Chenga8e29892007-01-19 07:51:42 +000066def imm_neg_XFORM : SDNodeXForm<imm, [{
67 return CurDAG->getTargetConstant(-(int)N->getValue(), MVT::i32);
68}]>;
69def imm_comp_XFORM : SDNodeXForm<imm, [{
70 return CurDAG->getTargetConstant(~((uint32_t)N->getValue()), MVT::i32);
71}]>;
72
73
74/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
75def imm0_7 : PatLeaf<(i32 imm), [{
76 return (uint32_t)N->getValue() < 8;
77}]>;
78def imm0_7_neg : PatLeaf<(i32 imm), [{
79 return (uint32_t)-N->getValue() < 8;
80}], imm_neg_XFORM>;
81
82def imm0_255 : PatLeaf<(i32 imm), [{
83 return (uint32_t)N->getValue() < 256;
84}]>;
85def imm0_255_comp : PatLeaf<(i32 imm), [{
86 return ~((uint32_t)N->getValue()) < 256;
87}]>;
88
89def imm8_255 : PatLeaf<(i32 imm), [{
90 return (uint32_t)N->getValue() >= 8 && (uint32_t)N->getValue() < 256;
91}]>;
92def imm8_255_neg : PatLeaf<(i32 imm), [{
93 unsigned Val = -N->getValue();
94 return Val >= 8 && Val < 256;
95}], imm_neg_XFORM>;
96
97// Break imm's up into two pieces: an immediate + a left shift.
98// This uses thumb_immshifted to match and thumb_immshifted_val and
99// thumb_immshifted_shamt to get the val/shift pieces.
100def thumb_immshifted : PatLeaf<(imm), [{
101 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getValue());
102}]>;
103
104def thumb_immshifted_val : SDNodeXForm<imm, [{
105 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getValue());
106 return CurDAG->getTargetConstant(V, MVT::i32);
107}]>;
108
109def thumb_immshifted_shamt : SDNodeXForm<imm, [{
110 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getValue());
111 return CurDAG->getTargetConstant(V, MVT::i32);
112}]>;
113
114// Define Thumb specific addressing modes.
115
116// t_addrmode_rr := reg + reg
117//
118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
120 let PrintMethod = "printThumbAddrModeRROperand";
121 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg);
122}
123
Evan Chengc38f2bc2007-01-23 22:59:13 +0000124// t_addrmode_s4 := reg + reg
125// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +0000126//
Evan Chengc38f2bc2007-01-23 22:59:13 +0000127def t_addrmode_s4 : Operand<i32>,
128 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
129 let PrintMethod = "printThumbAddrModeS4Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000130 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000131}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000132
133// t_addrmode_s2 := reg + reg
134// reg + imm5 * 2
135//
136def t_addrmode_s2 : Operand<i32>,
137 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
138 let PrintMethod = "printThumbAddrModeS2Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000141
142// t_addrmode_s1 := reg + reg
143// reg + imm5
144//
145def t_addrmode_s1 : Operand<i32>,
146 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
147 let PrintMethod = "printThumbAddrModeS1Operand";
Evan Chengcea117d2007-01-30 02:35:32 +0000148 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm, GPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000149}
150
151// t_addrmode_sp := sp + imm8 * 4
152//
153def t_addrmode_sp : Operand<i32>,
154 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
155 let PrintMethod = "printThumbAddrModeSPOperand";
156 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
157}
158
159//===----------------------------------------------------------------------===//
160// Miscellaneous Instructions.
161//
162
Evan Cheng44bec522007-05-15 01:29:07 +0000163def tADJCALLSTACKUP :
164PseudoInst<(ops i32imm:$amt),
165 "@ tADJCALLSTACKUP $amt",
166 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>, Requires<[IsThumb]>;
167
168def tADJCALLSTACKDOWN :
169PseudoInst<(ops i32imm:$amt),
170 "@ tADJCALLSTACKDOWN $amt",
171 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>, Requires<[IsThumb]>;
172
Evan Chenga8e29892007-01-19 07:51:42 +0000173def tPICADD : TIt<(ops GPR:$dst, GPR:$lhs, pclabel:$cp),
Evan Chengc60e76d2007-01-30 20:37:08 +0000174 "$cp:\n\tadd $dst, pc",
Evan Chenga8e29892007-01-19 07:51:42 +0000175 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>;
176
177//===----------------------------------------------------------------------===//
178// Control Flow Instructions.
179//
180
Evan Cheng9d945f72007-02-01 01:49:46 +0000181let isReturn = 1, isTerminator = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000182 def tBX_RET : TI<(ops), "bx lr", [(ARMretflag)]>;
Evan Cheng9d945f72007-02-01 01:49:46 +0000183 // Alternative return instruction used by vararg functions.
184 def tBX_RET_vararg : TI<(ops GPR:$dst), "bx $dst", []>;
185}
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// FIXME: remove when we have a way to marking a MI with these properties.
188let isLoad = 1, isReturn = 1, isTerminator = 1 in
189def tPOP_RET : TI<(ops reglist:$dst1, variable_ops),
190 "pop $dst1", []>;
191
192let isCall = 1, noResults = 1,
193 Defs = [R0, R1, R2, R3, LR,
194 D0, D1, D2, D3, D4, D5, D6, D7] in {
195 def tBL : TIx2<(ops i32imm:$func, variable_ops),
196 "bl ${func:call}",
197 [(ARMtcall tglobaladdr:$func)]>;
198 // ARMv5T and above
199 def tBLXi : TIx2<(ops i32imm:$func, variable_ops),
200 "blx ${func:call}",
201 [(ARMcall tglobaladdr:$func)]>, Requires<[HasV5T]>;
202 def tBLXr : TI<(ops GPR:$dst, variable_ops),
203 "blx $dst",
204 [(ARMtcall GPR:$dst)]>, Requires<[HasV5T]>;
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000205 // ARMv4T
206 def tBX : TIx2<(ops GPR:$dst, variable_ops),
207 "cpy lr, pc\n\tbx $dst",
Evan Chenga8e29892007-01-19 07:51:42 +0000208 [(ARMcall_nolink GPR:$dst)]>;
209}
210
Evan Cheng3f8602c2007-05-16 21:53:43 +0000211let isBranch = 1, isTerminator = 1, noResults = 1 in {
212 let isBarrier = 1 in {
213 let isPredicable = 1 in
214 def tB : TI<(ops brtarget:$dst), "b $dst", [(br bb:$dst)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000215
Evan Cheng225dfe92007-01-30 01:13:37 +0000216 // Far jump
217 def tBfar : TIx2<(ops brtarget:$dst), "bl $dst\t@ far jump", []>;
218
Evan Chengd85ac4d2007-01-27 02:29:45 +0000219 def tBR_JTr : TJTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
220 "cpy pc, $dst \n\t.align\t2\n$jt",
221 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
Evan Cheng3f8602c2007-05-16 21:53:43 +0000222 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000223}
224
Evan Chengf81dea42007-06-08 09:13:23 +0000225let isBranch = 1, isTerminator = 1, noResults = 1 in
Evan Cheng42d712b2007-05-08 21:08:43 +0000226 def tBcc : TI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst",
Evan Chenga8e29892007-01-19 07:51:42 +0000227 [(ARMbrcond bb:$dst, imm:$cc)]>;
228
229//===----------------------------------------------------------------------===//
230// Load Store Instructions.
231//
232
233let isLoad = 1 in {
Evan Chengc38f2bc2007-01-23 22:59:13 +0000234def tLDR : TI4<(ops GPR:$dst, t_addrmode_s4:$addr),
235 "ldr $dst, $addr",
236 [(set GPR:$dst, (load t_addrmode_s4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chengc38f2bc2007-01-23 22:59:13 +0000238def tLDRB : TI1<(ops GPR:$dst, t_addrmode_s1:$addr),
239 "ldrb $dst, $addr",
240 [(set GPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>;
241
242def tLDRH : TI2<(ops GPR:$dst, t_addrmode_s2:$addr),
243 "ldrh $dst, $addr",
244 [(set GPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
245
246def tLDRSB : TI1<(ops GPR:$dst, t_addrmode_rr:$addr),
247 "ldrsb $dst, $addr",
248 [(set GPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
249
250def tLDRSH : TI2<(ops GPR:$dst, t_addrmode_rr:$addr),
251 "ldrsh $dst, $addr",
252 [(set GPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
253
Evan Chenga8e29892007-01-19 07:51:42 +0000254def tLDRspi : TIs<(ops GPR:$dst, t_addrmode_sp:$addr),
255 "ldr $dst, $addr",
256 [(set GPR:$dst, (load t_addrmode_sp:$addr))]>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000257
Evan Cheng8e59ea92007-02-07 00:06:56 +0000258// Special instruction for restore. It cannot clobber condition register
259// when it's expanded by eliminateCallFramePseudoInstr().
260def tRestore : TIs<(ops GPR:$dst, t_addrmode_sp:$addr),
261 "ldr $dst, $addr", []>;
262
Evan Cheng012f2d92007-01-24 08:53:17 +0000263// Load tconstpool
264def tLDRpci : TIs<(ops GPR:$dst, i32imm:$addr),
265 "ldr $dst, $addr",
266 [(set GPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>;
Evan Chengfa775d02007-03-19 07:20:03 +0000267
268// Special LDR for loads from non-pc-relative constpools.
269let isReMaterializable = 1 in
270def tLDRcp : TIs<(ops GPR:$dst, i32imm:$addr),
271 "ldr $dst, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000272} // isLoad
273
274let isStore = 1 in {
Evan Chengc38f2bc2007-01-23 22:59:13 +0000275def tSTR : TI4<(ops GPR:$src, t_addrmode_s4:$addr),
276 "str $src, $addr",
277 [(store GPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000278
Evan Chengc38f2bc2007-01-23 22:59:13 +0000279def tSTRB : TI1<(ops GPR:$src, t_addrmode_s1:$addr),
280 "strb $src, $addr",
281 [(truncstorei8 GPR:$src, t_addrmode_s1:$addr)]>;
282
283def tSTRH : TI2<(ops GPR:$src, t_addrmode_s2:$addr),
284 "strh $src, $addr",
285 [(truncstorei16 GPR:$src, t_addrmode_s2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000286
287def tSTRspi : TIs<(ops GPR:$src, t_addrmode_sp:$addr),
288 "str $src, $addr",
289 [(store GPR:$src, t_addrmode_sp:$addr)]>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000290
291// Special instruction for spill. It cannot clobber condition register
292// when it's expanded by eliminateCallFramePseudoInstr().
293def tSpill : TIs<(ops GPR:$src, t_addrmode_sp:$addr),
294 "str $src, $addr", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000295}
296
297//===----------------------------------------------------------------------===//
298// Load / store multiple Instructions.
299//
300
301// TODO: A7-44: LDMIA - load multiple
302
303let isLoad = 1 in
304def tPOP : TI<(ops reglist:$dst1, variable_ops),
305 "pop $dst1", []>;
306
307let isStore = 1 in
308def tPUSH : TI<(ops reglist:$src1, variable_ops),
309 "push $src1", []>;
310
311//===----------------------------------------------------------------------===//
312// Arithmetic Instructions.
313//
314
Evan Cheng53d7dba2007-01-27 00:07:15 +0000315// Add with carry
316def tADC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
317 "adc $dst, $rhs",
318 [(set GPR:$dst, (adde GPR:$lhs, GPR:$rhs))]>;
319
320def tADDS : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
Evan Cheng3471b602007-01-31 20:12:31 +0000321 "add $dst, $lhs, $rhs",
Evan Cheng53d7dba2007-01-27 00:07:15 +0000322 [(set GPR:$dst, (addc GPR:$lhs, GPR:$rhs))]>;
323
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325def tADDi3 : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
326 "add $dst, $lhs, $rhs",
327 [(set GPR:$dst, (add GPR:$lhs, imm0_7:$rhs))]>;
328
329def tADDi8 : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
330 "add $dst, $rhs",
331 [(set GPR:$dst, (add GPR:$lhs, imm8_255:$rhs))]>;
332
333def tADDrr : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
334 "add $dst, $lhs, $rhs",
335 [(set GPR:$dst, (add GPR:$lhs, GPR:$rhs))]>;
336
337def tADDhirr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
338 "add $dst, $rhs", []>;
339
340def tADDrPCi : TI<(ops GPR:$dst, i32imm:$rhs),
341 "add $dst, pc, $rhs * 4", []>;
342def tADDrSPi : TI<(ops GPR:$dst, GPR:$sp, i32imm:$rhs),
343 "add $dst, $sp, $rhs * 4", []>;
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000344def tADDspi : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
345 "add $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000346
Evan Chenga8e29892007-01-19 07:51:42 +0000347def tAND : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
348 "and $dst, $rhs",
349 [(set GPR:$dst, (and GPR:$lhs, GPR:$rhs))]>;
350
351def tASRri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
352 "asr $dst, $lhs, $rhs",
353 [(set GPR:$dst, (sra GPR:$lhs, imm:$rhs))]>;
354
355def tASRrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
356 "asr $dst, $rhs",
357 [(set GPR:$dst, (sra GPR:$lhs, GPR:$rhs))]>;
358
359def tBIC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
360 "bic $dst, $rhs",
361 [(set GPR:$dst, (and GPR:$lhs, (not GPR:$rhs)))]>;
362
363
364def tCMN : TI<(ops GPR:$lhs, GPR:$rhs),
365 "cmn $lhs, $rhs",
366 [(ARMcmp GPR:$lhs, (ineg GPR:$rhs))]>;
367
368def tCMPi8 : TI<(ops GPR:$lhs, i32imm:$rhs),
369 "cmp $lhs, $rhs",
370 [(ARMcmp GPR:$lhs, imm0_255:$rhs)]>;
371
372def tCMPr : TI<(ops GPR:$lhs, GPR:$rhs),
373 "cmp $lhs, $rhs",
374 [(ARMcmp GPR:$lhs, GPR:$rhs)]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000375
376def tTST : TI<(ops GPR:$lhs, GPR:$rhs),
377 "tst $lhs, $rhs",
378 [(ARMcmpNZ (and GPR:$lhs, GPR:$rhs), 0)]>;
379
380def tCMNNZ : TI<(ops GPR:$lhs, GPR:$rhs),
381 "cmn $lhs, $rhs",
382 [(ARMcmpNZ GPR:$lhs, (ineg GPR:$rhs))]>;
383
384def tCMPNZi8 : TI<(ops GPR:$lhs, i32imm:$rhs),
385 "cmp $lhs, $rhs",
386 [(ARMcmpNZ GPR:$lhs, imm0_255:$rhs)]>;
387
388def tCMPNZr : TI<(ops GPR:$lhs, GPR:$rhs),
389 "cmp $lhs, $rhs",
390 [(ARMcmpNZ GPR:$lhs, GPR:$rhs)]>;
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392// TODO: A7-37: CMP(3) - cmp hi regs
393
394def tEOR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
395 "eor $dst, $rhs",
396 [(set GPR:$dst, (xor GPR:$lhs, GPR:$rhs))]>;
397
398def tLSLri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
399 "lsl $dst, $lhs, $rhs",
400 [(set GPR:$dst, (shl GPR:$lhs, imm:$rhs))]>;
401
402def tLSLrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
403 "lsl $dst, $rhs",
404 [(set GPR:$dst, (shl GPR:$lhs, GPR:$rhs))]>;
405
406def tLSRri : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
407 "lsr $dst, $lhs, $rhs",
408 [(set GPR:$dst, (srl GPR:$lhs, imm:$rhs))]>;
409
410def tLSRrr : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
411 "lsr $dst, $rhs",
412 [(set GPR:$dst, (srl GPR:$lhs, GPR:$rhs))]>;
413
Evan Cheng5e3c2032007-03-29 21:38:31 +0000414// FIXME: This is not rematerializable because mov changes the condition code.
Evan Cheng9f6636f2007-03-19 07:48:02 +0000415def tMOVi8 : TI<(ops GPR:$dst, i32imm:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000416 "mov $dst, $src",
417 [(set GPR:$dst, imm0_255:$src)]>;
418
419// TODO: A7-73: MOV(2) - mov setting flag.
420
421
422// Note: MOV(2) of two low regs updates the flags, so we emit this as 'cpy',
423// which is MOV(3). This also supports high registers.
Evan Cheng9f6636f2007-03-19 07:48:02 +0000424def tMOVr : TI<(ops GPR:$dst, GPR:$src),
Evan Chenga8e29892007-01-19 07:51:42 +0000425 "cpy $dst, $src", []>;
426
427def tMUL : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
428 "mul $dst, $rhs",
429 [(set GPR:$dst, (mul GPR:$lhs, GPR:$rhs))]>;
430
431def tMVN : TI<(ops GPR:$dst, GPR:$src),
432 "mvn $dst, $src",
433 [(set GPR:$dst, (not GPR:$src))]>;
434
435def tNEG : TI<(ops GPR:$dst, GPR:$src),
436 "neg $dst, $src",
437 [(set GPR:$dst, (ineg GPR:$src))]>;
438
439def tORR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
440 "orr $dst, $rhs",
441 [(set GPR:$dst, (or GPR:$lhs, GPR:$rhs))]>;
442
443
444def tREV : TI<(ops GPR:$dst, GPR:$src),
445 "rev $dst, $src",
446 [(set GPR:$dst, (bswap GPR:$src))]>,
447 Requires<[IsThumb, HasV6]>;
448
449def tREV16 : TI<(ops GPR:$dst, GPR:$src),
450 "rev16 $dst, $src",
451 [(set GPR:$dst,
452 (or (and (srl GPR:$src, 8), 0xFF),
453 (or (and (shl GPR:$src, 8), 0xFF00),
454 (or (and (srl GPR:$src, 8), 0xFF0000),
455 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
456 Requires<[IsThumb, HasV6]>;
457
458def tREVSH : TI<(ops GPR:$dst, GPR:$src),
459 "revsh $dst, $src",
460 [(set GPR:$dst,
461 (sext_inreg
462 (or (srl (and GPR:$src, 0xFFFF), 8),
463 (shl GPR:$src, 8)), i16))]>,
464 Requires<[IsThumb, HasV6]>;
465
466def tROR : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
467 "ror $dst, $rhs",
468 [(set GPR:$dst, (rotr GPR:$lhs, GPR:$rhs))]>;
469
Evan Cheng53d7dba2007-01-27 00:07:15 +0000470
471// Subtract with carry
Evan Chenga8e29892007-01-19 07:51:42 +0000472def tSBC : TIt<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
473 "sbc $dst, $rhs",
474 [(set GPR:$dst, (sube GPR:$lhs, GPR:$rhs))]>;
475
Evan Cheng53d7dba2007-01-27 00:07:15 +0000476def tSUBS : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
Evan Cheng3471b602007-01-31 20:12:31 +0000477 "sub $dst, $lhs, $rhs",
Evan Cheng53d7dba2007-01-27 00:07:15 +0000478 [(set GPR:$dst, (subc GPR:$lhs, GPR:$rhs))]>;
479
480
Evan Chenga8e29892007-01-19 07:51:42 +0000481// TODO: A7-96: STMIA - store multiple.
482
483def tSUBi3 : TI<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
484 "sub $dst, $lhs, $rhs",
485 [(set GPR:$dst, (add GPR:$lhs, imm0_7_neg:$rhs))]>;
486
487def tSUBi8 : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
488 "sub $dst, $rhs",
489 [(set GPR:$dst, (add GPR:$lhs, imm8_255_neg:$rhs))]>;
490
491def tSUBrr : TI<(ops GPR:$dst, GPR:$lhs, GPR:$rhs),
492 "sub $dst, $lhs, $rhs",
493 [(set GPR:$dst, (sub GPR:$lhs, GPR:$rhs))]>;
494
Evan Cheng3fdadfc2007-01-26 21:33:19 +0000495def tSUBspi : TIt<(ops GPR:$dst, GPR:$lhs, i32imm:$rhs),
496 "sub $dst, $rhs * 4", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000497
498def tSXTB : TI<(ops GPR:$dst, GPR:$src),
499 "sxtb $dst, $src",
500 [(set GPR:$dst, (sext_inreg GPR:$src, i8))]>,
501 Requires<[IsThumb, HasV6]>;
502def tSXTH : TI<(ops GPR:$dst, GPR:$src),
503 "sxth $dst, $src",
504 [(set GPR:$dst, (sext_inreg GPR:$src, i16))]>,
505 Requires<[IsThumb, HasV6]>;
506
Evan Chenga8e29892007-01-19 07:51:42 +0000507
508def tUXTB : TI<(ops GPR:$dst, GPR:$src),
509 "uxtb $dst, $src",
510 [(set GPR:$dst, (and GPR:$src, 0xFF))]>,
511 Requires<[IsThumb, HasV6]>;
512def tUXTH : TI<(ops GPR:$dst, GPR:$src),
513 "uxth $dst, $src",
514 [(set GPR:$dst, (and GPR:$src, 0xFFFF))]>,
515 Requires<[IsThumb, HasV6]>;
516
517
518// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation.
519// Expanded by the scheduler into a branch sequence.
520let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler.
521 def tMOVCCr :
Evan Cheng42d712b2007-05-08 21:08:43 +0000522 PseudoInst<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc),
Evan Chenga8e29892007-01-19 07:51:42 +0000523 "@ tMOVCCr $cc",
524 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>;
525
526// tLEApcrel - Load a pc-relative address into a register without offending the
527// assembler.
Evan Chengeec041a2007-04-27 07:50:02 +0000528def tLEApcrel : TIx2<(ops GPR:$dst, i32imm:$label),
Evan Chenga8e29892007-01-19 07:51:42 +0000529 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
Evan Cheng1b201682007-05-01 20:27:19 +0000530 "${:private}PCRELL${:uid}+4))\n"),
Evan Chenge0c2b6b2007-02-01 03:04:49 +0000531 !strconcat("\tmov $dst, #PCRELV${:uid}\n",
532 "${:private}PCRELL${:uid}:\n\tadd $dst, pc")),
Evan Chenga8e29892007-01-19 07:51:42 +0000533 []>;
534
Evan Chengeec041a2007-04-27 07:50:02 +0000535def tLEApcrelJT : TIx2<(ops GPR:$dst, i32imm:$label, i32imm:$id),
Evan Chengd85ac4d2007-01-27 02:29:45 +0000536 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
537 "${:private}PCRELL${:uid}+4))\n"),
Evan Chenge0c2b6b2007-02-01 03:04:49 +0000538 !strconcat("\tmov $dst, #PCRELV${:uid}\n",
539 "${:private}PCRELL${:uid}:\n\tadd $dst, pc")),
540 []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000541
Evan Chenga8e29892007-01-19 07:51:42 +0000542//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000543// TLS Instructions
544//
545
546// __aeabi_read_tp preserves the registers r1-r3.
547let isCall = 1,
548 Defs = [R0, LR] in {
549 def tTPsoft : TIx2<(ops),
550 "bl __aeabi_read_tp",
551 [(set R0, ARMthread_pointer)]>;
552}
553
554//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000555// Non-Instruction Patterns
556//
557
558// ConstantPool, GlobalAddress
559def : ThumbPat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
560def : ThumbPat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000561
Evan Chengd85ac4d2007-01-27 02:29:45 +0000562// JumpTable
563def : ThumbPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
564 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
565
Evan Chenga8e29892007-01-19 07:51:42 +0000566// Direct calls
567def : ThumbPat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>;
568def : ThumbV5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>;
569
570// Indirect calls to ARM routines
571def : ThumbV5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>;
572
573// zextload i1 -> zextload i8
Evan Chengc38f2bc2007-01-23 22:59:13 +0000574def : ThumbPat<(zextloadi1 t_addrmode_s1:$addr),
575 (tLDRB t_addrmode_s1:$addr)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000576
Evan Chengb60c02e2007-01-26 19:13:16 +0000577// extload -> zextload
578def : ThumbPat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
579def : ThumbPat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
580def : ThumbPat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582// truncstore i1 -> truncstore i8
Evan Chengc38f2bc2007-01-23 22:59:13 +0000583def : ThumbPat<(truncstorei1 GPR:$src, t_addrmode_s1:$dst),
584 (tSTRB GPR:$src, t_addrmode_s1:$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000585
586// Large immediate handling.
587
588// Two piece imms.
589def : ThumbPat<(i32 thumb_immshifted:$src),
Evan Cheng9f6636f2007-03-19 07:48:02 +0000590 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
Evan Chenga8e29892007-01-19 07:51:42 +0000591 (thumb_immshifted_shamt imm:$src))>;
592
593def : ThumbPat<(i32 imm0_255_comp:$src),
Evan Cheng9f6636f2007-03-19 07:48:02 +0000594 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;