blob: cb6cad3e6348c293ad0be01fe3da6c3413a2c774 [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson0a5372e2009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson718cb662007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman62c939d2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greeneb87bc952009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneree9eb412010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greene5b901322010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Cheng0488db92007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greeneb87bc952009-11-12 20:55:29 +000037
38#include <limits>
39
Brian Gaeked0fde302003-11-11 22:41:34 +000040using namespace llvm;
41
Chris Lattner705e07f2009-08-23 03:41:05 +000042static cl::opt<bool>
43NoFusing("disable-spill-fusing",
44 cl::desc("Disable fusing of spill code into instructions"));
45static cl::opt<bool>
46PrintFailedFusing("print-failed-fuse-candidates",
47 cl::desc("Print instructions that the allocator wants to"
48 " fuse, but the X86 backend currently can't"),
49 cl::Hidden);
50static cl::opt<bool>
51ReMatPICStubLoad("remat-pic-stub-load",
52 cl::desc("Re-materialize load from stub in PIC mode"),
53 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000054
Evan Chengaa3c1412006-05-30 21:45:53 +000055X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000056 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000057 TM(tm), RI(tm, *this) {
Owen Anderson43dbe052008-01-07 01:35:02 +000058 SmallVector<unsigned,16> AmbEntries;
59 static const unsigned OpTbl2Addr[][2] = {
60 { X86::ADC32ri, X86::ADC32mi },
61 { X86::ADC32ri8, X86::ADC32mi8 },
62 { X86::ADC32rr, X86::ADC32mr },
63 { X86::ADC64ri32, X86::ADC64mi32 },
64 { X86::ADC64ri8, X86::ADC64mi8 },
65 { X86::ADC64rr, X86::ADC64mr },
66 { X86::ADD16ri, X86::ADD16mi },
67 { X86::ADD16ri8, X86::ADD16mi8 },
68 { X86::ADD16rr, X86::ADD16mr },
69 { X86::ADD32ri, X86::ADD32mi },
70 { X86::ADD32ri8, X86::ADD32mi8 },
71 { X86::ADD32rr, X86::ADD32mr },
72 { X86::ADD64ri32, X86::ADD64mi32 },
73 { X86::ADD64ri8, X86::ADD64mi8 },
74 { X86::ADD64rr, X86::ADD64mr },
75 { X86::ADD8ri, X86::ADD8mi },
76 { X86::ADD8rr, X86::ADD8mr },
77 { X86::AND16ri, X86::AND16mi },
78 { X86::AND16ri8, X86::AND16mi8 },
79 { X86::AND16rr, X86::AND16mr },
80 { X86::AND32ri, X86::AND32mi },
81 { X86::AND32ri8, X86::AND32mi8 },
82 { X86::AND32rr, X86::AND32mr },
83 { X86::AND64ri32, X86::AND64mi32 },
84 { X86::AND64ri8, X86::AND64mi8 },
85 { X86::AND64rr, X86::AND64mr },
86 { X86::AND8ri, X86::AND8mi },
87 { X86::AND8rr, X86::AND8mr },
88 { X86::DEC16r, X86::DEC16m },
89 { X86::DEC32r, X86::DEC32m },
90 { X86::DEC64_16r, X86::DEC64_16m },
91 { X86::DEC64_32r, X86::DEC64_32m },
92 { X86::DEC64r, X86::DEC64m },
93 { X86::DEC8r, X86::DEC8m },
94 { X86::INC16r, X86::INC16m },
95 { X86::INC32r, X86::INC32m },
96 { X86::INC64_16r, X86::INC64_16m },
97 { X86::INC64_32r, X86::INC64_32m },
98 { X86::INC64r, X86::INC64m },
99 { X86::INC8r, X86::INC8m },
100 { X86::NEG16r, X86::NEG16m },
101 { X86::NEG32r, X86::NEG32m },
102 { X86::NEG64r, X86::NEG64m },
103 { X86::NEG8r, X86::NEG8m },
104 { X86::NOT16r, X86::NOT16m },
105 { X86::NOT32r, X86::NOT32m },
106 { X86::NOT64r, X86::NOT64m },
107 { X86::NOT8r, X86::NOT8m },
108 { X86::OR16ri, X86::OR16mi },
109 { X86::OR16ri8, X86::OR16mi8 },
110 { X86::OR16rr, X86::OR16mr },
111 { X86::OR32ri, X86::OR32mi },
112 { X86::OR32ri8, X86::OR32mi8 },
113 { X86::OR32rr, X86::OR32mr },
114 { X86::OR64ri32, X86::OR64mi32 },
115 { X86::OR64ri8, X86::OR64mi8 },
116 { X86::OR64rr, X86::OR64mr },
117 { X86::OR8ri, X86::OR8mi },
118 { X86::OR8rr, X86::OR8mr },
119 { X86::ROL16r1, X86::ROL16m1 },
120 { X86::ROL16rCL, X86::ROL16mCL },
121 { X86::ROL16ri, X86::ROL16mi },
122 { X86::ROL32r1, X86::ROL32m1 },
123 { X86::ROL32rCL, X86::ROL32mCL },
124 { X86::ROL32ri, X86::ROL32mi },
125 { X86::ROL64r1, X86::ROL64m1 },
126 { X86::ROL64rCL, X86::ROL64mCL },
127 { X86::ROL64ri, X86::ROL64mi },
128 { X86::ROL8r1, X86::ROL8m1 },
129 { X86::ROL8rCL, X86::ROL8mCL },
130 { X86::ROL8ri, X86::ROL8mi },
131 { X86::ROR16r1, X86::ROR16m1 },
132 { X86::ROR16rCL, X86::ROR16mCL },
133 { X86::ROR16ri, X86::ROR16mi },
134 { X86::ROR32r1, X86::ROR32m1 },
135 { X86::ROR32rCL, X86::ROR32mCL },
136 { X86::ROR32ri, X86::ROR32mi },
137 { X86::ROR64r1, X86::ROR64m1 },
138 { X86::ROR64rCL, X86::ROR64mCL },
139 { X86::ROR64ri, X86::ROR64mi },
140 { X86::ROR8r1, X86::ROR8m1 },
141 { X86::ROR8rCL, X86::ROR8mCL },
142 { X86::ROR8ri, X86::ROR8mi },
143 { X86::SAR16r1, X86::SAR16m1 },
144 { X86::SAR16rCL, X86::SAR16mCL },
145 { X86::SAR16ri, X86::SAR16mi },
146 { X86::SAR32r1, X86::SAR32m1 },
147 { X86::SAR32rCL, X86::SAR32mCL },
148 { X86::SAR32ri, X86::SAR32mi },
149 { X86::SAR64r1, X86::SAR64m1 },
150 { X86::SAR64rCL, X86::SAR64mCL },
151 { X86::SAR64ri, X86::SAR64mi },
152 { X86::SAR8r1, X86::SAR8m1 },
153 { X86::SAR8rCL, X86::SAR8mCL },
154 { X86::SAR8ri, X86::SAR8mi },
155 { X86::SBB32ri, X86::SBB32mi },
156 { X86::SBB32ri8, X86::SBB32mi8 },
157 { X86::SBB32rr, X86::SBB32mr },
158 { X86::SBB64ri32, X86::SBB64mi32 },
159 { X86::SBB64ri8, X86::SBB64mi8 },
160 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000161 { X86::SHL16rCL, X86::SHL16mCL },
162 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000163 { X86::SHL32rCL, X86::SHL32mCL },
164 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000165 { X86::SHL64rCL, X86::SHL64mCL },
166 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000167 { X86::SHL8rCL, X86::SHL8mCL },
168 { X86::SHL8ri, X86::SHL8mi },
169 { X86::SHLD16rrCL, X86::SHLD16mrCL },
170 { X86::SHLD16rri8, X86::SHLD16mri8 },
171 { X86::SHLD32rrCL, X86::SHLD32mrCL },
172 { X86::SHLD32rri8, X86::SHLD32mri8 },
173 { X86::SHLD64rrCL, X86::SHLD64mrCL },
174 { X86::SHLD64rri8, X86::SHLD64mri8 },
175 { X86::SHR16r1, X86::SHR16m1 },
176 { X86::SHR16rCL, X86::SHR16mCL },
177 { X86::SHR16ri, X86::SHR16mi },
178 { X86::SHR32r1, X86::SHR32m1 },
179 { X86::SHR32rCL, X86::SHR32mCL },
180 { X86::SHR32ri, X86::SHR32mi },
181 { X86::SHR64r1, X86::SHR64m1 },
182 { X86::SHR64rCL, X86::SHR64mCL },
183 { X86::SHR64ri, X86::SHR64mi },
184 { X86::SHR8r1, X86::SHR8m1 },
185 { X86::SHR8rCL, X86::SHR8mCL },
186 { X86::SHR8ri, X86::SHR8mi },
187 { X86::SHRD16rrCL, X86::SHRD16mrCL },
188 { X86::SHRD16rri8, X86::SHRD16mri8 },
189 { X86::SHRD32rrCL, X86::SHRD32mrCL },
190 { X86::SHRD32rri8, X86::SHRD32mri8 },
191 { X86::SHRD64rrCL, X86::SHRD64mrCL },
192 { X86::SHRD64rri8, X86::SHRD64mri8 },
193 { X86::SUB16ri, X86::SUB16mi },
194 { X86::SUB16ri8, X86::SUB16mi8 },
195 { X86::SUB16rr, X86::SUB16mr },
196 { X86::SUB32ri, X86::SUB32mi },
197 { X86::SUB32ri8, X86::SUB32mi8 },
198 { X86::SUB32rr, X86::SUB32mr },
199 { X86::SUB64ri32, X86::SUB64mi32 },
200 { X86::SUB64ri8, X86::SUB64mi8 },
201 { X86::SUB64rr, X86::SUB64mr },
202 { X86::SUB8ri, X86::SUB8mi },
203 { X86::SUB8rr, X86::SUB8mr },
204 { X86::XOR16ri, X86::XOR16mi },
205 { X86::XOR16ri8, X86::XOR16mi8 },
206 { X86::XOR16rr, X86::XOR16mr },
207 { X86::XOR32ri, X86::XOR32mi },
208 { X86::XOR32ri8, X86::XOR32mi8 },
209 { X86::XOR32rr, X86::XOR32mr },
210 { X86::XOR64ri32, X86::XOR64mi32 },
211 { X86::XOR64ri8, X86::XOR64mi8 },
212 { X86::XOR64rr, X86::XOR64mr },
213 { X86::XOR8ri, X86::XOR8mi },
214 { X86::XOR8rr, X86::XOR8mr }
215 };
216
217 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
218 unsigned RegOp = OpTbl2Addr[i][0];
219 unsigned MemOp = OpTbl2Addr[i][1];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000220 if (!RegOp2MemOpTable2Addr.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000221 std::make_pair(MemOp,0))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000222 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000223 // Index 0, folded load and store, no alignment requirement.
224 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Owen Anderson43dbe052008-01-07 01:35:02 +0000225 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000226 std::make_pair(RegOp,
227 AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000228 AmbEntries.push_back(MemOp);
229 }
230
231 // If the third value is 1, then it's folding either a load or a store.
Evan Chengf9b36f02009-07-15 06:10:07 +0000232 static const unsigned OpTbl0[][4] = {
233 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
234 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
235 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
236 { X86::CALL32r, X86::CALL32m, 1, 0 },
237 { X86::CALL64r, X86::CALL64m, 1, 0 },
238 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
239 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
240 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
241 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
242 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
243 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
244 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
245 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
246 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
247 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
248 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
249 { X86::DIV16r, X86::DIV16m, 1, 0 },
250 { X86::DIV32r, X86::DIV32m, 1, 0 },
251 { X86::DIV64r, X86::DIV64m, 1, 0 },
252 { X86::DIV8r, X86::DIV8m, 1, 0 },
253 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
254 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
255 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
256 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
257 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
258 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
259 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
260 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
261 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
262 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
263 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
264 { X86::JMP32r, X86::JMP32m, 1, 0 },
265 { X86::JMP64r, X86::JMP64m, 1, 0 },
266 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
267 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
268 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
269 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000270 { X86::MOV32rr_TC, X86::MOV32mr_TC, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000271 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
272 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
273 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
274 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
275 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
276 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
277 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
278 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
279 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
280 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000281 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
282 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000283 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
284 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
285 { X86::MUL16r, X86::MUL16m, 1, 0 },
286 { X86::MUL32r, X86::MUL32m, 1, 0 },
287 { X86::MUL64r, X86::MUL64m, 1, 0 },
288 { X86::MUL8r, X86::MUL8m, 1, 0 },
289 { X86::SETAEr, X86::SETAEm, 0, 0 },
290 { X86::SETAr, X86::SETAm, 0, 0 },
291 { X86::SETBEr, X86::SETBEm, 0, 0 },
292 { X86::SETBr, X86::SETBm, 0, 0 },
293 { X86::SETEr, X86::SETEm, 0, 0 },
294 { X86::SETGEr, X86::SETGEm, 0, 0 },
295 { X86::SETGr, X86::SETGm, 0, 0 },
296 { X86::SETLEr, X86::SETLEm, 0, 0 },
297 { X86::SETLr, X86::SETLm, 0, 0 },
298 { X86::SETNEr, X86::SETNEm, 0, 0 },
299 { X86::SETNOr, X86::SETNOm, 0, 0 },
300 { X86::SETNPr, X86::SETNPm, 0, 0 },
301 { X86::SETNSr, X86::SETNSm, 0, 0 },
302 { X86::SETOr, X86::SETOm, 0, 0 },
303 { X86::SETPr, X86::SETPm, 0, 0 },
304 { X86::SETSr, X86::SETSm, 0, 0 },
305 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000306 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000307 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
308 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
309 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
310 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000311 };
312
313 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
314 unsigned RegOp = OpTbl0[i][0];
315 unsigned MemOp = OpTbl0[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000316 unsigned Align = OpTbl0[i][3];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000317 if (!RegOp2MemOpTable0.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000318 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000319 assert(false && "Duplicated entries?");
320 unsigned FoldedLoad = OpTbl0[i][2];
321 // Index 0, folded load or store.
322 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
323 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
324 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000325 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000326 AmbEntries.push_back(MemOp);
327 }
328
Evan Chengf9b36f02009-07-15 06:10:07 +0000329 static const unsigned OpTbl1[][3] = {
330 { X86::CMP16rr, X86::CMP16rm, 0 },
331 { X86::CMP32rr, X86::CMP32rm, 0 },
332 { X86::CMP64rr, X86::CMP64rm, 0 },
333 { X86::CMP8rr, X86::CMP8rm, 0 },
334 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
335 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
336 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
337 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
338 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
339 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
340 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
341 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
342 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
343 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
344 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
345 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
346 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
347 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
348 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
349 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
350 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
351 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
352 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
353 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
354 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
355 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
356 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
357 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
358 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
359 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
360 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
361 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
362 { X86::Int_CVTSD2SI64rr,X86::Int_CVTSD2SI64rm, 0 },
363 { X86::Int_CVTSD2SIrr, X86::Int_CVTSD2SIrm, 0 },
364 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
365 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
366 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
367 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
368 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
369 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
370 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
371 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
372 { X86::Int_CVTTPD2DQrr, X86::Int_CVTTPD2DQrm, 16 },
373 { X86::Int_CVTTPS2DQrr, X86::Int_CVTTPS2DQrm, 16 },
374 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
375 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
376 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
377 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
378 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
379 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
380 { X86::MOV16rr, X86::MOV16rm, 0 },
381 { X86::MOV32rr, X86::MOV32rm, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000382 { X86::MOV32rr_TC, X86::MOV32rm_TC, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000383 { X86::MOV64rr, X86::MOV64rm, 0 },
384 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
385 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
386 { X86::MOV8rr, X86::MOV8rm, 0 },
387 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
388 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
389 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
390 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
391 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
392 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000393 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
394 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000395 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
396 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
397 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
398 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
399 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
400 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
401 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng94da7212010-01-21 00:55:14 +0000402 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000403 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
404 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
405 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
406 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
407 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
408 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
409 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
410 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
411 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
412 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
413 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
414 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
415 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
416 { X86::RCPPSr, X86::RCPPSm, 16 },
417 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
418 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
419 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
420 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
421 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
422 { X86::SQRTPDr, X86::SQRTPDm, 16 },
423 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
424 { X86::SQRTPSr, X86::SQRTPSm, 16 },
425 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
426 { X86::SQRTSDr, X86::SQRTSDm, 0 },
427 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
428 { X86::SQRTSSr, X86::SQRTSSm, 0 },
429 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
430 { X86::TEST16rr, X86::TEST16rm, 0 },
431 { X86::TEST32rr, X86::TEST32rm, 0 },
432 { X86::TEST64rr, X86::TEST64rm, 0 },
433 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000434 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chengf9b36f02009-07-15 06:10:07 +0000435 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
436 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000437 };
438
439 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
440 unsigned RegOp = OpTbl1[i][0];
441 unsigned MemOp = OpTbl1[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000442 unsigned Align = OpTbl1[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000443 if (!RegOp2MemOpTable1.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000444 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000445 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000446 // Index 1, folded load
447 unsigned AuxInfo = 1 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000448 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr)
449 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000450 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000451 AmbEntries.push_back(MemOp);
452 }
453
Evan Chengf9b36f02009-07-15 06:10:07 +0000454 static const unsigned OpTbl2[][3] = {
455 { X86::ADC32rr, X86::ADC32rm, 0 },
456 { X86::ADC64rr, X86::ADC64rm, 0 },
457 { X86::ADD16rr, X86::ADD16rm, 0 },
458 { X86::ADD32rr, X86::ADD32rm, 0 },
459 { X86::ADD64rr, X86::ADD64rm, 0 },
460 { X86::ADD8rr, X86::ADD8rm, 0 },
461 { X86::ADDPDrr, X86::ADDPDrm, 16 },
462 { X86::ADDPSrr, X86::ADDPSrm, 16 },
463 { X86::ADDSDrr, X86::ADDSDrm, 0 },
464 { X86::ADDSSrr, X86::ADDSSrm, 0 },
465 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
466 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
467 { X86::AND16rr, X86::AND16rm, 0 },
468 { X86::AND32rr, X86::AND32rm, 0 },
469 { X86::AND64rr, X86::AND64rm, 0 },
470 { X86::AND8rr, X86::AND8rm, 0 },
471 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
472 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
473 { X86::ANDPDrr, X86::ANDPDrm, 16 },
474 { X86::ANDPSrr, X86::ANDPSrm, 16 },
475 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
476 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
477 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
478 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
479 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
480 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
481 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
482 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
483 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
484 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
485 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
486 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
487 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
488 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
489 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
490 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
491 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
492 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
493 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
494 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
495 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
496 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
497 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
498 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
499 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
500 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
501 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
502 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
503 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
504 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
505 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
506 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
507 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
508 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
509 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
510 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
511 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
512 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
513 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
514 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
515 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
516 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
517 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
518 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
519 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
520 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
521 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
522 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
523 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
524 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
525 { X86::CMPSDrr, X86::CMPSDrm, 0 },
526 { X86::CMPSSrr, X86::CMPSSrm, 0 },
527 { X86::DIVPDrr, X86::DIVPDrm, 16 },
528 { X86::DIVPSrr, X86::DIVPSrm, 16 },
529 { X86::DIVSDrr, X86::DIVSDrm, 0 },
530 { X86::DIVSSrr, X86::DIVSSrm, 0 },
531 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
532 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
533 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
534 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
535 { X86::FsORPDrr, X86::FsORPDrm, 16 },
536 { X86::FsORPSrr, X86::FsORPSrm, 16 },
537 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
538 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
539 { X86::HADDPDrr, X86::HADDPDrm, 16 },
540 { X86::HADDPSrr, X86::HADDPSrm, 16 },
541 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
542 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
543 { X86::IMUL16rr, X86::IMUL16rm, 0 },
544 { X86::IMUL32rr, X86::IMUL32rm, 0 },
545 { X86::IMUL64rr, X86::IMUL64rm, 0 },
546 { X86::MAXPDrr, X86::MAXPDrm, 16 },
547 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
548 { X86::MAXPSrr, X86::MAXPSrm, 16 },
549 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
550 { X86::MAXSDrr, X86::MAXSDrm, 0 },
551 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
552 { X86::MAXSSrr, X86::MAXSSrm, 0 },
553 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
554 { X86::MINPDrr, X86::MINPDrm, 16 },
555 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
556 { X86::MINPSrr, X86::MINPSrm, 16 },
557 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
558 { X86::MINSDrr, X86::MINSDrm, 0 },
559 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
560 { X86::MINSSrr, X86::MINSSrm, 0 },
561 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
562 { X86::MULPDrr, X86::MULPDrm, 16 },
563 { X86::MULPSrr, X86::MULPSrm, 16 },
564 { X86::MULSDrr, X86::MULSDrm, 0 },
565 { X86::MULSSrr, X86::MULSSrm, 0 },
566 { X86::OR16rr, X86::OR16rm, 0 },
567 { X86::OR32rr, X86::OR32rm, 0 },
568 { X86::OR64rr, X86::OR64rm, 0 },
569 { X86::OR8rr, X86::OR8rm, 0 },
570 { X86::ORPDrr, X86::ORPDrm, 16 },
571 { X86::ORPSrr, X86::ORPSrm, 16 },
572 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
573 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
574 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
575 { X86::PADDBrr, X86::PADDBrm, 16 },
576 { X86::PADDDrr, X86::PADDDrm, 16 },
577 { X86::PADDQrr, X86::PADDQrm, 16 },
578 { X86::PADDSBrr, X86::PADDSBrm, 16 },
579 { X86::PADDSWrr, X86::PADDSWrm, 16 },
580 { X86::PADDWrr, X86::PADDWrm, 16 },
581 { X86::PANDNrr, X86::PANDNrm, 16 },
582 { X86::PANDrr, X86::PANDrm, 16 },
583 { X86::PAVGBrr, X86::PAVGBrm, 16 },
584 { X86::PAVGWrr, X86::PAVGWrm, 16 },
585 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
586 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
587 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
588 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
589 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
590 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
591 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
592 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
593 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
594 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
595 { X86::PMINSWrr, X86::PMINSWrm, 16 },
596 { X86::PMINUBrr, X86::PMINUBrm, 16 },
597 { X86::PMULDQrr, X86::PMULDQrm, 16 },
598 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
599 { X86::PMULHWrr, X86::PMULHWrm, 16 },
600 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000601 { X86::PMULLWrr, X86::PMULLWrm, 16 },
602 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
603 { X86::PORrr, X86::PORrm, 16 },
604 { X86::PSADBWrr, X86::PSADBWrm, 16 },
605 { X86::PSLLDrr, X86::PSLLDrm, 16 },
606 { X86::PSLLQrr, X86::PSLLQrm, 16 },
607 { X86::PSLLWrr, X86::PSLLWrm, 16 },
608 { X86::PSRADrr, X86::PSRADrm, 16 },
609 { X86::PSRAWrr, X86::PSRAWrm, 16 },
610 { X86::PSRLDrr, X86::PSRLDrm, 16 },
611 { X86::PSRLQrr, X86::PSRLQrm, 16 },
612 { X86::PSRLWrr, X86::PSRLWrm, 16 },
613 { X86::PSUBBrr, X86::PSUBBrm, 16 },
614 { X86::PSUBDrr, X86::PSUBDrm, 16 },
615 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
616 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
617 { X86::PSUBWrr, X86::PSUBWrm, 16 },
618 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
619 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
620 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
621 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
622 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
623 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
624 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
625 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
626 { X86::PXORrr, X86::PXORrm, 16 },
627 { X86::SBB32rr, X86::SBB32rm, 0 },
628 { X86::SBB64rr, X86::SBB64rm, 0 },
629 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
630 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
631 { X86::SUB16rr, X86::SUB16rm, 0 },
632 { X86::SUB32rr, X86::SUB32rm, 0 },
633 { X86::SUB64rr, X86::SUB64rm, 0 },
634 { X86::SUB8rr, X86::SUB8rm, 0 },
635 { X86::SUBPDrr, X86::SUBPDrm, 16 },
636 { X86::SUBPSrr, X86::SUBPSrm, 16 },
637 { X86::SUBSDrr, X86::SUBSDrm, 0 },
638 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000639 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chengf9b36f02009-07-15 06:10:07 +0000640 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
641 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
642 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
643 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
644 { X86::XOR16rr, X86::XOR16rm, 0 },
645 { X86::XOR32rr, X86::XOR32rm, 0 },
646 { X86::XOR64rr, X86::XOR64rm, 0 },
647 { X86::XOR8rr, X86::XOR8rm, 0 },
648 { X86::XORPDrr, X86::XORPDrm, 16 },
649 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000650 };
651
652 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
653 unsigned RegOp = OpTbl2[i][0];
654 unsigned MemOp = OpTbl2[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000655 unsigned Align = OpTbl2[i][2];
Dan Gohman6b345ee2008-07-07 17:46:23 +0000656 if (!RegOp2MemOpTable2.insert(std::make_pair((unsigned*)RegOp,
Evan Chengf9b36f02009-07-15 06:10:07 +0000657 std::make_pair(MemOp,Align))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000658 assert(false && "Duplicated entries?");
Evan Chengf9b36f02009-07-15 06:10:07 +0000659 // Index 2, folded load
660 unsigned AuxInfo = 2 | (1 << 4);
Owen Anderson43dbe052008-01-07 01:35:02 +0000661 if (!MemOp2RegOpTable.insert(std::make_pair((unsigned*)MemOp,
Dan Gohman6b345ee2008-07-07 17:46:23 +0000662 std::make_pair(RegOp, AuxInfo))).second)
Owen Anderson43dbe052008-01-07 01:35:02 +0000663 AmbEntries.push_back(MemOp);
664 }
665
666 // Remove ambiguous entries.
667 assert(AmbEntries.empty() && "Duplicated entries in unfolding maps?");
Chris Lattner72614082002-10-25 22:55:53 +0000668}
669
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000670bool X86InstrInfo::isMoveInstr(const MachineInstr& MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +0000671 unsigned &SrcReg, unsigned &DstReg,
672 unsigned &SrcSubIdx, unsigned &DstSubIdx) const {
Chris Lattner07f7cc32008-03-11 19:28:17 +0000673 switch (MI.getOpcode()) {
674 default:
675 return false;
676 case X86::MOV8rr:
Bill Wendling18247732009-04-17 22:40:38 +0000677 case X86::MOV8rr_NOREX:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000678 case X86::MOV16rr:
679 case X86::MOV32rr:
680 case X86::MOV64rr:
Evan Chengf48ef032010-03-14 03:48:46 +0000681 case X86::MOV32rr_TC:
682 case X86::MOV64rr_TC:
Chris Lattner1d386772008-03-11 19:30:09 +0000683
684 // FP Stack register class copies
685 case X86::MOV_Fp3232: case X86::MOV_Fp6464: case X86::MOV_Fp8080:
686 case X86::MOV_Fp3264: case X86::MOV_Fp3280:
687 case X86::MOV_Fp6432: case X86::MOV_Fp8032:
Dan Gohman874cada2010-02-28 00:17:42 +0000688
689 // Note that MOVSSrr and MOVSDrr are not considered copies. FR32 and FR64
690 // copies are done with FsMOVAPSrr and FsMOVAPDrr.
691
Chris Lattner07f7cc32008-03-11 19:28:17 +0000692 case X86::FsMOVAPSrr:
693 case X86::FsMOVAPDrr:
694 case X86::MOVAPSrr:
695 case X86::MOVAPDrr:
Dan Gohman54462742009-01-09 02:40:34 +0000696 case X86::MOVDQArr:
Chris Lattner07f7cc32008-03-11 19:28:17 +0000697 case X86::MMX_MOVQ64rr:
698 assert(MI.getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +0000699 MI.getOperand(0).isReg() &&
700 MI.getOperand(1).isReg() &&
Chris Lattner07f7cc32008-03-11 19:28:17 +0000701 "invalid register-register move instruction");
Evan Cheng04ee5a12009-01-20 19:12:24 +0000702 SrcReg = MI.getOperand(1).getReg();
703 DstReg = MI.getOperand(0).getReg();
704 SrcSubIdx = MI.getOperand(1).getSubReg();
705 DstSubIdx = MI.getOperand(0).getSubReg();
Chris Lattner07f7cc32008-03-11 19:28:17 +0000706 return true;
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000707 }
Alkis Evlogimenos5e300022003-12-28 17:35:08 +0000708}
Alkis Evlogimenos36f506e2004-07-31 09:38:47 +0000709
Evan Chenga5a81d72010-01-12 00:09:37 +0000710bool
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000711X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
712 unsigned &SrcReg, unsigned &DstReg,
713 unsigned &SubIdx) const {
Evan Chenga5a81d72010-01-12 00:09:37 +0000714 switch (MI.getOpcode()) {
715 default: break;
716 case X86::MOVSX16rr8:
717 case X86::MOVZX16rr8:
718 case X86::MOVSX32rr8:
719 case X86::MOVZX32rr8:
720 case X86::MOVSX64rr8:
721 case X86::MOVZX64rr8:
Evan Cheng57d1d932010-01-13 08:01:32 +0000722 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
723 // It's not always legal to reference the low 8-bit of the larger
724 // register in 32-bit mode.
725 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000726 case X86::MOVSX32rr16:
727 case X86::MOVZX32rr16:
728 case X86::MOVSX64rr16:
729 case X86::MOVZX64rr16:
730 case X86::MOVSX64rr32:
731 case X86::MOVZX64rr32: {
732 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
733 // Be conservative.
734 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000735 SrcReg = MI.getOperand(1).getReg();
736 DstReg = MI.getOperand(0).getReg();
Evan Chenga5a81d72010-01-12 00:09:37 +0000737 switch (MI.getOpcode()) {
738 default:
739 llvm_unreachable(0);
740 break;
741 case X86::MOVSX16rr8:
742 case X86::MOVZX16rr8:
743 case X86::MOVSX32rr8:
744 case X86::MOVZX32rr8:
745 case X86::MOVSX64rr8:
746 case X86::MOVZX64rr8:
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000747 SubIdx = 1;
Evan Chenga5a81d72010-01-12 00:09:37 +0000748 break;
749 case X86::MOVSX32rr16:
750 case X86::MOVZX32rr16:
751 case X86::MOVSX64rr16:
752 case X86::MOVZX64rr16:
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000753 SubIdx = 3;
Evan Chenga5a81d72010-01-12 00:09:37 +0000754 break;
755 case X86::MOVSX64rr32:
756 case X86::MOVZX64rr32:
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000757 SubIdx = 4;
Evan Chenga5a81d72010-01-12 00:09:37 +0000758 break;
759 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000760 return true;
Evan Chenga5a81d72010-01-12 00:09:37 +0000761 }
762 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000763 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000764}
765
David Greeneb87bc952009-11-12 20:55:29 +0000766/// isFrameOperand - Return true and the FrameIndex if the specified
767/// operand and follow operands form a reference to the stack frame.
768bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
769 int &FrameIndex) const {
770 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
771 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
772 MI->getOperand(Op+1).getImm() == 1 &&
773 MI->getOperand(Op+2).getReg() == 0 &&
774 MI->getOperand(Op+3).getImm() == 0) {
775 FrameIndex = MI->getOperand(Op).getIndex();
776 return true;
777 }
778 return false;
779}
780
David Greenedda39782009-11-13 00:29:53 +0000781static bool isFrameLoadOpcode(int Opcode) {
782 switch (Opcode) {
Chris Lattner40839602006-02-02 20:12:32 +0000783 default: break;
784 case X86::MOV8rm:
785 case X86::MOV16rm:
786 case X86::MOV32rm:
Evan Cheng25ab6902006-09-08 06:48:29 +0000787 case X86::MOV64rm:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000788 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000789 case X86::MOVSSrm:
790 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000791 case X86::MOVAPSrm:
792 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000793 case X86::MOVDQArm:
Bill Wendling823efee2007-04-03 06:00:37 +0000794 case X86::MMX_MOVD64rm:
795 case X86::MMX_MOVQ64rm:
David Greenedda39782009-11-13 00:29:53 +0000796 return true;
797 break;
798 }
799 return false;
800}
801
802static bool isFrameStoreOpcode(int Opcode) {
803 switch (Opcode) {
804 default: break;
805 case X86::MOV8mr:
806 case X86::MOV16mr:
807 case X86::MOV32mr:
808 case X86::MOV64mr:
809 case X86::ST_FpP64m:
810 case X86::MOVSSmr:
811 case X86::MOVSDmr:
812 case X86::MOVAPSmr:
813 case X86::MOVAPDmr:
814 case X86::MOVDQAmr:
815 case X86::MMX_MOVD64mr:
816 case X86::MMX_MOVQ64mr:
817 case X86::MMX_MOVNTQmr:
818 return true;
819 }
820 return false;
821}
822
823unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
824 int &FrameIndex) const {
825 if (isFrameLoadOpcode(MI->getOpcode()))
826 if (isFrameOperand(MI, 1, FrameIndex))
Chris Lattner40839602006-02-02 20:12:32 +0000827 return MI->getOperand(0).getReg();
David Greenedda39782009-11-13 00:29:53 +0000828 return 0;
829}
830
831unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
832 int &FrameIndex) const {
833 if (isFrameLoadOpcode(MI->getOpcode())) {
834 unsigned Reg;
835 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
836 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000837 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000838 const MachineMemOperand *Dummy;
839 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000840 }
841 return 0;
842}
843
David Greeneb87bc952009-11-12 20:55:29 +0000844bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000845 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000846 int &FrameIndex) const {
847 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
848 oe = MI->memoperands_end();
849 o != oe;
850 ++o) {
851 if ((*o)->isLoad() && (*o)->getValue())
852 if (const FixedStackPseudoSourceValue *Value =
853 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
854 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000855 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000856 return true;
857 }
858 }
859 return false;
860}
861
Dan Gohmancbad42c2008-11-18 19:49:32 +0000862unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000863 int &FrameIndex) const {
David Greenedda39782009-11-13 00:29:53 +0000864 if (isFrameStoreOpcode(MI->getOpcode()))
865 if (isFrameOperand(MI, 0, FrameIndex))
Rafael Espindolab449a682009-03-28 17:03:24 +0000866 return MI->getOperand(X86AddrNumOperands).getReg();
David Greenedda39782009-11-13 00:29:53 +0000867 return 0;
868}
869
870unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
871 int &FrameIndex) const {
872 if (isFrameStoreOpcode(MI->getOpcode())) {
873 unsigned Reg;
874 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
875 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000876 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000877 const MachineMemOperand *Dummy;
878 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000879 }
880 return 0;
881}
882
David Greeneb87bc952009-11-12 20:55:29 +0000883bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000884 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000885 int &FrameIndex) const {
886 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
887 oe = MI->memoperands_end();
888 o != oe;
889 ++o) {
890 if ((*o)->isStore() && (*o)->getValue())
891 if (const FixedStackPseudoSourceValue *Value =
892 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
893 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000894 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000895 return true;
896 }
897 }
898 return false;
899}
900
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000901/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
902/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000903static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000904 bool isPICBase = false;
905 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
906 E = MRI.def_end(); I != E; ++I) {
907 MachineInstr *DefMI = I.getOperand().getParent();
908 if (DefMI->getOpcode() != X86::MOVPC32r)
909 return false;
910 assert(!isPICBase && "More than one PIC base?");
911 isPICBase = true;
912 }
913 return isPICBase;
914}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000915
Bill Wendling9f8fea32008-05-12 20:54:26 +0000916bool
Dan Gohman3731bc02009-10-10 00:34:18 +0000917X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
918 AliasAnalysis *AA) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000919 switch (MI->getOpcode()) {
920 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000921 case X86::MOV8rm:
922 case X86::MOV16rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000923 case X86::MOV32rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000924 case X86::MOV64rm:
925 case X86::LD_Fp64m:
926 case X86::MOVSSrm:
927 case X86::MOVSDrm:
928 case X86::MOVAPSrm:
Evan Cheng600c0432009-11-16 21:56:03 +0000929 case X86::MOVUPSrm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000930 case X86::MOVUPSrm_Int:
Evan Chenge771ebd2008-03-27 01:41:09 +0000931 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000932 case X86::MOVDQArm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000933 case X86::MMX_MOVD64rm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000934 case X86::MMX_MOVQ64rm:
935 case X86::FsMOVAPSrm:
936 case X86::FsMOVAPDrm: {
Evan Chenge771ebd2008-03-27 01:41:09 +0000937 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000938 if (MI->getOperand(1).isReg() &&
939 MI->getOperand(2).isImm() &&
940 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman3731bc02009-10-10 00:34:18 +0000941 MI->isInvariantLoad(AA)) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000942 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattner18c59872009-06-27 04:16:01 +0000943 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Chenge771ebd2008-03-27 01:41:09 +0000944 return true;
945 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000946 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000947 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000948 const MachineFunction &MF = *MI->getParent()->getParent();
949 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000950 bool isPICBase = false;
951 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
952 E = MRI.def_end(); I != E; ++I) {
953 MachineInstr *DefMI = I.getOperand().getParent();
954 if (DefMI->getOpcode() != X86::MOVPC32r)
955 return false;
956 assert(!isPICBase && "More than one PIC base?");
957 isPICBase = true;
958 }
959 return isPICBase;
960 }
961 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000962 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000963
964 case X86::LEA32r:
965 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000966 if (MI->getOperand(2).isImm() &&
967 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
968 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000969 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000970 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000971 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000972 unsigned BaseReg = MI->getOperand(1).getReg();
973 if (BaseReg == 0)
974 return true;
975 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000976 const MachineFunction &MF = *MI->getParent()->getParent();
977 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000978 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000979 }
980 return false;
981 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000982 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000983
Dan Gohmand45eddd2007-06-26 00:48:07 +0000984 // All other instructions marked M_REMATERIALIZABLE are always trivially
985 // rematerializable.
986 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000987}
988
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000989/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
990/// would clobber the EFLAGS condition register. Note the result may be
991/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman1b1764b2009-10-14 00:08:59 +0000992/// a few instructions in each direction it assumes it's not safe.
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000993static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
994 MachineBasicBlock::iterator I) {
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000995 MachineBasicBlock::iterator E = MBB.end();
996
Dan Gohman3afda6e2008-10-21 03:24:31 +0000997 // It's always safe to clobber EFLAGS at the end of a block.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000998 if (I == E)
Dan Gohman3afda6e2008-10-21 03:24:31 +0000999 return true;
1000
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001001 // For compile time consideration, if we are not able to determine the
Dan Gohman1b1764b2009-10-14 00:08:59 +00001002 // safety after visiting 4 instructions in each direction, we will assume
1003 // it's not safe.
1004 MachineBasicBlock::iterator Iter = I;
1005 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001006 bool SeenDef = false;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001007 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1008 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001009 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001010 continue;
1011 if (MO.getReg() == X86::EFLAGS) {
1012 if (MO.isUse())
1013 return false;
1014 SeenDef = true;
1015 }
1016 }
1017
1018 if (SeenDef)
1019 // This instruction defines EFLAGS, no need to look any further.
1020 return true;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001021 ++Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001022 // Skip over DBG_VALUE.
1023 while (Iter != E && Iter->isDebugValue())
1024 ++Iter;
Dan Gohman3afda6e2008-10-21 03:24:31 +00001025
1026 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001027 if (Iter == E)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001028 return true;
1029 }
1030
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001031 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohman1b1764b2009-10-14 00:08:59 +00001032 Iter = I;
1033 for (unsigned i = 0; i < 4; ++i) {
1034 // If we make it to the beginning of the block, it's safe to clobber
1035 // EFLAGS iff EFLAGS is not live-in.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001036 if (Iter == B)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001037 return !MBB.isLiveIn(X86::EFLAGS);
1038
1039 --Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001040 // Skip over DBG_VALUE.
1041 while (Iter != B && Iter->isDebugValue())
1042 --Iter;
1043
Dan Gohman1b1764b2009-10-14 00:08:59 +00001044 bool SawKill = false;
1045 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1046 MachineOperand &MO = Iter->getOperand(j);
1047 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1048 if (MO.isDef()) return MO.isDead();
1049 if (MO.isKill()) SawKill = true;
1050 }
1051 }
1052
1053 if (SawKill)
1054 // This instruction kills EFLAGS and doesn't redefine it, so
1055 // there's no need to look further.
Dan Gohman3afda6e2008-10-21 03:24:31 +00001056 return true;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001057 }
1058
1059 // Conservative answer.
1060 return false;
1061}
1062
Evan Chengca1267c2008-03-31 20:40:39 +00001063void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1064 MachineBasicBlock::iterator I,
Evan Cheng37844532009-07-16 09:20:10 +00001065 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001066 const MachineInstr *Orig,
1067 const TargetRegisterInfo *TRI) const {
Dan Gohman0d881042010-05-07 01:28:10 +00001068 DebugLoc DL = Orig->getDebugLoc();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001069
Evan Cheng03eb3882008-04-16 23:44:44 +00001070 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
Evan Chengd57cdd52009-11-14 02:55:43 +00001071 DestReg = TRI->getSubReg(DestReg, SubIdx);
Evan Cheng03eb3882008-04-16 23:44:44 +00001072 SubIdx = 0;
1073 }
1074
Evan Chengca1267c2008-03-31 20:40:39 +00001075 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1076 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng37844532009-07-16 09:20:10 +00001077 bool Clone = true;
1078 unsigned Opc = Orig->getOpcode();
1079 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001080 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +00001081 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001082 case X86::MOV16r0:
1083 case X86::MOV32r0:
1084 case X86::MOV64r0: {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001085 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng37844532009-07-16 09:20:10 +00001086 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001087 default: break;
1088 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001089 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001090 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman6fe0df22010-02-26 16:49:27 +00001091 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001092 }
Evan Cheng37844532009-07-16 09:20:10 +00001093 Clone = false;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001094 }
Evan Chengca1267c2008-03-31 20:40:39 +00001095 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001096 }
1097 }
1098
Evan Cheng37844532009-07-16 09:20:10 +00001099 if (Clone) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001100 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +00001101 MI->getOperand(0).setReg(DestReg);
1102 MBB.insert(I, MI);
Evan Cheng37844532009-07-16 09:20:10 +00001103 } else {
1104 BuildMI(MBB, I, DL, get(Opc), DestReg).addImm(0);
Evan Chengca1267c2008-03-31 20:40:39 +00001105 }
Evan Cheng03eb3882008-04-16 23:44:44 +00001106
Evan Cheng37844532009-07-16 09:20:10 +00001107 MachineInstr *NewMI = prior(I);
1108 NewMI->getOperand(0).setSubReg(SubIdx);
Evan Chengca1267c2008-03-31 20:40:39 +00001109}
1110
Evan Cheng3f411c72007-10-05 08:04:01 +00001111/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1112/// is not marked dead.
1113static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +00001114 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1115 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001116 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +00001117 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1118 return true;
1119 }
1120 }
1121 return false;
1122}
1123
Evan Chengdd99f3a2009-12-12 20:03:14 +00001124/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng656e5142009-12-11 06:01:48 +00001125/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1126/// to a 32-bit superregister and then truncating back down to a 16-bit
1127/// subregister.
1128MachineInstr *
1129X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1130 MachineFunction::iterator &MFI,
1131 MachineBasicBlock::iterator &MBBI,
1132 LiveVariables *LV) const {
1133 MachineInstr *MI = MBBI;
1134 unsigned Dest = MI->getOperand(0).getReg();
1135 unsigned Src = MI->getOperand(1).getReg();
1136 bool isDead = MI->getOperand(0).isDead();
1137 bool isKill = MI->getOperand(1).isKill();
1138
1139 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1140 ? X86::LEA64_32r : X86::LEA32r;
1141 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
1142 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1143 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1144
1145 // Build and insert into an implicit UNDEF value. This is OK because
1146 // well be shifting and then extracting the lower 16-bits.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001147 // This has the potential to cause partial register stall. e.g.
Evan Cheng04ab19c2009-12-12 18:55:26 +00001148 // movw (%rbp,%rcx,2), %dx
1149 // leal -65(%rdx), %esi
Evan Chengdd99f3a2009-12-12 20:03:14 +00001150 // But testing has shown this *does* help performance in 64-bit mode (at
1151 // least on modern x86 machines).
Evan Cheng656e5142009-12-11 06:01:48 +00001152 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1153 MachineInstr *InsMI =
1154 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg)
1155 .addReg(leaInReg)
1156 .addReg(Src, getKillRegState(isKill))
1157 .addImm(X86::SUBREG_16BIT);
1158
1159 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1160 get(Opc), leaOutReg);
1161 switch (MIOpc) {
1162 default:
1163 llvm_unreachable(0);
1164 break;
1165 case X86::SHL16ri: {
1166 unsigned ShAmt = MI->getOperand(2).getImm();
1167 MIB.addReg(0).addImm(1 << ShAmt)
1168 .addReg(leaInReg, RegState::Kill).addImm(0);
1169 break;
1170 }
1171 case X86::INC16r:
1172 case X86::INC64_16r:
1173 addLeaRegOffset(MIB, leaInReg, true, 1);
1174 break;
1175 case X86::DEC16r:
1176 case X86::DEC64_16r:
1177 addLeaRegOffset(MIB, leaInReg, true, -1);
1178 break;
1179 case X86::ADD16ri:
1180 case X86::ADD16ri8:
1181 addLeaRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
1182 break;
1183 case X86::ADD16rr: {
1184 unsigned Src2 = MI->getOperand(2).getReg();
1185 bool isKill2 = MI->getOperand(2).isKill();
1186 unsigned leaInReg2 = 0;
1187 MachineInstr *InsMI2 = 0;
1188 if (Src == Src2) {
1189 // ADD16rr %reg1028<kill>, %reg1028
1190 // just a single insert_subreg.
1191 addRegReg(MIB, leaInReg, true, leaInReg, false);
1192 } else {
1193 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1194 // Build and insert into an implicit UNDEF value. This is OK because
1195 // well be shifting and then extracting the lower 16-bits.
1196 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1197 InsMI2 =
1198 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::INSERT_SUBREG),leaInReg2)
1199 .addReg(leaInReg2)
1200 .addReg(Src2, getKillRegState(isKill2))
1201 .addImm(X86::SUBREG_16BIT);
1202 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1203 }
1204 if (LV && isKill2 && InsMI2)
1205 LV->replaceKillInstruction(Src2, MI, InsMI2);
1206 break;
1207 }
1208 }
1209
1210 MachineInstr *NewMI = MIB;
1211 MachineInstr *ExtMI =
1212 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::EXTRACT_SUBREG))
1213 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1214 .addReg(leaOutReg, RegState::Kill)
1215 .addImm(X86::SUBREG_16BIT);
1216
1217 if (LV) {
1218 // Update live variables
1219 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1220 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1221 if (isKill)
1222 LV->replaceKillInstruction(Src, MI, InsMI);
1223 if (isDead)
1224 LV->replaceKillInstruction(Dest, MI, ExtMI);
1225 }
1226
1227 return ExtMI;
1228}
1229
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001230/// convertToThreeAddress - This method must be implemented by targets that
1231/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1232/// may be able to convert a two-address instruction into a true
1233/// three-address instruction on demand. This allows the X86 target (for
1234/// example) to convert ADD and SHL instructions into LEA instructions if they
1235/// would require register copies due to two-addressness.
1236///
1237/// This method returns a null pointer if the transformation cannot be
1238/// performed, otherwise it returns the new instruction.
1239///
Evan Cheng258ff672006-12-01 21:52:41 +00001240MachineInstr *
1241X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1242 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +00001243 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +00001244 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001245 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001246 // All instructions input are two-addr instructions. Get the known operands.
1247 unsigned Dest = MI->getOperand(0).getReg();
1248 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +00001249 bool isDead = MI->getOperand(0).isDead();
1250 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001251
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001252 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001253 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001254 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001255 // 16-bit LEA is also slow on Core2.
Evan Cheng258ff672006-12-01 21:52:41 +00001256 bool DisableLEA16 = true;
Evan Chengdd99f3a2009-12-12 20:03:14 +00001257 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng258ff672006-12-01 21:52:41 +00001258
Evan Cheng559dc462007-10-05 20:34:26 +00001259 unsigned MIOpc = MI->getOpcode();
1260 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001261 case X86::SHUFPSrri: {
1262 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001263 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1264
Evan Chengaa3c1412006-05-30 21:45:53 +00001265 unsigned B = MI->getOperand(1).getReg();
1266 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001267 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001268 unsigned A = MI->getOperand(0).getReg();
1269 unsigned M = MI->getOperand(3).getImm();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001270 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling587daed2009-05-13 21:33:08 +00001271 .addReg(A, RegState::Define | getDeadRegState(isDead))
1272 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001273 break;
1274 }
Chris Lattner995f5502007-03-28 18:12:31 +00001275 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001276 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001277 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1278 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001279 unsigned ShAmt = MI->getOperand(2).getImm();
1280 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001281
Bill Wendlingfbef3102009-02-11 21:51:19 +00001282 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001283 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1284 .addReg(0).addImm(1 << ShAmt)
1285 .addReg(Src, getKillRegState(isKill))
1286 .addImm(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001287 break;
1288 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001289 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001290 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001291 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1292 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001293 unsigned ShAmt = MI->getOperand(2).getImm();
1294 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001295
Evan Chengdd99f3a2009-12-12 20:03:14 +00001296 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendlingfbef3102009-02-11 21:51:19 +00001297 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001298 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001299 .addReg(0).addImm(1 << ShAmt)
Bill Wendling587daed2009-05-13 21:33:08 +00001300 .addReg(Src, getKillRegState(isKill)).addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001301 break;
1302 }
1303 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001304 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001305 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1306 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001307 unsigned ShAmt = MI->getOperand(2).getImm();
1308 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001309
Evan Cheng656e5142009-12-11 06:01:48 +00001310 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001311 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001312 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1313 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1314 .addReg(0).addImm(1 << ShAmt)
1315 .addReg(Src, getKillRegState(isKill))
1316 .addImm(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001317 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001318 }
Evan Cheng559dc462007-10-05 20:34:26 +00001319 default: {
1320 // The following opcodes also sets the condition code register(s). Only
1321 // convert them to equivalent lea if the condition code register def's
1322 // are dead!
1323 if (hasLiveCondCodeDef(MI))
1324 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001325
Evan Cheng559dc462007-10-05 20:34:26 +00001326 switch (MIOpc) {
1327 default: return 0;
1328 case X86::INC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001329 case X86::INC32r:
1330 case X86::INC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001331 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001332 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1333 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001334 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001335 .addReg(Dest, RegState::Define |
1336 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001337 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001338 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001339 }
Evan Cheng559dc462007-10-05 20:34:26 +00001340 case X86::INC16r:
1341 case X86::INC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001342 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001343 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001344 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001345 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001346 .addReg(Dest, RegState::Define |
1347 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001348 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001349 break;
1350 case X86::DEC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001351 case X86::DEC32r:
1352 case X86::DEC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001353 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001354 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1355 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Rafael Espindola094fad32009-04-08 21:14:34 +00001356 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001357 .addReg(Dest, RegState::Define |
1358 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001359 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001360 break;
1361 }
1362 case X86::DEC16r:
1363 case X86::DEC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001364 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001365 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001366 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001367 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001368 .addReg(Dest, RegState::Define |
1369 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001370 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001371 break;
1372 case X86::ADD64rr:
1373 case X86::ADD32rr: {
1374 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001375 unsigned Opc = MIOpc == X86::ADD64rr ? X86::LEA64r
1376 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Evan Cheng9f1c8312008-07-03 09:09:37 +00001377 unsigned Src2 = MI->getOperand(2).getReg();
1378 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001379 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001380 .addReg(Dest, RegState::Define |
1381 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001382 Src, isKill, Src2, isKill2);
1383 if (LV && isKill2)
1384 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001385 break;
1386 }
Evan Cheng9f1c8312008-07-03 09:09:37 +00001387 case X86::ADD16rr: {
Evan Cheng656e5142009-12-11 06:01:48 +00001388 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001389 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001390 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001391 unsigned Src2 = MI->getOperand(2).getReg();
1392 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001393 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001394 .addReg(Dest, RegState::Define |
1395 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001396 Src, isKill, Src2, isKill2);
1397 if (LV && isKill2)
1398 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001399 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001400 }
Evan Cheng559dc462007-10-05 20:34:26 +00001401 case X86::ADD64ri32:
1402 case X86::ADD64ri8:
1403 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001404 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
1405 .addReg(Dest, RegState::Define |
1406 getDeadRegState(isDead)),
1407 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001408 break;
1409 case X86::ADD32ri:
Evan Cheng656e5142009-12-11 06:01:48 +00001410 case X86::ADD32ri8: {
Evan Cheng559dc462007-10-05 20:34:26 +00001411 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001412 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1413 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
1414 .addReg(Dest, RegState::Define |
1415 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001416 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001417 break;
1418 }
Evan Cheng656e5142009-12-11 06:01:48 +00001419 case X86::ADD16ri:
1420 case X86::ADD16ri8:
1421 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001422 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001423 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
1424 NewMI = addLeaRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1425 .addReg(Dest, RegState::Define |
1426 getDeadRegState(isDead)),
1427 Src, isKill, MI->getOperand(2).getImm());
1428 break;
Evan Cheng559dc462007-10-05 20:34:26 +00001429 }
1430 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001431 }
1432
Evan Cheng15246732008-02-07 08:29:53 +00001433 if (!NewMI) return 0;
1434
Evan Cheng9f1c8312008-07-03 09:09:37 +00001435 if (LV) { // Update live variables
1436 if (isKill)
1437 LV->replaceKillInstruction(Src, MI, NewMI);
1438 if (isDead)
1439 LV->replaceKillInstruction(Dest, MI, NewMI);
1440 }
1441
Evan Cheng559dc462007-10-05 20:34:26 +00001442 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001443 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001444}
1445
Chris Lattner41e431b2005-01-19 07:11:01 +00001446/// commuteInstruction - We have a few instructions that must be hacked on to
1447/// commute them.
1448///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001449MachineInstr *
1450X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001451 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001452 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1453 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001454 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001455 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1456 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1457 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001458 unsigned Opc;
1459 unsigned Size;
1460 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001461 default: llvm_unreachable("Unreachable!");
Chris Lattner0df53d22005-01-19 07:31:24 +00001462 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1463 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1464 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1465 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001466 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1467 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001468 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001469 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman74feef22008-10-17 01:23:35 +00001470 if (NewMI) {
1471 MachineFunction &MF = *MI->getParent()->getParent();
1472 MI = MF.CloneMachineInstr(MI);
1473 NewMI = false;
Evan Chenga4d16a12008-02-13 02:46:49 +00001474 }
Dan Gohman74feef22008-10-17 01:23:35 +00001475 MI->setDesc(get(Opc));
1476 MI->getOperand(3).setImm(Size-Amt);
1477 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001478 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001479 case X86::CMOVB16rr:
1480 case X86::CMOVB32rr:
1481 case X86::CMOVB64rr:
1482 case X86::CMOVAE16rr:
1483 case X86::CMOVAE32rr:
1484 case X86::CMOVAE64rr:
1485 case X86::CMOVE16rr:
1486 case X86::CMOVE32rr:
1487 case X86::CMOVE64rr:
1488 case X86::CMOVNE16rr:
1489 case X86::CMOVNE32rr:
1490 case X86::CMOVNE64rr:
1491 case X86::CMOVBE16rr:
1492 case X86::CMOVBE32rr:
1493 case X86::CMOVBE64rr:
1494 case X86::CMOVA16rr:
1495 case X86::CMOVA32rr:
1496 case X86::CMOVA64rr:
1497 case X86::CMOVL16rr:
1498 case X86::CMOVL32rr:
1499 case X86::CMOVL64rr:
1500 case X86::CMOVGE16rr:
1501 case X86::CMOVGE32rr:
1502 case X86::CMOVGE64rr:
1503 case X86::CMOVLE16rr:
1504 case X86::CMOVLE32rr:
1505 case X86::CMOVLE64rr:
1506 case X86::CMOVG16rr:
1507 case X86::CMOVG32rr:
1508 case X86::CMOVG64rr:
1509 case X86::CMOVS16rr:
1510 case X86::CMOVS32rr:
1511 case X86::CMOVS64rr:
1512 case X86::CMOVNS16rr:
1513 case X86::CMOVNS32rr:
1514 case X86::CMOVNS64rr:
1515 case X86::CMOVP16rr:
1516 case X86::CMOVP32rr:
1517 case X86::CMOVP64rr:
1518 case X86::CMOVNP16rr:
1519 case X86::CMOVNP32rr:
Dan Gohman305fceb2009-01-07 00:35:10 +00001520 case X86::CMOVNP64rr:
1521 case X86::CMOVO16rr:
1522 case X86::CMOVO32rr:
1523 case X86::CMOVO64rr:
1524 case X86::CMOVNO16rr:
1525 case X86::CMOVNO32rr:
1526 case X86::CMOVNO64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001527 unsigned Opc = 0;
1528 switch (MI->getOpcode()) {
1529 default: break;
1530 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1531 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1532 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1533 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1534 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1535 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1536 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1537 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1538 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1539 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1540 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1541 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
1542 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1543 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1544 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1545 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1546 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1547 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
1548 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1549 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1550 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1551 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1552 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1553 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1554 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1555 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1556 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1557 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1558 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1559 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1560 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1561 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001562 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001563 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1564 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1565 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1566 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1567 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001568 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001569 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1570 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1571 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001572 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1573 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001574 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001575 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1576 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1577 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001578 }
Dan Gohman74feef22008-10-17 01:23:35 +00001579 if (NewMI) {
1580 MachineFunction &MF = *MI->getParent()->getParent();
1581 MI = MF.CloneMachineInstr(MI);
1582 NewMI = false;
1583 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00001584 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001585 // Fallthrough intended.
1586 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001587 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001588 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001589 }
1590}
1591
Chris Lattner7fbe9722006-10-20 17:42:20 +00001592static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1593 switch (BrOpc) {
1594 default: return X86::COND_INVALID;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001595 case X86::JE_4: return X86::COND_E;
1596 case X86::JNE_4: return X86::COND_NE;
1597 case X86::JL_4: return X86::COND_L;
1598 case X86::JLE_4: return X86::COND_LE;
1599 case X86::JG_4: return X86::COND_G;
1600 case X86::JGE_4: return X86::COND_GE;
1601 case X86::JB_4: return X86::COND_B;
1602 case X86::JBE_4: return X86::COND_BE;
1603 case X86::JA_4: return X86::COND_A;
1604 case X86::JAE_4: return X86::COND_AE;
1605 case X86::JS_4: return X86::COND_S;
1606 case X86::JNS_4: return X86::COND_NS;
1607 case X86::JP_4: return X86::COND_P;
1608 case X86::JNP_4: return X86::COND_NP;
1609 case X86::JO_4: return X86::COND_O;
1610 case X86::JNO_4: return X86::COND_NO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001611 }
1612}
1613
1614unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1615 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001616 default: llvm_unreachable("Illegal condition code!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001617 case X86::COND_E: return X86::JE_4;
1618 case X86::COND_NE: return X86::JNE_4;
1619 case X86::COND_L: return X86::JL_4;
1620 case X86::COND_LE: return X86::JLE_4;
1621 case X86::COND_G: return X86::JG_4;
1622 case X86::COND_GE: return X86::JGE_4;
1623 case X86::COND_B: return X86::JB_4;
1624 case X86::COND_BE: return X86::JBE_4;
1625 case X86::COND_A: return X86::JA_4;
1626 case X86::COND_AE: return X86::JAE_4;
1627 case X86::COND_S: return X86::JS_4;
1628 case X86::COND_NS: return X86::JNS_4;
1629 case X86::COND_P: return X86::JP_4;
1630 case X86::COND_NP: return X86::JNP_4;
1631 case X86::COND_O: return X86::JO_4;
1632 case X86::COND_NO: return X86::JNO_4;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001633 }
1634}
1635
Chris Lattner9cd68752006-10-21 05:52:40 +00001636/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1637/// e.g. turning COND_E to COND_NE.
1638X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1639 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001640 default: llvm_unreachable("Illegal condition code!");
Chris Lattner9cd68752006-10-21 05:52:40 +00001641 case X86::COND_E: return X86::COND_NE;
1642 case X86::COND_NE: return X86::COND_E;
1643 case X86::COND_L: return X86::COND_GE;
1644 case X86::COND_LE: return X86::COND_G;
1645 case X86::COND_G: return X86::COND_LE;
1646 case X86::COND_GE: return X86::COND_L;
1647 case X86::COND_B: return X86::COND_AE;
1648 case X86::COND_BE: return X86::COND_A;
1649 case X86::COND_A: return X86::COND_BE;
1650 case X86::COND_AE: return X86::COND_B;
1651 case X86::COND_S: return X86::COND_NS;
1652 case X86::COND_NS: return X86::COND_S;
1653 case X86::COND_P: return X86::COND_NP;
1654 case X86::COND_NP: return X86::COND_P;
1655 case X86::COND_O: return X86::COND_NO;
1656 case X86::COND_NO: return X86::COND_O;
1657 }
1658}
1659
Dale Johannesen318093b2007-06-14 22:03:45 +00001660bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001661 const TargetInstrDesc &TID = MI->getDesc();
1662 if (!TID.isTerminator()) return false;
Chris Lattner69244302008-01-07 01:56:04 +00001663
1664 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001665 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001666 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001667 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001668 return true;
1669 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001670}
Chris Lattner9cd68752006-10-21 05:52:40 +00001671
Evan Cheng85dce6c2007-07-26 17:32:14 +00001672// For purposes of branch analysis do not count FP_REG_KILL as a terminator.
1673static bool isBrAnalysisUnpredicatedTerminator(const MachineInstr *MI,
1674 const X86InstrInfo &TII) {
1675 if (MI->getOpcode() == X86::FP_REG_KILL)
1676 return false;
1677 return TII.isUnpredicatedTerminator(MI);
1678}
1679
Chris Lattner7fbe9722006-10-20 17:42:20 +00001680bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1681 MachineBasicBlock *&TBB,
1682 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +00001683 SmallVectorImpl<MachineOperand> &Cond,
1684 bool AllowModify) const {
Dan Gohman279c22e2008-10-21 03:29:32 +00001685 // Start from the bottom of the block and work up, examining the
1686 // terminator instructions.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001687 MachineBasicBlock::iterator I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001688 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001689 while (I != MBB.begin()) {
1690 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001691 if (I->isDebugValue())
1692 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001693
1694 // Working from the bottom, when we see a non-terminator instruction, we're
1695 // done.
Dan Gohman279c22e2008-10-21 03:29:32 +00001696 if (!isBrAnalysisUnpredicatedTerminator(I, *this))
1697 break;
Bill Wendling85de1e52009-12-14 06:51:19 +00001698
1699 // A terminator that isn't a branch can't easily be handled by this
1700 // analysis.
Dan Gohman279c22e2008-10-21 03:29:32 +00001701 if (!I->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001702 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001703
Dan Gohman279c22e2008-10-21 03:29:32 +00001704 // Handle unconditional branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001705 if (I->getOpcode() == X86::JMP_4) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001706 UnCondBrIter = I;
1707
Evan Chengdc54d312009-02-09 07:14:22 +00001708 if (!AllowModify) {
1709 TBB = I->getOperand(0).getMBB();
Evan Cheng45e00102009-05-08 06:34:09 +00001710 continue;
Evan Chengdc54d312009-02-09 07:14:22 +00001711 }
1712
Dan Gohman279c22e2008-10-21 03:29:32 +00001713 // If the block has any instructions after a JMP, delete them.
Chris Lattner7896c9f2009-12-03 00:50:42 +00001714 while (llvm::next(I) != MBB.end())
1715 llvm::next(I)->eraseFromParent();
Bill Wendling85de1e52009-12-14 06:51:19 +00001716
Dan Gohman279c22e2008-10-21 03:29:32 +00001717 Cond.clear();
1718 FBB = 0;
Bill Wendling85de1e52009-12-14 06:51:19 +00001719
Dan Gohman279c22e2008-10-21 03:29:32 +00001720 // Delete the JMP if it's equivalent to a fall-through.
1721 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1722 TBB = 0;
1723 I->eraseFromParent();
1724 I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001725 UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001726 continue;
1727 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001728
Evan Chengfc5a03e2010-04-13 18:50:27 +00001729 // TBB is used to indicate the unconditional destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001730 TBB = I->getOperand(0).getMBB();
1731 continue;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001732 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001733
Dan Gohman279c22e2008-10-21 03:29:32 +00001734 // Handle conditional branches.
1735 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001736 if (BranchCode == X86::COND_INVALID)
1737 return true; // Can't handle indirect branch.
Bill Wendling85de1e52009-12-14 06:51:19 +00001738
Dan Gohman279c22e2008-10-21 03:29:32 +00001739 // Working from the bottom, handle the first conditional branch.
1740 if (Cond.empty()) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001741 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1742 if (AllowModify && UnCondBrIter != MBB.end() &&
1743 MBB.isLayoutSuccessor(TargetBB)) {
1744 // If we can modify the code and it ends in something like:
1745 //
1746 // jCC L1
1747 // jmp L2
1748 // L1:
1749 // ...
1750 // L2:
1751 //
1752 // Then we can change this to:
1753 //
1754 // jnCC L2
1755 // L1:
1756 // ...
1757 // L2:
1758 //
1759 // Which is a bit more efficient.
1760 // We conditionally jump to the fall-through block.
1761 BranchCode = GetOppositeBranchCondition(BranchCode);
1762 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1763 MachineBasicBlock::iterator OldInst = I;
1764
1765 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1766 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1767 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1768 .addMBB(TargetBB);
1769 MBB.addSuccessor(TargetBB);
1770
1771 OldInst->eraseFromParent();
1772 UnCondBrIter->eraseFromParent();
1773
1774 // Restart the analysis.
1775 UnCondBrIter = MBB.end();
1776 I = MBB.end();
1777 continue;
1778 }
1779
Dan Gohman279c22e2008-10-21 03:29:32 +00001780 FBB = TBB;
1781 TBB = I->getOperand(0).getMBB();
1782 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1783 continue;
1784 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001785
1786 // Handle subsequent conditional branches. Only handle the case where all
1787 // conditional branches branch to the same destination and their condition
1788 // opcodes fit one of the special multi-branch idioms.
Dan Gohman279c22e2008-10-21 03:29:32 +00001789 assert(Cond.size() == 1);
1790 assert(TBB);
Bill Wendling85de1e52009-12-14 06:51:19 +00001791
1792 // Only handle the case where all conditional branches branch to the same
1793 // destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001794 if (TBB != I->getOperand(0).getMBB())
1795 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001796
Dan Gohman279c22e2008-10-21 03:29:32 +00001797 // If the conditions are the same, we can leave them alone.
Bill Wendling85de1e52009-12-14 06:51:19 +00001798 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman279c22e2008-10-21 03:29:32 +00001799 if (OldBranchCode == BranchCode)
1800 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001801
1802 // If they differ, see if they fit one of the known patterns. Theoretically,
1803 // we could handle more patterns here, but we shouldn't expect to see them
1804 // if instruction selection has done a reasonable job.
Dan Gohman279c22e2008-10-21 03:29:32 +00001805 if ((OldBranchCode == X86::COND_NP &&
1806 BranchCode == X86::COND_E) ||
1807 (OldBranchCode == X86::COND_E &&
1808 BranchCode == X86::COND_NP))
1809 BranchCode = X86::COND_NP_OR_E;
1810 else if ((OldBranchCode == X86::COND_P &&
1811 BranchCode == X86::COND_NE) ||
1812 (OldBranchCode == X86::COND_NE &&
1813 BranchCode == X86::COND_P))
1814 BranchCode = X86::COND_NE_OR_P;
1815 else
1816 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001817
Dan Gohman279c22e2008-10-21 03:29:32 +00001818 // Update the MachineOperand.
1819 Cond[0].setImm(BranchCode);
Chris Lattner6ce64432006-10-30 22:27:23 +00001820 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001821
Dan Gohman279c22e2008-10-21 03:29:32 +00001822 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001823}
1824
Evan Cheng6ae36262007-05-18 00:18:17 +00001825unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001826 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001827 unsigned Count = 0;
1828
1829 while (I != MBB.begin()) {
1830 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001831 if (I->isDebugValue())
1832 continue;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001833 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman279c22e2008-10-21 03:29:32 +00001834 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1835 break;
1836 // Remove the branch.
1837 I->eraseFromParent();
1838 I = MBB.end();
1839 ++Count;
1840 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001841
Dan Gohman279c22e2008-10-21 03:29:32 +00001842 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001843}
1844
Evan Cheng6ae36262007-05-18 00:18:17 +00001845unsigned
1846X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1847 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +00001848 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001849 // FIXME this should probably have a DebugLoc operand
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001850 DebugLoc dl;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001851 // Shouldn't be a fall through.
1852 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001853 assert((Cond.size() == 1 || Cond.size() == 0) &&
1854 "X86 branch conditions have one component!");
1855
Dan Gohman279c22e2008-10-21 03:29:32 +00001856 if (Cond.empty()) {
1857 // Unconditional branch?
1858 assert(!FBB && "Unconditional branch with multiple successors!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001859 BuildMI(&MBB, dl, get(X86::JMP_4)).addMBB(TBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001860 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001861 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001862
1863 // Conditional branch.
1864 unsigned Count = 0;
1865 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1866 switch (CC) {
1867 case X86::COND_NP_OR_E:
1868 // Synthesize NP_OR_E with two branches.
Bill Wendling18ce64e2010-03-05 00:33:59 +00001869 BuildMI(&MBB, dl, get(X86::JNP_4)).addMBB(TBB);
1870 ++Count;
1871 BuildMI(&MBB, dl, get(X86::JE_4)).addMBB(TBB);
1872 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001873 break;
1874 case X86::COND_NE_OR_P:
1875 // Synthesize NE_OR_P with two branches.
Bill Wendling18ce64e2010-03-05 00:33:59 +00001876 BuildMI(&MBB, dl, get(X86::JNE_4)).addMBB(TBB);
1877 ++Count;
1878 BuildMI(&MBB, dl, get(X86::JP_4)).addMBB(TBB);
1879 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001880 break;
Bill Wendling18ce64e2010-03-05 00:33:59 +00001881 default: {
1882 unsigned Opc = GetCondBranchFromCond(CC);
1883 BuildMI(&MBB, dl, get(Opc)).addMBB(TBB);
1884 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001885 }
Bill Wendling18ce64e2010-03-05 00:33:59 +00001886 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001887 if (FBB) {
1888 // Two-way Conditional branch. Insert the second branch.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001889 BuildMI(&MBB, dl, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001890 ++Count;
1891 }
1892 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001893}
1894
Dan Gohman6d9305c2009-04-15 00:04:23 +00001895/// isHReg - Test if the given register is a physical h register.
1896static bool isHReg(unsigned Reg) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001897 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman6d9305c2009-04-15 00:04:23 +00001898}
1899
Owen Anderson940f83e2008-08-26 18:03:31 +00001900bool X86InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Chris Lattner5c927502008-03-09 08:46:19 +00001901 MachineBasicBlock::iterator MI,
1902 unsigned DestReg, unsigned SrcReg,
1903 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +00001904 const TargetRegisterClass *SrcRC,
1905 DebugLoc DL) const {
Bill Wendlingfbef3102009-02-11 21:51:19 +00001906
Dan Gohman70bc17d2009-04-20 22:54:34 +00001907 // Determine if DstRC and SrcRC have a common superclass in common.
1908 const TargetRegisterClass *CommonRC = DestRC;
1909 if (DestRC == SrcRC)
1910 /* Source and destination have the same register class. */;
1911 else if (CommonRC->hasSuperClass(SrcRC))
1912 CommonRC = SrcRC;
Dan Gohmana4714e02009-07-30 01:56:29 +00001913 else if (!DestRC->hasSubClass(SrcRC)) {
1914 // Neither of GR64_NOREX or GR64_NOSP is a superclass of the other,
Dan Gohmanb4e8aab2010-02-22 04:09:26 +00001915 // but we want to copy them as GR64. Similarly, for GR32_NOREX and
Dan Gohman59e34922009-08-05 22:18:26 +00001916 // GR32_NOSP, copy as GR32.
Dan Gohman31082222009-08-11 15:59:48 +00001917 if (SrcRC->hasSuperClass(&X86::GR64RegClass) &&
1918 DestRC->hasSuperClass(&X86::GR64RegClass))
Dan Gohmana4714e02009-07-30 01:56:29 +00001919 CommonRC = &X86::GR64RegClass;
Dan Gohman31082222009-08-11 15:59:48 +00001920 else if (SrcRC->hasSuperClass(&X86::GR32RegClass) &&
1921 DestRC->hasSuperClass(&X86::GR32RegClass))
Dan Gohman59e34922009-08-05 22:18:26 +00001922 CommonRC = &X86::GR32RegClass;
Dan Gohmana4714e02009-07-30 01:56:29 +00001923 else
1924 CommonRC = 0;
1925 }
Dan Gohman70bc17d2009-04-20 22:54:34 +00001926
1927 if (CommonRC) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001928 unsigned Opc;
Dan Gohmana4714e02009-07-30 01:56:29 +00001929 if (CommonRC == &X86::GR64RegClass || CommonRC == &X86::GR64_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001930 Opc = X86::MOV64rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001931 } else if (CommonRC == &X86::GR32RegClass ||
1932 CommonRC == &X86::GR32_NOSPRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001933 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001934 } else if (CommonRC == &X86::GR16RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001935 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001936 } else if (CommonRC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001937 // Copying to or from a physical H register on x86-64 requires a NOREX
Bill Wendling18247732009-04-17 22:40:38 +00001938 // move. Otherwise use a normal move.
1939 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1940 TM.getSubtarget<X86Subtarget>().is64Bit())
Dan Gohman6d9305c2009-04-15 00:04:23 +00001941 Opc = X86::MOV8rr_NOREX;
1942 else
1943 Opc = X86::MOV8rr;
Dan Gohman62417622009-04-27 16:33:14 +00001944 } else if (CommonRC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001945 Opc = X86::MOV64rr;
Dan Gohman62417622009-04-27 16:33:14 +00001946 } else if (CommonRC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001947 Opc = X86::MOV32rr;
Dan Gohman62417622009-04-27 16:33:14 +00001948 } else if (CommonRC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001949 Opc = X86::MOV16rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001950 } else if (CommonRC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001951 Opc = X86::MOV8rr;
Dan Gohman4af325d2009-04-27 16:41:36 +00001952 } else if (CommonRC == &X86::GR8_ABCD_HRegClass) {
1953 if (TM.getSubtarget<X86Subtarget>().is64Bit())
1954 Opc = X86::MOV8rr_NOREX;
1955 else
1956 Opc = X86::MOV8rr;
Dan Gohmana4714e02009-07-30 01:56:29 +00001957 } else if (CommonRC == &X86::GR64_NOREXRegClass ||
1958 CommonRC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001959 Opc = X86::MOV64rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001960 } else if (CommonRC == &X86::GR32_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001961 Opc = X86::MOV32rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001962 } else if (CommonRC == &X86::GR16_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001963 Opc = X86::MOV16rr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001964 } else if (CommonRC == &X86::GR8_NOREXRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001965 Opc = X86::MOV8rr;
Evan Chengf48ef032010-03-14 03:48:46 +00001966 } else if (CommonRC == &X86::GR64_TCRegClass) {
1967 Opc = X86::MOV64rr_TC;
1968 } else if (CommonRC == &X86::GR32_TCRegClass) {
1969 Opc = X86::MOV32rr_TC;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001970 } else if (CommonRC == &X86::RFP32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001971 Opc = X86::MOV_Fp3232;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001972 } else if (CommonRC == &X86::RFP64RegClass || CommonRC == &X86::RSTRegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001973 Opc = X86::MOV_Fp6464;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001974 } else if (CommonRC == &X86::RFP80RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001975 Opc = X86::MOV_Fp8080;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001976 } else if (CommonRC == &X86::FR32RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001977 Opc = X86::FsMOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001978 } else if (CommonRC == &X86::FR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001979 Opc = X86::FsMOVAPDrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001980 } else if (CommonRC == &X86::VR128RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001981 Opc = X86::MOVAPSrr;
Dan Gohman70bc17d2009-04-20 22:54:34 +00001982 } else if (CommonRC == &X86::VR64RegClass) {
Chris Lattner90b347d2008-03-09 07:58:04 +00001983 Opc = X86::MMX_MOVQ64rr;
1984 } else {
Owen Anderson940f83e2008-08-26 18:03:31 +00001985 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00001986 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00001987 BuildMI(MBB, MI, DL, get(Opc), DestReg).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001988 return true;
Owen Andersond10fd972007-12-31 06:32:00 +00001989 }
Dan Gohmana4714e02009-07-30 01:56:29 +00001990
Chris Lattner90b347d2008-03-09 07:58:04 +00001991 // Moving EFLAGS to / from another register requires a push and a pop.
1992 if (SrcRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00001993 if (SrcReg != X86::EFLAGS)
1994 return false;
Dan Gohmana4714e02009-07-30 01:56:29 +00001995 if (DestRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Sean Callanan108934c2009-12-18 00:01:26 +00001996 BuildMI(MBB, MI, DL, get(X86::PUSHFQ64));
Bill Wendlingfbef3102009-02-11 21:51:19 +00001997 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00001998 return true;
Dan Gohmana4714e02009-07-30 01:56:29 +00001999 } else if (DestRC == &X86::GR32RegClass ||
2000 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00002001 BuildMI(MBB, MI, DL, get(X86::PUSHFD));
2002 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00002003 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00002004 }
2005 } else if (DestRC == &X86::CCRRegClass) {
Owen Andersona3177672008-08-26 18:50:40 +00002006 if (DestReg != X86::EFLAGS)
2007 return false;
Dan Gohmana4714e02009-07-30 01:56:29 +00002008 if (SrcRC == &X86::GR64RegClass || DestRC == &X86::GR64_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00002009 BuildMI(MBB, MI, DL, get(X86::PUSH64r)).addReg(SrcReg);
2010 BuildMI(MBB, MI, DL, get(X86::POPFQ));
Owen Anderson940f83e2008-08-26 18:03:31 +00002011 return true;
Dan Gohmana4714e02009-07-30 01:56:29 +00002012 } else if (SrcRC == &X86::GR32RegClass ||
2013 DestRC == &X86::GR32_NOSPRegClass) {
Bill Wendlingfbef3102009-02-11 21:51:19 +00002014 BuildMI(MBB, MI, DL, get(X86::PUSH32r)).addReg(SrcReg);
2015 BuildMI(MBB, MI, DL, get(X86::POPFD));
Owen Anderson940f83e2008-08-26 18:03:31 +00002016 return true;
Chris Lattner90b347d2008-03-09 07:58:04 +00002017 }
Owen Andersond10fd972007-12-31 06:32:00 +00002018 }
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002019
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002020 // Moving from ST(0) turns into FpGET_ST0_32 etc.
Chris Lattner5c927502008-03-09 08:46:19 +00002021 if (SrcRC == &X86::RSTRegClass) {
Chris Lattner24e0a542008-03-21 06:38:26 +00002022 // Copying from ST(0)/ST(1).
Owen Anderson940f83e2008-08-26 18:03:31 +00002023 if (SrcReg != X86::ST0 && SrcReg != X86::ST1)
2024 // Can only copy from ST(0)/ST(1) right now
2025 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00002026 bool isST0 = SrcReg == X86::ST0;
Chris Lattner5c927502008-03-09 08:46:19 +00002027 unsigned Opc;
2028 if (DestRC == &X86::RFP32RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00002029 Opc = isST0 ? X86::FpGET_ST0_32 : X86::FpGET_ST1_32;
Chris Lattner5c927502008-03-09 08:46:19 +00002030 else if (DestRC == &X86::RFP64RegClass)
Chris Lattner24e0a542008-03-21 06:38:26 +00002031 Opc = isST0 ? X86::FpGET_ST0_64 : X86::FpGET_ST1_64;
Chris Lattner5c927502008-03-09 08:46:19 +00002032 else {
Owen Andersona3177672008-08-26 18:50:40 +00002033 if (DestRC != &X86::RFP80RegClass)
2034 return false;
Chris Lattner24e0a542008-03-21 06:38:26 +00002035 Opc = isST0 ? X86::FpGET_ST0_80 : X86::FpGET_ST1_80;
Chris Lattner5c927502008-03-09 08:46:19 +00002036 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00002037 BuildMI(MBB, MI, DL, get(Opc), DestReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00002038 return true;
Chris Lattner5c927502008-03-09 08:46:19 +00002039 }
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002040
2041 // Moving to ST(0) turns into FpSET_ST0_32 etc.
2042 if (DestRC == &X86::RSTRegClass) {
Evan Chenga0eedac2009-02-09 23:32:07 +00002043 // Copying to ST(0) / ST(1).
2044 if (DestReg != X86::ST0 && DestReg != X86::ST1)
Owen Anderson940f83e2008-08-26 18:03:31 +00002045 // Can only copy to TOS right now
2046 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00002047 bool isST0 = DestReg == X86::ST0;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002048 unsigned Opc;
2049 if (SrcRC == &X86::RFP32RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00002050 Opc = isST0 ? X86::FpSET_ST0_32 : X86::FpSET_ST1_32;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002051 else if (SrcRC == &X86::RFP64RegClass)
Evan Chenga0eedac2009-02-09 23:32:07 +00002052 Opc = isST0 ? X86::FpSET_ST0_64 : X86::FpSET_ST1_64;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002053 else {
Owen Andersona3177672008-08-26 18:50:40 +00002054 if (SrcRC != &X86::RFP80RegClass)
2055 return false;
Evan Chenga0eedac2009-02-09 23:32:07 +00002056 Opc = isST0 ? X86::FpSET_ST0_80 : X86::FpSET_ST1_80;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002057 }
Bill Wendlingfbef3102009-02-11 21:51:19 +00002058 BuildMI(MBB, MI, DL, get(Opc)).addReg(SrcReg);
Owen Anderson940f83e2008-08-26 18:03:31 +00002059 return true;
Chris Lattnerf30e1cf2008-03-09 09:15:31 +00002060 }
Chris Lattner5c927502008-03-09 08:46:19 +00002061
Owen Anderson940f83e2008-08-26 18:03:31 +00002062 // Not yet supported!
2063 return false;
Owen Andersond10fd972007-12-31 06:32:00 +00002064}
2065
Dan Gohman4af325d2009-04-27 16:41:36 +00002066static unsigned getStoreRegOpcode(unsigned SrcReg,
2067 const TargetRegisterClass *RC,
2068 bool isStackAligned,
2069 TargetMachine &TM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002070 unsigned Opc = 0;
Dan Gohmana4714e02009-07-30 01:56:29 +00002071 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002072 Opc = X86::MOV64mr;
Dan Gohmana4714e02009-07-30 01:56:29 +00002073 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002074 Opc = X86::MOV32mr;
2075 } else if (RC == &X86::GR16RegClass) {
2076 Opc = X86::MOV16mr;
2077 } else if (RC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00002078 // Copying to or from a physical H register on x86-64 requires a NOREX
2079 // move. Otherwise use a normal move.
2080 if (isHReg(SrcReg) &&
2081 TM.getSubtarget<X86Subtarget>().is64Bit())
2082 Opc = X86::MOV8mr_NOREX;
2083 else
2084 Opc = X86::MOV8mr;
Dan Gohman62417622009-04-27 16:33:14 +00002085 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002086 Opc = X86::MOV64mr;
Dan Gohman62417622009-04-27 16:33:14 +00002087 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002088 Opc = X86::MOV32mr;
Dan Gohman62417622009-04-27 16:33:14 +00002089 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002090 Opc = X86::MOV16mr;
Dan Gohman4af325d2009-04-27 16:41:36 +00002091 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002092 Opc = X86::MOV8mr;
Dan Gohman4af325d2009-04-27 16:41:36 +00002093 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2094 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2095 Opc = X86::MOV8mr_NOREX;
2096 else
2097 Opc = X86::MOV8mr;
Dan Gohmana4714e02009-07-30 01:56:29 +00002098 } else if (RC == &X86::GR64_NOREXRegClass ||
2099 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002100 Opc = X86::MOV64mr;
2101 } else if (RC == &X86::GR32_NOREXRegClass) {
2102 Opc = X86::MOV32mr;
2103 } else if (RC == &X86::GR16_NOREXRegClass) {
2104 Opc = X86::MOV16mr;
2105 } else if (RC == &X86::GR8_NOREXRegClass) {
2106 Opc = X86::MOV8mr;
Evan Chengf48ef032010-03-14 03:48:46 +00002107 } else if (RC == &X86::GR64_TCRegClass) {
2108 Opc = X86::MOV64mr_TC;
2109 } else if (RC == &X86::GR32_TCRegClass) {
2110 Opc = X86::MOV32mr_TC;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002111 } else if (RC == &X86::RFP80RegClass) {
2112 Opc = X86::ST_FpP80m; // pops
2113 } else if (RC == &X86::RFP64RegClass) {
2114 Opc = X86::ST_Fp64m;
2115 } else if (RC == &X86::RFP32RegClass) {
2116 Opc = X86::ST_Fp32m;
2117 } else if (RC == &X86::FR32RegClass) {
2118 Opc = X86::MOVSSmr;
2119 } else if (RC == &X86::FR64RegClass) {
2120 Opc = X86::MOVSDmr;
2121 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002122 // If stack is realigned we can use aligned stores.
2123 Opc = isStackAligned ? X86::MOVAPSmr : X86::MOVUPSmr;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002124 } else if (RC == &X86::VR64RegClass) {
2125 Opc = X86::MMX_MOVQ64mr;
2126 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002127 llvm_unreachable("Unknown regclass");
Owen Andersonf6372aa2008-01-01 21:11:32 +00002128 }
2129
2130 return Opc;
2131}
2132
2133void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2134 MachineBasicBlock::iterator MI,
2135 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002136 const TargetRegisterClass *RC,
2137 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002138 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002139 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002140 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002141 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002142 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling587daed2009-05-13 21:33:08 +00002143 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002144}
2145
2146void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2147 bool isKill,
2148 SmallVectorImpl<MachineOperand> &Addr,
2149 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002150 MachineInstr::mmo_iterator MMOBegin,
2151 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002152 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng600c0432009-11-16 21:56:03 +00002153 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002154 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002155 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002156 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002157 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002158 MIB.addOperand(Addr[i]);
Bill Wendling587daed2009-05-13 21:33:08 +00002159 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohman91e69c32009-10-09 18:10:05 +00002160 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002161 NewMIs.push_back(MIB);
2162}
2163
Dan Gohman4af325d2009-04-27 16:41:36 +00002164static unsigned getLoadRegOpcode(unsigned DestReg,
2165 const TargetRegisterClass *RC,
2166 bool isStackAligned,
2167 const TargetMachine &TM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002168 unsigned Opc = 0;
Dan Gohmana4714e02009-07-30 01:56:29 +00002169 if (RC == &X86::GR64RegClass || RC == &X86::GR64_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002170 Opc = X86::MOV64rm;
Dan Gohmana4714e02009-07-30 01:56:29 +00002171 } else if (RC == &X86::GR32RegClass || RC == &X86::GR32_NOSPRegClass) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00002172 Opc = X86::MOV32rm;
2173 } else if (RC == &X86::GR16RegClass) {
2174 Opc = X86::MOV16rm;
2175 } else if (RC == &X86::GR8RegClass) {
Dan Gohman4af325d2009-04-27 16:41:36 +00002176 // Copying to or from a physical H register on x86-64 requires a NOREX
2177 // move. Otherwise use a normal move.
2178 if (isHReg(DestReg) &&
2179 TM.getSubtarget<X86Subtarget>().is64Bit())
2180 Opc = X86::MOV8rm_NOREX;
2181 else
2182 Opc = X86::MOV8rm;
Dan Gohman62417622009-04-27 16:33:14 +00002183 } else if (RC == &X86::GR64_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002184 Opc = X86::MOV64rm;
Dan Gohman62417622009-04-27 16:33:14 +00002185 } else if (RC == &X86::GR32_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002186 Opc = X86::MOV32rm;
Dan Gohman62417622009-04-27 16:33:14 +00002187 } else if (RC == &X86::GR16_ABCDRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002188 Opc = X86::MOV16rm;
Dan Gohman4af325d2009-04-27 16:41:36 +00002189 } else if (RC == &X86::GR8_ABCD_LRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002190 Opc = X86::MOV8rm;
Dan Gohman4af325d2009-04-27 16:41:36 +00002191 } else if (RC == &X86::GR8_ABCD_HRegClass) {
2192 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2193 Opc = X86::MOV8rm_NOREX;
2194 else
2195 Opc = X86::MOV8rm;
Dan Gohmana4714e02009-07-30 01:56:29 +00002196 } else if (RC == &X86::GR64_NOREXRegClass ||
2197 RC == &X86::GR64_NOREX_NOSPRegClass) {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00002198 Opc = X86::MOV64rm;
2199 } else if (RC == &X86::GR32_NOREXRegClass) {
2200 Opc = X86::MOV32rm;
2201 } else if (RC == &X86::GR16_NOREXRegClass) {
2202 Opc = X86::MOV16rm;
2203 } else if (RC == &X86::GR8_NOREXRegClass) {
2204 Opc = X86::MOV8rm;
Evan Chengf48ef032010-03-14 03:48:46 +00002205 } else if (RC == &X86::GR64_TCRegClass) {
2206 Opc = X86::MOV64rm_TC;
2207 } else if (RC == &X86::GR32_TCRegClass) {
2208 Opc = X86::MOV32rm_TC;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002209 } else if (RC == &X86::RFP80RegClass) {
2210 Opc = X86::LD_Fp80m;
2211 } else if (RC == &X86::RFP64RegClass) {
2212 Opc = X86::LD_Fp64m;
2213 } else if (RC == &X86::RFP32RegClass) {
2214 Opc = X86::LD_Fp32m;
2215 } else if (RC == &X86::FR32RegClass) {
2216 Opc = X86::MOVSSrm;
2217 } else if (RC == &X86::FR64RegClass) {
2218 Opc = X86::MOVSDrm;
2219 } else if (RC == &X86::VR128RegClass) {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002220 // If stack is realigned we can use aligned loads.
2221 Opc = isStackAligned ? X86::MOVAPSrm : X86::MOVUPSrm;
Owen Andersonf6372aa2008-01-01 21:11:32 +00002222 } else if (RC == &X86::VR64RegClass) {
2223 Opc = X86::MMX_MOVQ64rm;
2224 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002225 llvm_unreachable("Unknown regclass");
Owen Andersonf6372aa2008-01-01 21:11:32 +00002226 }
2227
2228 return Opc;
2229}
2230
2231void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002232 MachineBasicBlock::iterator MI,
2233 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002234 const TargetRegisterClass *RC,
2235 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002236 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002237 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002238 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002239 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002240 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002241}
2242
2243void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00002244 SmallVectorImpl<MachineOperand> &Addr,
2245 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002246 MachineInstr::mmo_iterator MMOBegin,
2247 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002248 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Evan Cheng600c0432009-11-16 21:56:03 +00002249 bool isAligned = (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002250 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002251 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002252 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002253 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002254 MIB.addOperand(Addr[i]);
Dan Gohman91e69c32009-10-09 18:10:05 +00002255 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002256 NewMIs.push_back(MIB);
2257}
2258
Owen Andersond94b6a12008-01-04 23:57:37 +00002259bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002260 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00002261 const std::vector<CalleeSavedInfo> &CSI) const {
2262 if (CSI.empty())
2263 return false;
2264
Dale Johannesen73e884b2010-01-20 21:36:02 +00002265 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002266
Evan Chenga67f32a2008-09-26 19:14:21 +00002267 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002268 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002269 unsigned SlotSize = is64Bit ? 8 : 4;
2270
2271 MachineFunction &MF = *MBB.getParent();
Evan Cheng910139f2009-07-09 06:53:48 +00002272 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002273 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002274 unsigned CalleeFrameSize = 0;
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002275
Owen Andersond94b6a12008-01-04 23:57:37 +00002276 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2277 for (unsigned i = CSI.size(); i != 0; --i) {
2278 unsigned Reg = CSI[i-1].getReg();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002279 const TargetRegisterClass *RegClass = CSI[i-1].getRegClass();
Owen Andersond94b6a12008-01-04 23:57:37 +00002280 // Add the callee-saved register as live-in. It's killed at the spill.
2281 MBB.addLiveIn(Reg);
Evan Cheng910139f2009-07-09 06:53:48 +00002282 if (Reg == FPReg)
2283 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2284 continue;
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002285 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002286 CalleeFrameSize += SlotSize;
Evan Cheng910139f2009-07-09 06:53:48 +00002287 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002288 } else {
Evan Cheng746ad692010-05-06 19:06:44 +00002289 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(), RegClass,
2290 &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002291 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002292 }
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002293
2294 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Andersond94b6a12008-01-04 23:57:37 +00002295 return true;
2296}
2297
2298bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002299 MachineBasicBlock::iterator MI,
Owen Andersond94b6a12008-01-04 23:57:37 +00002300 const std::vector<CalleeSavedInfo> &CSI) const {
2301 if (CSI.empty())
2302 return false;
Bill Wendlingfbef3102009-02-11 21:51:19 +00002303
Dale Johannesen73e884b2010-01-20 21:36:02 +00002304 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002305
Evan Cheng910139f2009-07-09 06:53:48 +00002306 MachineFunction &MF = *MBB.getParent();
2307 unsigned FPReg = RI.getFrameRegister(MF);
Owen Andersond94b6a12008-01-04 23:57:37 +00002308 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002309 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Andersond94b6a12008-01-04 23:57:37 +00002310 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2311 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2312 unsigned Reg = CSI[i].getReg();
Evan Cheng910139f2009-07-09 06:53:48 +00002313 if (Reg == FPReg)
2314 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2315 continue;
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002316 const TargetRegisterClass *RegClass = CSI[i].getRegClass();
Anton Korobeynikov6f9bb6f2009-08-28 16:06:41 +00002317 if (RegClass != &X86::VR128RegClass && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002318 BuildMI(MBB, MI, DL, get(Opc), Reg);
2319 } else {
Evan Cheng746ad692010-05-06 19:06:44 +00002320 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(), RegClass, &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002321 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002322 }
2323 return true;
2324}
2325
Evan Cheng962021b2010-04-26 07:38:55 +00002326MachineInstr*
2327X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +00002328 int FrameIx, uint64_t Offset,
Evan Cheng962021b2010-04-26 07:38:55 +00002329 const MDNode *MDPtr,
2330 DebugLoc DL) const {
Evan Cheng962021b2010-04-26 07:38:55 +00002331 X86AddressMode AM;
2332 AM.BaseType = X86AddressMode::FrameIndexBase;
2333 AM.Base.FrameIndex = FrameIx;
2334 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2335 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2336 return &*MIB;
2337}
2338
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002339static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002340 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling9bc96a52009-02-03 00:55:04 +00002341 MachineInstr *MI,
2342 const TargetInstrInfo &TII) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002343 // Create the base instruction with the memory operand as the first part.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002344 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2345 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002346 MachineInstrBuilder MIB(NewMI);
2347 unsigned NumAddrOps = MOs.size();
2348 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002349 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002350 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002351 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002352
2353 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00002354 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00002355 for (unsigned i = 0; i != NumOps; ++i) {
2356 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman97357612009-02-18 05:45:50 +00002357 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002358 }
2359 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2360 MachineOperand &MO = MI->getOperand(i);
Dan Gohman97357612009-02-18 05:45:50 +00002361 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002362 }
2363 return MIB;
2364}
2365
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002366static MachineInstr *FuseInst(MachineFunction &MF,
2367 unsigned Opcode, unsigned OpNo,
Dan Gohmand68a0762009-01-05 17:59:02 +00002368 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002369 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling9bc96a52009-02-03 00:55:04 +00002370 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2371 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002372 MachineInstrBuilder MIB(NewMI);
2373
2374 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2375 MachineOperand &MO = MI->getOperand(i);
2376 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00002377 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00002378 unsigned NumAddrOps = MOs.size();
2379 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002380 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002381 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002382 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002383 } else {
Dan Gohman97357612009-02-18 05:45:50 +00002384 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002385 }
2386 }
2387 return MIB;
2388}
2389
2390static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002391 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002392 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002393 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendlingfbef3102009-02-11 21:51:19 +00002394 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00002395
2396 unsigned NumAddrOps = MOs.size();
2397 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002398 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002399 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002400 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002401 return MIB.addImm(0);
2402}
2403
2404MachineInstr*
Dan Gohmanc54baa22008-12-03 18:43:12 +00002405X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2406 MachineInstr *MI, unsigned i,
Evan Chengf9b36f02009-07-15 06:10:07 +00002407 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng9cef48e2009-09-11 00:39:26 +00002408 unsigned Size, unsigned Align) const {
Evan Chengf9b36f02009-07-15 06:10:07 +00002409 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002410 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00002411 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002412 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002413 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002414
2415 MachineInstr *NewMI = NULL;
2416 // Folding a memory location into the two-address part of a two-address
2417 // instruction is different than folding it other places. It requires
2418 // replacing the *two* registers with the memory location.
2419 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00002420 MI->getOperand(0).isReg() &&
2421 MI->getOperand(1).isReg() &&
Owen Anderson43dbe052008-01-07 01:35:02 +00002422 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2423 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2424 isTwoAddrFold = true;
2425 } else if (i == 0) { // If operand 0
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002426 if (MI->getOpcode() == X86::MOV64r0)
2427 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2428 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson43dbe052008-01-07 01:35:02 +00002429 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002430 else if (MI->getOpcode() == X86::MOV16r0)
2431 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002432 else if (MI->getOpcode() == X86::MOV8r0)
2433 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00002434 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00002435 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002436
2437 OpcodeTablePtr = &RegOp2MemOpTable0;
2438 } else if (i == 1) {
2439 OpcodeTablePtr = &RegOp2MemOpTable1;
2440 } else if (i == 2) {
2441 OpcodeTablePtr = &RegOp2MemOpTable2;
2442 }
2443
2444 // If table selected...
2445 if (OpcodeTablePtr) {
2446 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002447 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002448 OpcodeTablePtr->find((unsigned*)MI->getOpcode());
2449 if (I != OpcodeTablePtr->end()) {
Evan Cheng9cef48e2009-09-11 00:39:26 +00002450 unsigned Opcode = I->second.first;
Evan Chengf9b36f02009-07-15 06:10:07 +00002451 unsigned MinAlign = I->second.second;
2452 if (Align < MinAlign)
2453 return NULL;
Evan Cheng879caea2009-09-11 01:01:31 +00002454 bool NarrowToMOV32rm = false;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002455 if (Size) {
2456 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2457 if (Size < RCSize) {
2458 // Check if it's safe to fold the load. If the size of the object is
2459 // narrower than the load width, then it's not.
2460 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2461 return NULL;
2462 // If this is a 64-bit load, but the spill slot is 32, then we can do
2463 // a 32-bit load which is implicitly zero-extended. This likely is due
2464 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng879caea2009-09-11 01:01:31 +00002465 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2466 return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002467 Opcode = X86::MOV32rm;
Evan Cheng879caea2009-09-11 01:01:31 +00002468 NarrowToMOV32rm = true;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002469 }
2470 }
2471
Owen Anderson43dbe052008-01-07 01:35:02 +00002472 if (isTwoAddrFold)
Evan Cheng9cef48e2009-09-11 00:39:26 +00002473 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002474 else
Evan Cheng9cef48e2009-09-11 00:39:26 +00002475 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng879caea2009-09-11 01:01:31 +00002476
2477 if (NarrowToMOV32rm) {
2478 // If this is the special case where we use a MOV32rm to load a 32-bit
2479 // value and zero-extend the top bits. Change the destination register
2480 // to a 32-bit one.
2481 unsigned DstReg = NewMI->getOperand(0).getReg();
2482 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2483 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
2484 4/*x86_subreg_32bit*/));
2485 else
2486 NewMI->getOperand(0).setSubReg(4/*x86_subreg_32bit*/);
2487 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002488 return NewMI;
2489 }
2490 }
2491
2492 // No fusion
2493 if (PrintFailedFusing)
David Greene5b901322010-01-05 01:29:29 +00002494 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002495 return NULL;
2496}
2497
2498
Dan Gohmanc54baa22008-12-03 18:43:12 +00002499MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2500 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002501 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002502 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002503 // Check switch flag
2504 if (NoFusing) return NULL;
2505
Evan Chengb1f49812009-12-22 17:47:23 +00002506 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002507 switch (MI->getOpcode()) {
2508 case X86::CVTSD2SSrr:
2509 case X86::Int_CVTSD2SSrr:
2510 case X86::CVTSS2SDrr:
2511 case X86::Int_CVTSS2SDrr:
2512 case X86::RCPSSr:
2513 case X86::RCPSSr_Int:
2514 case X86::ROUNDSDr_Int:
2515 case X86::ROUNDSSr_Int:
2516 case X86::RSQRTSSr:
2517 case X86::RSQRTSSr_Int:
2518 case X86::SQRTSSr:
2519 case X86::SQRTSSr_Int:
2520 return 0;
2521 }
2522
Evan Cheng5fd79d02008-02-08 21:20:40 +00002523 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng9cef48e2009-09-11 00:39:26 +00002524 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng5fd79d02008-02-08 21:20:40 +00002525 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +00002526 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2527 unsigned NewOpc = 0;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002528 unsigned RCSize = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002529 switch (MI->getOpcode()) {
2530 default: return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002531 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohmane5efbaf2010-05-18 21:42:03 +00002532 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2533 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2534 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002535 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002536 // Check if it's safe to fold the load. If the size of the object is
2537 // narrower than the load width, then it's not.
2538 if (Size < RCSize)
2539 return NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002540 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002541 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002542 MI->getOperand(1).ChangeToImmediate(0);
2543 } else if (Ops.size() != 1)
2544 return NULL;
2545
2546 SmallVector<MachineOperand,4> MOs;
2547 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng9cef48e2009-09-11 00:39:26 +00002548 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002549}
2550
Dan Gohmanc54baa22008-12-03 18:43:12 +00002551MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2552 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002553 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002554 MachineInstr *LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002555 // Check switch flag
2556 if (NoFusing) return NULL;
2557
Evan Chengb1f49812009-12-22 17:47:23 +00002558 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002559 switch (MI->getOpcode()) {
2560 case X86::CVTSD2SSrr:
2561 case X86::Int_CVTSD2SSrr:
2562 case X86::CVTSS2SDrr:
2563 case X86::Int_CVTSS2SDrr:
2564 case X86::RCPSSr:
2565 case X86::RCPSSr_Int:
2566 case X86::ROUNDSDr_Int:
2567 case X86::ROUNDSSr_Int:
2568 case X86::RSQRTSSr:
2569 case X86::RSQRTSSr_Int:
2570 case X86::SQRTSSr:
2571 case X86::SQRTSSr_Int:
2572 return 0;
2573 }
2574
Dan Gohmancddc11e2008-07-12 00:10:52 +00002575 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002576 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002577 if (LoadMI->hasOneMemOperand())
Dan Gohmanc76909a2009-09-25 20:36:54 +00002578 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002579 else
2580 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002581 case X86::V_SET0PS:
2582 case X86::V_SET0PD:
2583 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002584 case X86::V_SETALLONES:
2585 Alignment = 16;
2586 break;
2587 case X86::FsFLD0SD:
2588 Alignment = 8;
2589 break;
2590 case X86::FsFLD0SS:
2591 Alignment = 4;
2592 break;
2593 default:
2594 llvm_unreachable("Don't know how to fold this instruction!");
2595 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002596 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2597 unsigned NewOpc = 0;
2598 switch (MI->getOpcode()) {
2599 default: return NULL;
2600 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002601 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2602 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2603 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002604 }
2605 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002606 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002607 MI->getOperand(1).ChangeToImmediate(0);
2608 } else if (Ops.size() != 1)
2609 return NULL;
2610
Rafael Espindola094fad32009-04-08 21:14:34 +00002611 SmallVector<MachineOperand,X86AddrNumOperands> MOs;
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002612 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002613 case X86::V_SET0PS:
2614 case X86::V_SET0PD:
2615 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002616 case X86::V_SETALLONES:
2617 case X86::FsFLD0SD:
2618 case X86::FsFLD0SS: {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002619 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohman62c939d2008-12-03 05:21:24 +00002620 // Create a constant-pool entry and operands to load from it.
2621
Dan Gohman81d0c362010-03-09 03:01:40 +00002622 // Medium and large mode can't fold loads this way.
2623 if (TM.getCodeModel() != CodeModel::Small &&
2624 TM.getCodeModel() != CodeModel::Kernel)
2625 return NULL;
2626
Dan Gohman62c939d2008-12-03 05:21:24 +00002627 // x86-32 PIC requires a PIC base register for constant pools.
2628 unsigned PICBase = 0;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002629 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng2b48ab92009-07-16 18:44:05 +00002630 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2631 PICBase = X86::RIP;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002632 else
Evan Cheng2b48ab92009-07-16 18:44:05 +00002633 // FIXME: PICBase = TM.getInstrInfo()->getGlobalBaseReg(&MF);
2634 // This doesn't work for several reasons.
2635 // 1. GlobalBaseReg may have been spilled.
2636 // 2. It may not be live at MI.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002637 return NULL;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002638 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002639
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002640 // Create a constant-pool entry.
Dan Gohman62c939d2008-12-03 05:21:24 +00002641 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002642 const Type *Ty;
2643 if (LoadMI->getOpcode() == X86::FsFLD0SS)
2644 Ty = Type::getFloatTy(MF.getFunction()->getContext());
2645 else if (LoadMI->getOpcode() == X86::FsFLD0SD)
2646 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
2647 else
2648 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohman46510a72010-04-15 01:51:59 +00002649 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002650 Constant::getAllOnesValue(Ty) :
2651 Constant::getNullValue(Ty);
2652 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman62c939d2008-12-03 05:21:24 +00002653
2654 // Create operands to load from the constant pool entry.
2655 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2656 MOs.push_back(MachineOperand::CreateImm(1));
2657 MOs.push_back(MachineOperand::CreateReg(0, false));
2658 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola094fad32009-04-08 21:14:34 +00002659 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002660 break;
2661 }
2662 default: {
Dan Gohman62c939d2008-12-03 05:21:24 +00002663 // Folding a normal load. Just copy the load's address operands.
2664 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Rafael Espindola705d8002009-03-27 15:57:50 +00002665 for (unsigned i = NumOps - X86AddrNumOperands; i != NumOps; ++i)
Dan Gohman62c939d2008-12-03 05:21:24 +00002666 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002667 break;
2668 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002669 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002670 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002671}
2672
2673
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002674bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2675 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002676 // Check switch flag
2677 if (NoFusing) return 0;
2678
2679 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2680 switch (MI->getOpcode()) {
2681 default: return false;
2682 case X86::TEST8rr:
2683 case X86::TEST16rr:
2684 case X86::TEST32rr:
2685 case X86::TEST64rr:
2686 return true;
2687 }
2688 }
2689
2690 if (Ops.size() != 1)
2691 return false;
2692
2693 unsigned OpNum = Ops[0];
2694 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002695 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002696 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002697 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002698
2699 // Folding a memory location into the two-address part of a two-address
2700 // instruction is different than folding it other places. It requires
2701 // replacing the *two* registers with the memory location.
Evan Chengf9b36f02009-07-15 06:10:07 +00002702 const DenseMap<unsigned*, std::pair<unsigned,unsigned> > *OpcodeTablePtr=NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002703 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2704 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2705 } else if (OpNum == 0) { // If operand 0
2706 switch (Opc) {
Chris Lattner9ac75422009-07-14 20:19:57 +00002707 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002708 case X86::MOV16r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002709 case X86::MOV32r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002710 case X86::MOV64r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002711 return true;
2712 default: break;
2713 }
2714 OpcodeTablePtr = &RegOp2MemOpTable0;
2715 } else if (OpNum == 1) {
2716 OpcodeTablePtr = &RegOp2MemOpTable1;
2717 } else if (OpNum == 2) {
2718 OpcodeTablePtr = &RegOp2MemOpTable2;
2719 }
2720
2721 if (OpcodeTablePtr) {
2722 // Find the Opcode to fuse
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002723 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002724 OpcodeTablePtr->find((unsigned*)Opc);
2725 if (I != OpcodeTablePtr->end())
2726 return true;
2727 }
2728 return false;
2729}
2730
2731bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2732 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002733 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002734 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002735 MemOp2RegOpTable.find((unsigned*)MI->getOpcode());
2736 if (I == MemOp2RegOpTable.end())
2737 return false;
2738 unsigned Opc = I->second.first;
2739 unsigned Index = I->second.second & 0xf;
2740 bool FoldedLoad = I->second.second & (1 << 4);
2741 bool FoldedStore = I->second.second & (1 << 5);
2742 if (UnfoldLoad && !FoldedLoad)
2743 return false;
2744 UnfoldLoad &= FoldedLoad;
2745 if (UnfoldStore && !FoldedStore)
2746 return false;
2747 UnfoldStore &= FoldedStore;
2748
Chris Lattner749c6f62008-01-07 07:27:27 +00002749 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002750 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnercb778a82009-07-29 21:10:12 +00002751 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Rafael Espindola705d8002009-03-27 15:57:50 +00002752 SmallVector<MachineOperand, X86AddrNumOperands> AddrOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002753 SmallVector<MachineOperand,2> BeforeOps;
2754 SmallVector<MachineOperand,2> AfterOps;
2755 SmallVector<MachineOperand,4> ImpOps;
2756 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2757 MachineOperand &Op = MI->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002758 if (i >= Index && i < Index + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002759 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002760 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002761 ImpOps.push_back(Op);
2762 else if (i < Index)
2763 BeforeOps.push_back(Op);
2764 else if (i > Index)
2765 AfterOps.push_back(Op);
2766 }
2767
2768 // Emit the load instruction.
2769 if (UnfoldLoad) {
Dan Gohman91e69c32009-10-09 18:10:05 +00002770 std::pair<MachineInstr::mmo_iterator,
2771 MachineInstr::mmo_iterator> MMOs =
2772 MF.extractLoadMemRefs(MI->memoperands_begin(),
2773 MI->memoperands_end());
2774 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002775 if (UnfoldStore) {
2776 // Address operands cannot be marked isKill.
Rafael Espindola705d8002009-03-27 15:57:50 +00002777 for (unsigned i = 1; i != 1 + X86AddrNumOperands; ++i) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002778 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002779 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002780 MO.setIsKill(false);
2781 }
2782 }
2783 }
2784
2785 // Emit the data processing instruction.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002786 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002787 MachineInstrBuilder MIB(DataMI);
2788
2789 if (FoldedStore)
Bill Wendling587daed2009-05-13 21:33:08 +00002790 MIB.addReg(Reg, RegState::Define);
Owen Anderson43dbe052008-01-07 01:35:02 +00002791 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002792 MIB.addOperand(BeforeOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002793 if (FoldedLoad)
2794 MIB.addReg(Reg);
2795 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002796 MIB.addOperand(AfterOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002797 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2798 MachineOperand &MO = ImpOps[i];
Bill Wendling587daed2009-05-13 21:33:08 +00002799 MIB.addReg(MO.getReg(),
2800 getDefRegState(MO.isDef()) |
2801 RegState::Implicit |
2802 getKillRegState(MO.isKill()) |
Evan Cheng4784f1f2009-06-30 08:49:04 +00002803 getDeadRegState(MO.isDead()) |
2804 getUndefRegState(MO.isUndef()));
Owen Anderson43dbe052008-01-07 01:35:02 +00002805 }
2806 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2807 unsigned NewOpc = 0;
2808 switch (DataMI->getOpcode()) {
2809 default: break;
2810 case X86::CMP64ri32:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002811 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002812 case X86::CMP32ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002813 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002814 case X86::CMP16ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002815 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002816 case X86::CMP8ri: {
2817 MachineOperand &MO0 = DataMI->getOperand(0);
2818 MachineOperand &MO1 = DataMI->getOperand(1);
2819 if (MO1.getImm() == 0) {
2820 switch (DataMI->getOpcode()) {
2821 default: break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002822 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002823 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002824 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002825 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002826 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002827 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2828 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2829 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002830 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002831 MO1.ChangeToRegister(MO0.getReg(), false);
2832 }
2833 }
2834 }
2835 NewMIs.push_back(DataMI);
2836
2837 // Emit the store instruction.
2838 if (UnfoldStore) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002839 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohman91e69c32009-10-09 18:10:05 +00002840 std::pair<MachineInstr::mmo_iterator,
2841 MachineInstr::mmo_iterator> MMOs =
2842 MF.extractStoreMemRefs(MI->memoperands_begin(),
2843 MI->memoperands_end());
2844 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002845 }
2846
2847 return true;
2848}
2849
2850bool
2851X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002852 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002853 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002854 return false;
2855
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002856 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Dan Gohmane8be6c62008-07-17 19:10:17 +00002857 MemOp2RegOpTable.find((unsigned*)N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002858 if (I == MemOp2RegOpTable.end())
2859 return false;
2860 unsigned Opc = I->second.first;
2861 unsigned Index = I->second.second & 0xf;
2862 bool FoldedLoad = I->second.second & (1 << 4);
2863 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002864 const TargetInstrDesc &TID = get(Opc);
Chris Lattnercb778a82009-07-29 21:10:12 +00002865 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002866 unsigned NumDefs = TID.NumDefs;
Dan Gohman475871a2008-07-27 21:46:04 +00002867 std::vector<SDValue> AddrOps;
2868 std::vector<SDValue> BeforeOps;
2869 std::vector<SDValue> AfterOps;
Dale Johannesened2eee62009-02-06 01:31:28 +00002870 DebugLoc dl = N->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002871 unsigned NumOps = N->getNumOperands();
Dan Gohmanc76909a2009-09-25 20:36:54 +00002872 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002873 SDValue Op = N->getOperand(i);
Rafael Espindola705d8002009-03-27 15:57:50 +00002874 if (i >= Index-NumDefs && i < Index-NumDefs + X86AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002875 AddrOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002876 else if (i < Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002877 BeforeOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002878 else if (i > Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002879 AfterOps.push_back(Op);
2880 }
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002882 AddrOps.push_back(Chain);
2883
2884 // Emit the load instruction.
2885 SDNode *Load = 0;
Dan Gohman91e69c32009-10-09 18:10:05 +00002886 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002887 if (FoldedLoad) {
Owen Andersone50ed302009-08-10 22:56:29 +00002888 EVT VT = *RC->vt_begin();
Evan Cheng600c0432009-11-16 21:56:03 +00002889 std::pair<MachineInstr::mmo_iterator,
2890 MachineInstr::mmo_iterator> MMOs =
2891 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2892 cast<MachineSDNode>(N)->memoperands_end());
2893 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002894 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2895 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002896 NewNodes.push_back(Load);
Dan Gohman91e69c32009-10-09 18:10:05 +00002897
2898 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002899 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002900 }
2901
2902 // Emit the data processing instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00002903 std::vector<EVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002904 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002905 if (TID.getNumDefs() > 0) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002906 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002907 VTs.push_back(*DstRC->vt_begin());
2908 }
2909 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002910 EVT VT = N->getValueType(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00002911 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002912 VTs.push_back(VT);
2913 }
2914 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002915 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002916 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman602b0c82009-09-25 18:54:59 +00002917 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2918 BeforeOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002919 NewNodes.push_back(NewNode);
2920
2921 // Emit the store instruction.
2922 if (FoldedStore) {
2923 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002924 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002925 AddrOps.push_back(Chain);
Evan Cheng600c0432009-11-16 21:56:03 +00002926 std::pair<MachineInstr::mmo_iterator,
2927 MachineInstr::mmo_iterator> MMOs =
2928 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2929 cast<MachineSDNode>(N)->memoperands_end());
2930 bool isAligned = (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002931 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2932 isAligned, TM),
2933 dl, MVT::Other,
2934 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002935 NewNodes.push_back(Store);
Dan Gohman91e69c32009-10-09 18:10:05 +00002936
2937 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002938 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002939 }
2940
2941 return true;
2942}
2943
2944unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +00002945 bool UnfoldLoad, bool UnfoldStore,
2946 unsigned *LoadRegIndex) const {
Jeffrey Yasskin81cf4322009-11-10 01:02:17 +00002947 DenseMap<unsigned*, std::pair<unsigned,unsigned> >::const_iterator I =
Owen Anderson43dbe052008-01-07 01:35:02 +00002948 MemOp2RegOpTable.find((unsigned*)Opc);
2949 if (I == MemOp2RegOpTable.end())
2950 return 0;
2951 bool FoldedLoad = I->second.second & (1 << 4);
2952 bool FoldedStore = I->second.second & (1 << 5);
2953 if (UnfoldLoad && !FoldedLoad)
2954 return 0;
2955 if (UnfoldStore && !FoldedStore)
2956 return 0;
Dan Gohman0115e162009-10-30 22:18:41 +00002957 if (LoadRegIndex)
2958 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson43dbe052008-01-07 01:35:02 +00002959 return I->second.first;
2960}
2961
Evan Cheng96dc1152010-01-22 03:34:51 +00002962bool
2963X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2964 int64_t &Offset1, int64_t &Offset2) const {
2965 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2966 return false;
2967 unsigned Opc1 = Load1->getMachineOpcode();
2968 unsigned Opc2 = Load2->getMachineOpcode();
2969 switch (Opc1) {
2970 default: return false;
2971 case X86::MOV8rm:
2972 case X86::MOV16rm:
2973 case X86::MOV32rm:
2974 case X86::MOV64rm:
2975 case X86::LD_Fp32m:
2976 case X86::LD_Fp64m:
2977 case X86::LD_Fp80m:
2978 case X86::MOVSSrm:
2979 case X86::MOVSDrm:
2980 case X86::MMX_MOVD64rm:
2981 case X86::MMX_MOVQ64rm:
2982 case X86::FsMOVAPSrm:
2983 case X86::FsMOVAPDrm:
2984 case X86::MOVAPSrm:
2985 case X86::MOVUPSrm:
2986 case X86::MOVUPSrm_Int:
2987 case X86::MOVAPDrm:
2988 case X86::MOVDQArm:
2989 case X86::MOVDQUrm:
2990 case X86::MOVDQUrm_Int:
2991 break;
2992 }
2993 switch (Opc2) {
2994 default: return false;
2995 case X86::MOV8rm:
2996 case X86::MOV16rm:
2997 case X86::MOV32rm:
2998 case X86::MOV64rm:
2999 case X86::LD_Fp32m:
3000 case X86::LD_Fp64m:
3001 case X86::LD_Fp80m:
3002 case X86::MOVSSrm:
3003 case X86::MOVSDrm:
3004 case X86::MMX_MOVD64rm:
3005 case X86::MMX_MOVQ64rm:
3006 case X86::FsMOVAPSrm:
3007 case X86::FsMOVAPDrm:
3008 case X86::MOVAPSrm:
3009 case X86::MOVUPSrm:
3010 case X86::MOVUPSrm_Int:
3011 case X86::MOVAPDrm:
3012 case X86::MOVDQArm:
3013 case X86::MOVDQUrm:
3014 case X86::MOVDQUrm_Int:
3015 break;
3016 }
3017
3018 // Check if chain operands and base addresses match.
3019 if (Load1->getOperand(0) != Load2->getOperand(0) ||
3020 Load1->getOperand(5) != Load2->getOperand(5))
3021 return false;
3022 // Segment operands should match as well.
3023 if (Load1->getOperand(4) != Load2->getOperand(4))
3024 return false;
3025 // Scale should be 1, Index should be Reg0.
3026 if (Load1->getOperand(1) == Load2->getOperand(1) &&
3027 Load1->getOperand(2) == Load2->getOperand(2)) {
3028 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
3029 return false;
Evan Cheng96dc1152010-01-22 03:34:51 +00003030
3031 // Now let's examine the displacements.
3032 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
3033 isa<ConstantSDNode>(Load2->getOperand(3))) {
3034 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
3035 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
3036 return true;
3037 }
3038 }
3039 return false;
3040}
3041
3042bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
3043 int64_t Offset1, int64_t Offset2,
3044 unsigned NumLoads) const {
3045 assert(Offset2 > Offset1);
3046 if ((Offset2 - Offset1) / 8 > 64)
3047 return false;
3048
3049 unsigned Opc1 = Load1->getMachineOpcode();
3050 unsigned Opc2 = Load2->getMachineOpcode();
3051 if (Opc1 != Opc2)
3052 return false; // FIXME: overly conservative?
3053
3054 switch (Opc1) {
3055 default: break;
3056 case X86::LD_Fp32m:
3057 case X86::LD_Fp64m:
3058 case X86::LD_Fp80m:
3059 case X86::MMX_MOVD64rm:
3060 case X86::MMX_MOVQ64rm:
3061 return false;
3062 }
3063
3064 EVT VT = Load1->getValueType(0);
3065 switch (VT.getSimpleVT().SimpleTy) {
3066 default: {
3067 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
3068 // have 16 of them to play with.
3069 if (TM.getSubtargetImpl()->is64Bit()) {
3070 if (NumLoads >= 3)
3071 return false;
3072 } else if (NumLoads)
3073 return false;
3074 break;
3075 }
3076 case MVT::i8:
3077 case MVT::i16:
3078 case MVT::i32:
3079 case MVT::i64:
Evan Chengafc36732010-01-22 23:49:11 +00003080 case MVT::f32:
3081 case MVT::f64:
Evan Cheng96dc1152010-01-22 03:34:51 +00003082 if (NumLoads)
3083 return false;
3084 }
3085
3086 return true;
3087}
3088
3089
Chris Lattner7fbe9722006-10-20 17:42:20 +00003090bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00003091ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00003092 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00003093 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman279c22e2008-10-21 03:29:32 +00003094 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
3095 return true;
Evan Cheng97af60b2008-08-29 23:21:31 +00003096 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00003097 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003098}
3099
Evan Cheng23066282008-10-27 07:14:50 +00003100bool X86InstrInfo::
Evan Cheng4350eb82009-02-06 17:17:30 +00003101isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3102 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng23066282008-10-27 07:14:50 +00003103 // allow any loads of these registers before FpGet_ST0_80.
Evan Cheng4350eb82009-02-06 17:17:30 +00003104 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3105 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng23066282008-10-27 07:14:50 +00003106}
3107
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003108
Chris Lattner39a612e2010-02-05 22:10:22 +00003109/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
3110/// register? e.g. r8, xmm8, xmm13, etc.
3111bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
3112 switch (RegNo) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003113 default: break;
3114 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
3115 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
3116 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
3117 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
3118 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
3119 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
3120 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
3121 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
3122 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
3123 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
3124 return true;
3125 }
3126 return false;
3127}
3128
3129
3130/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
3131/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
3132/// size, and 3) use of X86-64 extended registers.
3133unsigned X86InstrInfo::determineREX(const MachineInstr &MI) {
3134 unsigned REX = 0;
3135 const TargetInstrDesc &Desc = MI.getDesc();
3136
3137 // Pseudo instructions do not need REX prefix byte.
3138 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
3139 return 0;
3140 if (Desc.TSFlags & X86II::REX_W)
3141 REX |= 1 << 3;
3142
3143 unsigned NumOps = Desc.getNumOperands();
3144 if (NumOps) {
3145 bool isTwoAddr = NumOps > 1 &&
3146 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
3147
3148 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
3149 unsigned i = isTwoAddr ? 1 : 0;
3150 for (unsigned e = NumOps; i != e; ++i) {
3151 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003152 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003153 unsigned Reg = MO.getReg();
3154 if (isX86_64NonExtLowByteReg(Reg))
3155 REX |= 0x40;
3156 }
3157 }
3158
3159 switch (Desc.TSFlags & X86II::FormMask) {
3160 case X86II::MRMInitReg:
3161 if (isX86_64ExtendedReg(MI.getOperand(0)))
3162 REX |= (1 << 0) | (1 << 2);
3163 break;
3164 case X86II::MRMSrcReg: {
3165 if (isX86_64ExtendedReg(MI.getOperand(0)))
3166 REX |= 1 << 2;
3167 i = isTwoAddr ? 2 : 1;
3168 for (unsigned e = NumOps; i != e; ++i) {
3169 const MachineOperand& MO = MI.getOperand(i);
3170 if (isX86_64ExtendedReg(MO))
3171 REX |= 1 << 0;
3172 }
3173 break;
3174 }
3175 case X86II::MRMSrcMem: {
3176 if (isX86_64ExtendedReg(MI.getOperand(0)))
3177 REX |= 1 << 2;
3178 unsigned Bit = 0;
3179 i = isTwoAddr ? 2 : 1;
3180 for (; i != NumOps; ++i) {
3181 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003182 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003183 if (isX86_64ExtendedReg(MO))
3184 REX |= 1 << Bit;
3185 Bit++;
3186 }
3187 }
3188 break;
3189 }
3190 case X86II::MRM0m: case X86II::MRM1m:
3191 case X86II::MRM2m: case X86II::MRM3m:
3192 case X86II::MRM4m: case X86II::MRM5m:
3193 case X86II::MRM6m: case X86II::MRM7m:
3194 case X86II::MRMDestMem: {
Dan Gohman8cc632f2009-04-13 15:04:25 +00003195 unsigned e = (isTwoAddr ? X86AddrNumOperands+1 : X86AddrNumOperands);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003196 i = isTwoAddr ? 1 : 0;
3197 if (NumOps > e && isX86_64ExtendedReg(MI.getOperand(e)))
3198 REX |= 1 << 2;
3199 unsigned Bit = 0;
3200 for (; i != e; ++i) {
3201 const MachineOperand& MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00003202 if (MO.isReg()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003203 if (isX86_64ExtendedReg(MO))
3204 REX |= 1 << Bit;
3205 Bit++;
3206 }
3207 }
3208 break;
3209 }
3210 default: {
3211 if (isX86_64ExtendedReg(MI.getOperand(0)))
3212 REX |= 1 << 0;
3213 i = isTwoAddr ? 2 : 1;
3214 for (unsigned e = NumOps; i != e; ++i) {
3215 const MachineOperand& MO = MI.getOperand(i);
3216 if (isX86_64ExtendedReg(MO))
3217 REX |= 1 << 2;
3218 }
3219 break;
3220 }
3221 }
3222 }
3223 return REX;
3224}
3225
3226/// sizePCRelativeBlockAddress - This method returns the size of a PC
3227/// relative block address instruction
3228///
3229static unsigned sizePCRelativeBlockAddress() {
3230 return 4;
3231}
3232
3233/// sizeGlobalAddress - Give the size of the emission of this global address
3234///
3235static unsigned sizeGlobalAddress(bool dword) {
3236 return dword ? 8 : 4;
3237}
3238
3239/// sizeConstPoolAddress - Give the size of the emission of this constant
3240/// pool address
3241///
3242static unsigned sizeConstPoolAddress(bool dword) {
3243 return dword ? 8 : 4;
3244}
3245
3246/// sizeExternalSymbolAddress - Give the size of the emission of this external
3247/// symbol
3248///
3249static unsigned sizeExternalSymbolAddress(bool dword) {
3250 return dword ? 8 : 4;
3251}
3252
3253/// sizeJumpTableAddress - Give the size of the emission of this jump
3254/// table address
3255///
3256static unsigned sizeJumpTableAddress(bool dword) {
3257 return dword ? 8 : 4;
3258}
3259
3260static unsigned sizeConstant(unsigned Size) {
3261 return Size;
3262}
3263
3264static unsigned sizeRegModRMByte(){
3265 return 1;
3266}
3267
3268static unsigned sizeSIBByte(){
3269 return 1;
3270}
3271
3272static unsigned getDisplacementFieldSize(const MachineOperand *RelocOp) {
3273 unsigned FinalSize = 0;
3274 // If this is a simple integer displacement that doesn't require a relocation.
3275 if (!RelocOp) {
3276 FinalSize += sizeConstant(4);
3277 return FinalSize;
3278 }
3279
3280 // Otherwise, this is something that requires a relocation.
Dan Gohmand735b802008-10-03 15:45:36 +00003281 if (RelocOp->isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003282 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003283 } else if (RelocOp->isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003284 FinalSize += sizeConstPoolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003285 } else if (RelocOp->isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003286 FinalSize += sizeJumpTableAddress(false);
3287 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003288 llvm_unreachable("Unknown value to relocate!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003289 }
3290 return FinalSize;
3291}
3292
3293static unsigned getMemModRMByteSize(const MachineInstr &MI, unsigned Op,
3294 bool IsPIC, bool Is64BitMode) {
3295 const MachineOperand &Op3 = MI.getOperand(Op+3);
3296 int DispVal = 0;
3297 const MachineOperand *DispForReloc = 0;
3298 unsigned FinalSize = 0;
3299
3300 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +00003301 if (Op3.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003302 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +00003303 } else if (Op3.isCPI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003304 if (Is64BitMode || IsPIC) {
3305 DispForReloc = &Op3;
3306 } else {
3307 DispVal = 1;
3308 }
Dan Gohmand735b802008-10-03 15:45:36 +00003309 } else if (Op3.isJTI()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003310 if (Is64BitMode || IsPIC) {
3311 DispForReloc = &Op3;
3312 } else {
3313 DispVal = 1;
3314 }
3315 } else {
3316 DispVal = 1;
3317 }
3318
3319 const MachineOperand &Base = MI.getOperand(Op);
3320 const MachineOperand &IndexReg = MI.getOperand(Op+2);
3321
3322 unsigned BaseReg = Base.getReg();
3323
3324 // Is a SIB byte needed?
Evan Cheng6ed34912009-05-12 00:07:35 +00003325 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
3326 IndexReg.getReg() == 0 &&
Evan Chengb0030dd2009-05-04 22:49:16 +00003327 (BaseReg == 0 || X86RegisterInfo::getX86RegNum(BaseReg) != N86::ESP)) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003328 if (BaseReg == 0) { // Just a displacement?
3329 // Emit special case [disp32] encoding
3330 ++FinalSize;
3331 FinalSize += getDisplacementFieldSize(DispForReloc);
3332 } else {
3333 unsigned BaseRegNo = X86RegisterInfo::getX86RegNum(BaseReg);
3334 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
3335 // Emit simple indirect register encoding... [EAX] f.e.
3336 ++FinalSize;
3337 // Be pessimistic and assume it's a disp32, not a disp8
3338 } else {
3339 // Emit the most general non-SIB encoding: [REG+disp32]
3340 ++FinalSize;
3341 FinalSize += getDisplacementFieldSize(DispForReloc);
3342 }
3343 }
3344
3345 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
3346 assert(IndexReg.getReg() != X86::ESP &&
3347 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
3348
3349 bool ForceDisp32 = false;
3350 if (BaseReg == 0 || DispForReloc) {
3351 // Emit the normal disp32 encoding.
3352 ++FinalSize;
3353 ForceDisp32 = true;
3354 } else {
3355 ++FinalSize;
3356 }
3357
3358 FinalSize += sizeSIBByte();
3359
3360 // Do we need to output a displacement?
3361 if (DispVal != 0 || ForceDisp32) {
3362 FinalSize += getDisplacementFieldSize(DispForReloc);
3363 }
3364 }
3365 return FinalSize;
3366}
3367
3368
3369static unsigned GetInstSizeWithDesc(const MachineInstr &MI,
3370 const TargetInstrDesc *Desc,
3371 bool IsPIC, bool Is64BitMode) {
3372
3373 unsigned Opcode = Desc->Opcode;
3374 unsigned FinalSize = 0;
3375
3376 // Emit the lock opcode prefix as needed.
3377 if (Desc->TSFlags & X86II::LOCK) ++FinalSize;
3378
Bill Wendling2265ba02009-05-28 23:40:46 +00003379 // Emit segment override opcode prefix as needed.
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00003380 switch (Desc->TSFlags & X86II::SegOvrMask) {
3381 case X86II::FS:
3382 case X86II::GS:
3383 ++FinalSize;
3384 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003385 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikovd21a6302008-10-12 10:30:11 +00003386 case 0: break; // No segment override!
3387 }
3388
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003389 // Emit the repeat opcode prefix as needed.
3390 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP) ++FinalSize;
3391
3392 // Emit the operand size opcode prefix as needed.
3393 if (Desc->TSFlags & X86II::OpSize) ++FinalSize;
3394
3395 // Emit the address size opcode prefix as needed.
3396 if (Desc->TSFlags & X86II::AdSize) ++FinalSize;
3397
3398 bool Need0FPrefix = false;
3399 switch (Desc->TSFlags & X86II::Op0Mask) {
3400 case X86II::TB: // Two-byte opcode prefix
3401 case X86II::T8: // 0F 38
3402 case X86II::TA: // 0F 3A
3403 Need0FPrefix = true;
3404 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003405 case X86II::TF: // F2 0F 38
3406 ++FinalSize;
3407 Need0FPrefix = true;
3408 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003409 case X86II::REP: break; // already handled.
3410 case X86II::XS: // F3 0F
3411 ++FinalSize;
3412 Need0FPrefix = true;
3413 break;
3414 case X86II::XD: // F2 0F
3415 ++FinalSize;
3416 Need0FPrefix = true;
3417 break;
3418 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
3419 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
3420 ++FinalSize;
3421 break; // Two-byte opcode prefix
Torok Edwinc23197a2009-07-14 16:55:14 +00003422 default: llvm_unreachable("Invalid prefix!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003423 case 0: break; // No prefix!
3424 }
3425
3426 if (Is64BitMode) {
3427 // REX prefix
3428 unsigned REX = X86InstrInfo::determineREX(MI);
3429 if (REX)
3430 ++FinalSize;
3431 }
3432
3433 // 0x0F escape code must be emitted just before the opcode.
3434 if (Need0FPrefix)
3435 ++FinalSize;
3436
3437 switch (Desc->TSFlags & X86II::Op0Mask) {
3438 case X86II::T8: // 0F 38
3439 ++FinalSize;
3440 break;
Bill Wendling2265ba02009-05-28 23:40:46 +00003441 case X86II::TA: // 0F 3A
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003442 ++FinalSize;
3443 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003444 case X86II::TF: // F2 0F 38
3445 ++FinalSize;
3446 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003447 }
3448
3449 // If this is a two-address instruction, skip one of the register operands.
3450 unsigned NumOps = Desc->getNumOperands();
3451 unsigned CurOp = 0;
3452 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
3453 CurOp++;
Evan Chengb0030dd2009-05-04 22:49:16 +00003454 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
3455 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
3456 --NumOps;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003457
3458 switch (Desc->TSFlags & X86II::FormMask) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003459 default: llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003460 case X86II::Pseudo:
3461 // Remember the current PC offset, this is the PIC relocation
3462 // base address.
3463 switch (Opcode) {
3464 default:
3465 break;
Chris Lattner518bb532010-02-09 19:54:29 +00003466 case TargetOpcode::INLINEASM: {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003467 const MachineFunction *MF = MI.getParent()->getParent();
Chris Lattnerd90183d2009-08-02 05:20:37 +00003468 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
3469 FinalSize += TII.getInlineAsmLength(MI.getOperand(0).getSymbolName(),
Chris Lattneraf76e592009-08-22 20:48:53 +00003470 *MF->getTarget().getMCAsmInfo());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003471 break;
3472 }
Chris Lattner518bb532010-02-09 19:54:29 +00003473 case TargetOpcode::DBG_LABEL:
3474 case TargetOpcode::EH_LABEL:
Dale Johannesen375be772010-04-07 19:51:44 +00003475 case TargetOpcode::DBG_VALUE:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003476 break;
Chris Lattner518bb532010-02-09 19:54:29 +00003477 case TargetOpcode::IMPLICIT_DEF:
3478 case TargetOpcode::KILL:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003479 case X86::FP_REG_KILL:
3480 break;
3481 case X86::MOVPC32r: {
3482 // This emits the "call" portion of this pseudo instruction.
3483 ++FinalSize;
Chris Lattner74a21512010-02-05 19:24:13 +00003484 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003485 break;
3486 }
3487 }
3488 CurOp = NumOps;
3489 break;
3490 case X86II::RawFrm:
3491 ++FinalSize;
3492
3493 if (CurOp != NumOps) {
3494 const MachineOperand &MO = MI.getOperand(CurOp++);
Dan Gohmand735b802008-10-03 15:45:36 +00003495 if (MO.isMBB()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003496 FinalSize += sizePCRelativeBlockAddress();
Dan Gohmand735b802008-10-03 15:45:36 +00003497 } else if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003498 FinalSize += sizeGlobalAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003499 } else if (MO.isSymbol()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003500 FinalSize += sizeExternalSymbolAddress(false);
Dan Gohmand735b802008-10-03 15:45:36 +00003501 } else if (MO.isImm()) {
Chris Lattner74a21512010-02-05 19:24:13 +00003502 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003503 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003504 llvm_unreachable("Unknown RawFrm operand!");
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003505 }
3506 }
3507 break;
3508
3509 case X86II::AddRegFrm:
3510 ++FinalSize;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003511 ++CurOp;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003512
3513 if (CurOp != NumOps) {
3514 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003515 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003516 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003517 FinalSize += sizeConstant(Size);
3518 else {
3519 bool dword = false;
3520 if (Opcode == X86::MOV64ri)
3521 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003522 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003523 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003524 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003525 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003526 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003527 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003528 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003529 FinalSize += sizeJumpTableAddress(dword);
3530 }
3531 }
3532 break;
3533
3534 case X86II::MRMDestReg: {
3535 ++FinalSize;
3536 FinalSize += sizeRegModRMByte();
3537 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003538 if (CurOp != NumOps) {
3539 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003540 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003541 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003542 break;
3543 }
3544 case X86II::MRMDestMem: {
3545 ++FinalSize;
3546 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003547 CurOp += X86AddrNumOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003548 if (CurOp != NumOps) {
3549 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003550 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003551 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003552 break;
3553 }
3554
3555 case X86II::MRMSrcReg:
3556 ++FinalSize;
3557 FinalSize += sizeRegModRMByte();
3558 CurOp += 2;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003559 if (CurOp != NumOps) {
3560 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003561 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003562 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003563 break;
3564
3565 case X86II::MRMSrcMem: {
Evan Chengb0030dd2009-05-04 22:49:16 +00003566 int AddrOperands;
3567 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
3568 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
3569 AddrOperands = X86AddrNumOperands - 1; // No segment register
3570 else
3571 AddrOperands = X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003572
3573 ++FinalSize;
3574 FinalSize += getMemModRMByteSize(MI, CurOp+1, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003575 CurOp += AddrOperands + 1;
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003576 if (CurOp != NumOps) {
3577 ++CurOp;
Chris Lattner74a21512010-02-05 19:24:13 +00003578 FinalSize += sizeConstant(X86II::getSizeOfImm(Desc->TSFlags));
Nicolas Geoffray546e36a2008-04-20 23:36:47 +00003579 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003580 break;
3581 }
3582
3583 case X86II::MRM0r: case X86II::MRM1r:
3584 case X86II::MRM2r: case X86II::MRM3r:
3585 case X86II::MRM4r: case X86II::MRM5r:
3586 case X86II::MRM6r: case X86II::MRM7r:
3587 ++FinalSize;
Evan Chengb0030dd2009-05-04 22:49:16 +00003588 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling2265ba02009-05-28 23:40:46 +00003589 Desc->getOpcode() == X86::MFENCE) {
3590 // Special handling of lfence and mfence;
Evan Chengb0030dd2009-05-04 22:49:16 +00003591 FinalSize += sizeRegModRMByte();
Bill Wendling2265ba02009-05-28 23:40:46 +00003592 } else if (Desc->getOpcode() == X86::MONITOR ||
3593 Desc->getOpcode() == X86::MWAIT) {
3594 // Special handling of monitor and mwait.
3595 FinalSize += sizeRegModRMByte() + 1; // +1 for the opcode.
3596 } else {
Evan Chengb0030dd2009-05-04 22:49:16 +00003597 ++CurOp;
3598 FinalSize += sizeRegModRMByte();
3599 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003600
3601 if (CurOp != NumOps) {
3602 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003603 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003604 if (MO1.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003605 FinalSize += sizeConstant(Size);
3606 else {
3607 bool dword = false;
3608 if (Opcode == X86::MOV64ri32)
3609 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003610 if (MO1.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003611 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003612 } else if (MO1.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003613 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003614 else if (MO1.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003615 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003616 else if (MO1.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003617 FinalSize += sizeJumpTableAddress(dword);
3618 }
3619 }
3620 break;
3621
3622 case X86II::MRM0m: case X86II::MRM1m:
3623 case X86II::MRM2m: case X86II::MRM3m:
3624 case X86II::MRM4m: case X86II::MRM5m:
3625 case X86II::MRM6m: case X86II::MRM7m: {
3626
3627 ++FinalSize;
3628 FinalSize += getMemModRMByteSize(MI, CurOp, IsPIC, Is64BitMode);
Evan Chengb0030dd2009-05-04 22:49:16 +00003629 CurOp += X86AddrNumOperands;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003630
3631 if (CurOp != NumOps) {
3632 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +00003633 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Dan Gohmand735b802008-10-03 15:45:36 +00003634 if (MO.isImm())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003635 FinalSize += sizeConstant(Size);
3636 else {
3637 bool dword = false;
3638 if (Opcode == X86::MOV64mi32)
3639 dword = true;
Dan Gohmand735b802008-10-03 15:45:36 +00003640 if (MO.isGlobal()) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003641 FinalSize += sizeGlobalAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003642 } else if (MO.isSymbol())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003643 FinalSize += sizeExternalSymbolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003644 else if (MO.isCPI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003645 FinalSize += sizeConstPoolAddress(dword);
Dan Gohmand735b802008-10-03 15:45:36 +00003646 else if (MO.isJTI())
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003647 FinalSize += sizeJumpTableAddress(dword);
3648 }
3649 }
3650 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +00003651
3652 case X86II::MRM_C1:
3653 case X86II::MRM_C8:
3654 case X86II::MRM_C9:
3655 case X86II::MRM_E8:
3656 case X86II::MRM_F0:
3657 FinalSize += 2;
3658 break;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003659 }
3660
3661 case X86II::MRMInitReg:
3662 ++FinalSize;
3663 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
3664 FinalSize += sizeRegModRMByte();
3665 ++CurOp;
3666 break;
3667 }
3668
3669 if (!Desc->isVariadic() && CurOp != NumOps) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00003670 std::string msg;
3671 raw_string_ostream Msg(msg);
3672 Msg << "Cannot determine size: " << MI;
Chris Lattner75361b62010-04-07 22:58:41 +00003673 report_fatal_error(Msg.str());
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003674 }
3675
3676
3677 return FinalSize;
3678}
3679
3680
3681unsigned X86InstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
3682 const TargetInstrDesc &Desc = MI->getDesc();
Chris Lattner84853a12009-07-10 20:53:38 +00003683 bool IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00003684 bool Is64BitMode = TM.getSubtargetImpl()->is64Bit();
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003685 unsigned Size = GetInstSizeWithDesc(*MI, &Desc, IsPIC, Is64BitMode);
Chris Lattnerb1fb84d2009-06-25 17:28:07 +00003686 if (Desc.getOpcode() == X86::MOVPC32r)
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003687 Size += GetInstSizeWithDesc(*MI, &get(X86::POP32r), IsPIC, Is64BitMode);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003688 return Size;
3689}
Dan Gohman8b746962008-09-23 18:22:58 +00003690
Dan Gohman57c3dac2008-09-30 00:58:23 +00003691/// getGlobalBaseReg - Return a virtual register initialized with the
3692/// the global base register value. Output instructions required to
3693/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00003694///
Dan Gohman57c3dac2008-09-30 00:58:23 +00003695unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3696 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3697 "X86-64 PIC uses RIP relative addressing");
3698
3699 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3700 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3701 if (GlobalBaseReg != 0)
3702 return GlobalBaseReg;
3703
Dan Gohman8b746962008-09-23 18:22:58 +00003704 // Insert the set of GlobalBaseReg into the first MBB of the function
3705 MachineBasicBlock &FirstMBB = MF->front();
3706 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
Dale Johannesen6ec25f52010-01-26 00:03:12 +00003707 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
Dan Gohman8b746962008-09-23 18:22:58 +00003708 MachineRegisterInfo &RegInfo = MF->getRegInfo();
3709 unsigned PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3710
3711 const TargetInstrInfo *TII = TM.getInstrInfo();
3712 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3713 // only used in JIT code emission as displacement to pc.
Chris Lattnerac5e8872009-06-25 17:38:33 +00003714 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
Dan Gohman8b746962008-09-23 18:22:58 +00003715
3716 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
Chris Lattnerac5e8872009-06-25 17:38:33 +00003717 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
Chris Lattner15a380a2009-07-09 04:39:06 +00003718 if (TM.getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Chris Lattnerac5e8872009-06-25 17:38:33 +00003719 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3720 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
Bill Wendlingfbef3102009-02-11 21:51:19 +00003721 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
Daniel Dunbar31e2c7b2009-09-01 22:06:46 +00003722 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
Chris Lattnerac5e8872009-06-25 17:38:33 +00003723 X86II::MO_GOT_ABSOLUTE_ADDRESS);
Dan Gohman57c3dac2008-09-30 00:58:23 +00003724 } else {
3725 GlobalBaseReg = PC;
Dan Gohman8b746962008-09-23 18:22:58 +00003726 }
3727
Dan Gohman57c3dac2008-09-30 00:58:23 +00003728 X86FI->setGlobalBaseReg(GlobalBaseReg);
3729 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00003730}
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003731
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003732// These are the replaceable SSE instructions. Some of these have Int variants
3733// that we don't include here. We don't want to replace instructions selected
3734// by intrinsics.
3735static const unsigned ReplaceableInstrs[][3] = {
3736 //PackedInt PackedSingle PackedDouble
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003737 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3738 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3739 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3740 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3741 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3742 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3743 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3744 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3745 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3746 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3747 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3748 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003749 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003750 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3751 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003752};
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003753
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003754// FIXME: Some shuffle and unpack instructions have equivalents in different
3755// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003756
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003757static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003758 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003759 if (ReplaceableInstrs[i][domain-1] == opcode)
3760 return ReplaceableInstrs[i];
3761 return 0;
3762}
3763
3764std::pair<uint16_t, uint16_t>
3765X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3766 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003767 return std::make_pair(domain,
3768 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003769}
3770
3771void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3772 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3773 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3774 assert(dom && "Not an SSE instruction");
3775 const unsigned *table = lookup(MI->getOpcode(), dom);
3776 assert(table && "Cannot change domain");
3777 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003778}
Chris Lattneree9eb412010-04-26 23:37:21 +00003779
3780/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3781void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3782 NopInst.setOpcode(X86::NOOP);
3783}
3784