blob: d4413e9fbccb6f9466fb0e9ed48779ef1a16a0ed [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016//===----------------------------------------------------------------------===//
17// MMX Pattern Fragments
18//===----------------------------------------------------------------------===//
19
20def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
21
22def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
23def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
24def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
25def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
26
27//===----------------------------------------------------------------------===//
28// MMX Masks
29//===----------------------------------------------------------------------===//
30
31// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
32// PSHUFW imm.
33def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
34 return getI8Imm(X86::getShuffleSHUFImmediate(N));
35}]>;
36
37// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
38def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
39 return X86::isUNPCKHMask(N);
40}]>;
41
42// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
43def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
44 return X86::isUNPCKLMask(N);
45}]>;
46
47// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
48def MMX_UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
49 return X86::isUNPCKH_v_undef_Mask(N);
50}]>;
51
52// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
53def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
54 return X86::isUNPCKL_v_undef_Mask(N);
55}]>;
56
57// Patterns for shuffling.
58def MMX_PSHUFW_shuffle_mask : PatLeaf<(build_vector), [{
59 return X86::isPSHUFDMask(N);
60}], MMX_SHUFFLE_get_shuf_imm>;
61
62// Patterns for: vector_shuffle v1, v2, <4, 5, 2, 3>; etc.
63def MMX_MOVL_shuffle_mask : PatLeaf<(build_vector), [{
64 return X86::isMOVLMask(N);
65}]>;
66
67//===----------------------------------------------------------------------===//
68// MMX Multiclasses
69//===----------------------------------------------------------------------===//
70
71let isTwoAddress = 1 in {
72 // MMXI_binop_rm - Simple MMX binary operator.
73 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
74 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +000075 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000076 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
78 let isCommutable = Commutable;
79 }
Evan Chengb783fa32007-07-19 01:14:50 +000080 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000081 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
83 (bitconvert
84 (load_mmx addr:$src2)))))]>;
85 }
86
87 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
88 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +000089 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000090 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
92 let isCommutable = Commutable;
93 }
Evan Chengb783fa32007-07-19 01:14:50 +000094 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000095 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 [(set VR64:$dst, (IntId VR64:$src1,
97 (bitconvert (load_mmx addr:$src2))))]>;
98 }
99
100 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
101 //
102 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
103 // to collapse (bitconvert VT to VT) into its operand.
104 //
105 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
106 bit Commutable = 0> {
Evan Cheng7fcccab2008-03-21 00:40:09 +0000107 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
108 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000109 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
111 let isCommutable = Commutable;
112 }
Evan Cheng7fcccab2008-03-21 00:40:09 +0000113 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
114 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000115 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 [(set VR64:$dst,
117 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
118 }
119
120 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Cheng7fcccab2008-03-21 00:40:09 +0000121 string OpcodeStr, Intrinsic IntId> {
122 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
123 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000124 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Cheng7fcccab2008-03-21 00:40:09 +0000126 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
127 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000128 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 [(set VR64:$dst, (IntId VR64:$src1,
130 (bitconvert (load_mmx addr:$src2))))]>;
Evan Cheng7fcccab2008-03-21 00:40:09 +0000131 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
132 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000133 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng7fcccab2008-03-21 00:40:09 +0000134 [(set VR64:$dst, (IntId VR64:$src1,
135 (v1i64 (bitconvert
136 (v2i32 (vector_shuffle immAllZerosV,
137 (v2i32 (scalar_to_vector (i32 imm:$src2))),
138 MMX_MOVL_shuffle_mask))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000139 }
140}
141
142//===----------------------------------------------------------------------===//
143// MMX EMMS & FEMMS Instructions
144//===----------------------------------------------------------------------===//
145
Evan Chengb783fa32007-07-19 01:14:50 +0000146def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms", [(int_x86_mmx_emms)]>;
147def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms", [(int_x86_mmx_femms)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148
149//===----------------------------------------------------------------------===//
150// MMX Scalar Instructions
151//===----------------------------------------------------------------------===//
152
153// Data Transfer Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000154def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000155 "movd\t{$src, $dst|$dst, $src}",
156 [(set VR64:$dst, (v2i32 (scalar_to_vector GR32:$src)))]>;
157let isSimpleLoad = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000158def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000159 "movd\t{$src, $dst|$dst, $src}",
160 [(set VR64:$dst, (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000161let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000162def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000163 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000165let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000166def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000167 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000169let neverHasSideEffects = 1 in
Dan Gohmanf240c5d2008-04-21 19:52:29 +0000170def MMX_MOVD64from64rr : MMXRI<0x7E, MRMSrcReg, (outs GR64:$dst), (ins VR64:$src),
Dan Gohman4535ae32008-04-15 23:55:07 +0000171 "movd\t{$src, $dst|$dst, $src}", []>;
172
173let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000174def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000175 "movq\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000176let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000177def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000178 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000180def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000181 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 [(store (v1i64 VR64:$src), addr:$dst)]>;
183
Evan Chengb783fa32007-07-19 01:14:50 +0000184def MMX_MOVDQ2Qrr : MMXID<0xD6, MRMDestMem, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000185 "movdq2q\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 [(set VR64:$dst,
Evan Cheng1428f582008-04-25 20:12:46 +0000187 (v1i64 (bitconvert
188 (i64 (vector_extract (v2i64 VR128:$src),
189 (iPTR 0))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190
Evan Chengb783fa32007-07-19 01:14:50 +0000191def MMX_MOVQ2DQrr : MMXIS<0xD6, MRMDestMem, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000192 "movq2dq\t{$src, $dst|$dst, $src}",
Evan Cheng5e4d1e72008-04-25 18:19:54 +0000193 [(set VR128:$dst,
194 (v2i64 (vector_shuffle immAllZerosV,
195 (v2i64 (scalar_to_vector (i64 (bitconvert VR64:$src)))),
196 MOVL_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197
Evan Chengb783fa32007-07-19 01:14:50 +0000198def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000199 "movntq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
201
202let AddedComplexity = 15 in
203// movd to MMX register zero-extends
Anders Carlssona31d51a2008-02-29 01:35:12 +0000204def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000205 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 [(set VR64:$dst,
207 (v2i32 (vector_shuffle immAllZerosV,
208 (v2i32 (scalar_to_vector GR32:$src)),
209 MMX_MOVL_shuffle_mask)))]>;
210let AddedComplexity = 20 in
Anders Carlssona31d51a2008-02-29 01:35:12 +0000211def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000212 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 [(set VR64:$dst,
214 (v2i32 (vector_shuffle immAllZerosV,
215 (v2i32 (scalar_to_vector
216 (loadi32 addr:$src))),
217 MMX_MOVL_shuffle_mask)))]>;
218
219// Arithmetic Instructions
220
221// -- Addition
222defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
223defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
224defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
225defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
226
227defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
228defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
229
230defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
231defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
232
233// -- Subtraction
234defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
235defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
236defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
237defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
238
239defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
240defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
241
242defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
243defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
244
245// -- Multiplication
246defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
247
248defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
249defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
250defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
251
252// -- Miscellanea
253defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
254
255defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
256defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
257
258defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
259defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
260
261defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
262defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
263
264defm MMX_PSADBW : MMXI_binop_rm_int<0xE0, "psadbw", int_x86_mmx_psad_bw, 1>;
265
266// Logical Instructions
267defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
268defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
269defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
270
271let isTwoAddress = 1 in {
272 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000273 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000274 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
276 VR64:$src2)))]>;
277 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000278 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000279 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
281 (load addr:$src2))))]>;
282}
283
284// Shift Instructions
285defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000286 int_x86_mmx_psrl_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000288 int_x86_mmx_psrl_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000290 int_x86_mmx_psrl_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291
292defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000293 int_x86_mmx_psll_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000295 int_x86_mmx_psll_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000297 int_x86_mmx_psll_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298
299defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000300 int_x86_mmx_psra_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng7fcccab2008-03-21 00:40:09 +0000302 int_x86_mmx_psra_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303
304// Comparison Instructions
305defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
306defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
307defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
308
309defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
310defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
311defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
312
313// Conversion Instructions
314
315// -- Unpack Instructions
316let isTwoAddress = 1 in {
317 // Unpack High Packed Data Instructions
318 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000319 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set VR64:$dst,
322 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
323 MMX_UNPCKH_shuffle_mask)))]>;
324 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000325 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000326 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 [(set VR64:$dst,
328 (v8i8 (vector_shuffle VR64:$src1,
329 (bc_v8i8 (load_mmx addr:$src2)),
330 MMX_UNPCKH_shuffle_mask)))]>;
331
332 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000333 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set VR64:$dst,
336 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
337 MMX_UNPCKH_shuffle_mask)))]>;
338 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000339 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000340 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 [(set VR64:$dst,
342 (v4i16 (vector_shuffle VR64:$src1,
343 (bc_v4i16 (load_mmx addr:$src2)),
344 MMX_UNPCKH_shuffle_mask)))]>;
345
346 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000347 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set VR64:$dst,
350 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
351 MMX_UNPCKH_shuffle_mask)))]>;
352 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000353 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000354 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 [(set VR64:$dst,
356 (v2i32 (vector_shuffle VR64:$src1,
357 (bc_v2i32 (load_mmx addr:$src2)),
358 MMX_UNPCKH_shuffle_mask)))]>;
359
360 // Unpack Low Packed Data Instructions
361 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000362 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000363 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 [(set VR64:$dst,
365 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
366 MMX_UNPCKL_shuffle_mask)))]>;
367 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000368 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000369 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 [(set VR64:$dst,
371 (v8i8 (vector_shuffle VR64:$src1,
372 (bc_v8i8 (load_mmx addr:$src2)),
373 MMX_UNPCKL_shuffle_mask)))]>;
374
375 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000376 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000377 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 [(set VR64:$dst,
379 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
380 MMX_UNPCKL_shuffle_mask)))]>;
381 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000382 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000383 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 [(set VR64:$dst,
385 (v4i16 (vector_shuffle VR64:$src1,
386 (bc_v4i16 (load_mmx addr:$src2)),
387 MMX_UNPCKL_shuffle_mask)))]>;
388
389 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000390 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set VR64:$dst,
393 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
394 MMX_UNPCKL_shuffle_mask)))]>;
395 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000396 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000397 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 [(set VR64:$dst,
399 (v2i32 (vector_shuffle VR64:$src1,
400 (bc_v2i32 (load_mmx addr:$src2)),
401 MMX_UNPCKL_shuffle_mask)))]>;
402}
403
404// -- Pack Instructions
405defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
406defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
407defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
408
409// -- Shuffle Instructions
410def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000411 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 [(set VR64:$dst,
414 (v4i16 (vector_shuffle
415 VR64:$src1, (undef),
416 MMX_PSHUFW_shuffle_mask:$src2)))]>;
417def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000418 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000419 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 [(set VR64:$dst,
421 (v4i16 (vector_shuffle
422 (bc_v4i16 (load_mmx addr:$src1)),
423 (undef),
424 MMX_PSHUFW_shuffle_mask:$src2)))]>;
425
426// -- Conversion Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000427let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000428def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000430let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000431def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000432 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
Evan Chengb783fa32007-07-19 01:14:50 +0000434def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000435 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000436let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000437def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439
Evan Chengb783fa32007-07-19 01:14:50 +0000440def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000441 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000442let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000443def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000444 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445
Evan Chengb783fa32007-07-19 01:14:50 +0000446def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000447 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000448let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000449def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000450 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451
Evan Chengb783fa32007-07-19 01:14:50 +0000452def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000453 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000454let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000455def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000456 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457
Evan Chengb783fa32007-07-19 01:14:50 +0000458def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000459 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000460let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000461def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000462 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000463} // end neverHasSideEffects
464
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465
466// Extract / Insert
467def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
468def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
469
470def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000471 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
474 (iPTR imm:$src2)))]>;
475let isTwoAddress = 1 in {
476 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000477 (outs VR64:$dst), (ins VR64:$src1, GR32:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000478 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
480 GR32:$src2, (iPTR imm:$src3))))]>;
481 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000482 (outs VR64:$dst), (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000483 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 [(set VR64:$dst,
485 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
486 (i32 (anyext (loadi16 addr:$src2))),
487 (iPTR imm:$src3))))]>;
488}
489
490// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000491def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000492 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
494
495// Misc.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000496let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000497def MMX_MASKMOVQ : MMXI<0xF7, MRMDestMem, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000499 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000500
501//===----------------------------------------------------------------------===//
502// Alias Instructions
503//===----------------------------------------------------------------------===//
504
505// Alias instructions that map zero vector to pxor.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000506let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000507 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000508 "pxor\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000509 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000510 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000511 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000512 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513}
514
Evan Chenga15896e2008-03-12 07:02:50 +0000515let Predicates = [HasMMX] in {
516 def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
517 def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
518 def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
519}
520
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521//===----------------------------------------------------------------------===//
522// Non-Instruction Patterns
523//===----------------------------------------------------------------------===//
524
525// Store 64-bit integer vector values.
526def : Pat<(store (v8i8 VR64:$src), addr:$dst),
527 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
528def : Pat<(store (v4i16 VR64:$src), addr:$dst),
529 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
530def : Pat<(store (v2i32 VR64:$src), addr:$dst),
531 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
532def : Pat<(store (v1i64 VR64:$src), addr:$dst),
533 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
534
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535// Bit convert.
536def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
537def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
538def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
539def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
540def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
541def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
542def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
543def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
544def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
545def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
546def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
547def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
548
549// 64-bit bit convert.
550def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
551 (MMX_MOVD64to64rr GR64:$src)>;
552def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
553 (MMX_MOVD64to64rr GR64:$src)>;
554def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
555 (MMX_MOVD64to64rr GR64:$src)>;
556def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
557 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohman4535ae32008-04-15 23:55:07 +0000558def : Pat<(i64 (bitconvert (v1i64 VR64:$src))),
559 (MMX_MOVD64from64rr VR64:$src)>;
560def : Pat<(i64 (bitconvert (v2i32 VR64:$src))),
561 (MMX_MOVD64from64rr VR64:$src)>;
562def : Pat<(i64 (bitconvert (v4i16 VR64:$src))),
563 (MMX_MOVD64from64rr VR64:$src)>;
564def : Pat<(i64 (bitconvert (v8i8 VR64:$src))),
565 (MMX_MOVD64from64rr VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000567// Move scalar to XMM zero-extended
568// movd to XMM register zero-extends
569let AddedComplexity = 15 in {
Chris Lattnere6aa3862007-11-25 00:24:49 +0000570 def : Pat<(v8i8 (vector_shuffle immAllZerosV_bc,
Evan Chengd1045a62008-02-18 23:04:32 +0000571 (bc_v8i8 (v2i32 (scalar_to_vector GR32:$src))),
572 MMX_MOVL_shuffle_mask)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573 (MMX_MOVZDI2PDIrr GR32:$src)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000574 def : Pat<(v4i16 (vector_shuffle immAllZerosV_bc,
Evan Chengd1045a62008-02-18 23:04:32 +0000575 (bc_v4i16 (v2i32 (scalar_to_vector GR32:$src))),
576 MMX_MOVL_shuffle_mask)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 (MMX_MOVZDI2PDIrr GR32:$src)>;
578}
579
Evan Chengd1045a62008-02-18 23:04:32 +0000580// Scalar to v4i16 / v8i8. The source may be a GR32, but only the lower
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581// 8 or 16-bits matter.
Evan Chengd1045a62008-02-18 23:04:32 +0000582def : Pat<(bc_v8i8 (v2i32 (scalar_to_vector GR32:$src))),
583 (MMX_MOVD64rr GR32:$src)>;
584def : Pat<(bc_v4i16 (v2i32 (scalar_to_vector GR32:$src))),
585 (MMX_MOVD64rr GR32:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586
587// Patterns to perform canonical versions of vector shuffling.
588let AddedComplexity = 10 in {
589 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
590 MMX_UNPCKL_v_undef_shuffle_mask)),
591 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
592 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
593 MMX_UNPCKL_v_undef_shuffle_mask)),
594 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
595 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
596 MMX_UNPCKL_v_undef_shuffle_mask)),
597 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
598}
599
600let AddedComplexity = 10 in {
601 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
602 MMX_UNPCKH_v_undef_shuffle_mask)),
603 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
604 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
605 MMX_UNPCKH_v_undef_shuffle_mask)),
606 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
607 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
608 MMX_UNPCKH_v_undef_shuffle_mask)),
609 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
610}
611
612// Patterns to perform vector shuffling with a zeroed out vector.
613let AddedComplexity = 20 in {
614 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
615 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
616 MMX_UNPCKL_shuffle_mask)),
617 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
618}
619
620// Some special case PANDN patterns.
621// FIXME: Get rid of these.
622def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
623 VR64:$src2)),
624 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000625def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 VR64:$src2)),
627 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000628def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 VR64:$src2)),
630 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
631
632def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
633 (load addr:$src2))),
634 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000635def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636 (load addr:$src2))),
637 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000638def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 (load addr:$src2))),
640 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Evan Cheng2aea0b42008-04-25 19:11:04 +0000641
642// Move MMX to lower 64-bit of XMM
643def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert VR64:$src)))),
644 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
Evan Cheng1428f582008-04-25 20:12:46 +0000645
646// Move lower 64-bit of XMM to MMX.
647def : Pat<(v2i32 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
648 (iPTR 0))))),
649 (v2i32 (MMX_MOVDQ2Qrr VR128:$src))>;
650def : Pat<(v4i16 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
651 (iPTR 0))))),
652 (v4i16 (MMX_MOVDQ2Qrr VR128:$src))>;
653def : Pat<(v8i8 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
654 (iPTR 0))))),
655 (v8i8 (MMX_MOVDQ2Qrr VR128:$src))>;
656