blob: a9444619fa5d239120a79ad663911d361e09af15 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "PhysRegTracker.h"
16#include "VirtRegMap.h"
17#include "llvm/Function.h"
Evan Cheng14f8a502008-06-04 09:18:41 +000018#include "llvm/CodeGen/LiveIntervalAnalysis.h"
19#include "llvm/CodeGen/LiveStackAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000022#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024#include "llvm/CodeGen/Passes.h"
25#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000026#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000029#include "llvm/Target/TargetOptions.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000030#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000032#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/Compiler.h"
37#include <algorithm>
38#include <set>
39#include <queue>
40#include <memory>
41#include <cmath>
42using namespace llvm;
43
44STATISTIC(NumIters , "Number of iterations performed");
45STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000046STATISTIC(NumCoalesce, "Number of copies coalesced");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047
Evan Chengc5952452008-06-20 21:45:16 +000048static cl::opt<bool>
49NewHeuristic("new-spilling-heuristic",
50 cl::desc("Use new spilling heuristic"),
51 cl::init(false), cl::Hidden);
52
Evan Cheng99dcc172008-10-23 20:43:13 +000053static cl::opt<bool>
54PreSplitIntervals("pre-alloc-split",
55 cl::desc("Pre-register allocation live interval splitting"),
56 cl::init(false), cl::Hidden);
57
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000059linearscanRegAlloc("linearscan", "linear scan register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 createLinearScanRegisterAllocator);
61
62namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
64 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000065 RALinScan() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
67 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersonba926a32008-08-15 18:49:41 +000068 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 private:
70 /// RelatedRegClasses - This structure is built the first time a function is
71 /// compiled, and keeps track of which register classes have registers that
72 /// belong to multiple classes or have aliases that are in other classes.
73 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson4a472712008-08-13 23:36:23 +000074 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075
76 MachineFunction* mf_;
Evan Chengc5952452008-06-20 21:45:16 +000077 MachineRegisterInfo* mri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 const TargetMachine* tm_;
Dan Gohman1e57df32008-02-10 18:45:23 +000079 const TargetRegisterInfo* tri_;
Evan Chengc4c75f52007-11-03 07:20:12 +000080 const TargetInstrInfo* tii_;
Evan Chengc4c75f52007-11-03 07:20:12 +000081 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 LiveIntervals* li_;
Evan Cheng14f8a502008-06-04 09:18:41 +000083 LiveStacks* ls_;
Evan Cheng26d17df2007-12-11 02:09:15 +000084 const MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
86 /// handled_ - Intervals are added to the handled_ set in the order of their
87 /// start value. This is uses for backtracking.
88 std::vector<LiveInterval*> handled_;
89
90 /// fixed_ - Intervals that correspond to machine registers.
91 ///
92 IntervalPtrs fixed_;
93
94 /// active_ - Intervals that are currently being processed, and which have a
95 /// live range active for the current point.
96 IntervalPtrs active_;
97
98 /// inactive_ - Intervals that are currently being processed, but which have
99 /// a hold at the current point.
100 IntervalPtrs inactive_;
101
102 typedef std::priority_queue<LiveInterval*,
Owen Andersonba926a32008-08-15 18:49:41 +0000103 SmallVector<LiveInterval*, 64>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 greater_ptr<LiveInterval> > IntervalHeap;
105 IntervalHeap unhandled_;
106 std::auto_ptr<PhysRegTracker> prt_;
107 std::auto_ptr<VirtRegMap> vrm_;
108 std::auto_ptr<Spiller> spiller_;
109
110 public:
111 virtual const char* getPassName() const {
112 return "Linear Scan Register Allocator";
113 }
114
115 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
116 AU.addRequired<LiveIntervals>();
Owen Andersonbac9ae22008-10-07 20:22:28 +0000117 if (StrongPHIElim)
118 AU.addRequiredID(StrongPHIEliminationID);
David Greene1d80f1b2007-09-06 16:18:45 +0000119 // Make sure PassManager knows which analyses to make available
120 // to coalescing and which analyses coalescing invalidates.
121 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Cheng99dcc172008-10-23 20:43:13 +0000122 if (PreSplitIntervals)
123 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng14f8a502008-06-04 09:18:41 +0000124 AU.addRequired<LiveStacks>();
125 AU.addPreserved<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000126 AU.addRequired<MachineLoopInfo>();
Bill Wendling62264362008-01-04 20:54:55 +0000127 AU.addPreserved<MachineLoopInfo>();
128 AU.addPreservedID(MachineDominatorsID);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 MachineFunctionPass::getAnalysisUsage(AU);
130 }
131
132 /// runOnMachineFunction - register allocate the whole function
133 bool runOnMachineFunction(MachineFunction&);
134
135 private:
136 /// linearScan - the linear scan algorithm
137 void linearScan();
138
139 /// initIntervalSets - initialize the interval sets.
140 ///
141 void initIntervalSets();
142
143 /// processActiveIntervals - expire old intervals and move non-overlapping
144 /// ones to the inactive list.
145 void processActiveIntervals(unsigned CurPoint);
146
147 /// processInactiveIntervals - expire old intervals and move overlapping
148 /// ones to the active list.
149 void processInactiveIntervals(unsigned CurPoint);
150
151 /// assignRegOrStackSlotAtInterval - assign a register if one
152 /// is available, or spill.
153 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
154
Evan Chengc5952452008-06-20 21:45:16 +0000155 /// findIntervalsToSpill - Determine the intervals to spill for the
156 /// specified interval. It's passed the physical registers whose spill
157 /// weight is the lowest among all the registers whose live intervals
158 /// conflict with the interval.
159 void findIntervalsToSpill(LiveInterval *cur,
160 std::vector<std::pair<unsigned,float> > &Candidates,
161 unsigned NumCands,
162 SmallVector<LiveInterval*, 8> &SpillIntervals);
163
Evan Chengc4c75f52007-11-03 07:20:12 +0000164 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
165 /// try allocate the definition the same register as the source register
166 /// if the register is not defined during live time of the interval. This
167 /// eliminate a copy. This is used to coalesce copies which were not
168 /// coalesced away before allocation either due to dest and src being in
169 /// different register classes or because the coalescer was overly
170 /// conservative.
171 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
172
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000173 ///
174 /// register handling helpers
175 ///
176
177 /// getFreePhysReg - return a free physical register for this virtual
178 /// register interval if we have one, otherwise return 0.
179 unsigned getFreePhysReg(LiveInterval* cur);
180
181 /// assignVirt2StackSlot - assigns this virtual register to a
182 /// stack slot. returns the stack slot
183 int assignVirt2StackSlot(unsigned virtReg);
184
185 void ComputeRelatedRegClasses();
186
187 template <typename ItTy>
188 void printIntervals(const char* const str, ItTy i, ItTy e) const {
189 if (str) DOUT << str << " intervals:\n";
190 for (; i != e; ++i) {
191 DOUT << "\t" << *i->first << " -> ";
192 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000193 if (TargetRegisterInfo::isVirtualRegister(reg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 reg = vrm_->getPhys(reg);
195 }
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000196 DOUT << tri_->getName(reg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 }
198 }
199 };
200 char RALinScan::ID = 0;
201}
202
Evan Cheng14f8a502008-06-04 09:18:41 +0000203static RegisterPass<RALinScan>
204X("linearscan-regalloc", "Linear Scan Register Allocator");
205
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206void RALinScan::ComputeRelatedRegClasses() {
Dan Gohman1e57df32008-02-10 18:45:23 +0000207 const TargetRegisterInfo &TRI = *tri_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208
209 // First pass, add all reg classes to the union, and determine at least one
210 // reg class that each register is in.
211 bool HasAliases = false;
Dan Gohman1e57df32008-02-10 18:45:23 +0000212 for (TargetRegisterInfo::regclass_iterator RCI = TRI.regclass_begin(),
213 E = TRI.regclass_end(); RCI != E; ++RCI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 RelatedRegClasses.insert(*RCI);
215 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
216 I != E; ++I) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000217 HasAliases = HasAliases || *TRI.getAliasSet(*I) != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218
219 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
220 if (PRC) {
221 // Already processed this register. Just make sure we know that
222 // multiple register classes share a register.
223 RelatedRegClasses.unionSets(PRC, *RCI);
224 } else {
225 PRC = *RCI;
226 }
227 }
228 }
229
230 // Second pass, now that we know conservatively what register classes each reg
231 // belongs to, add info about aliases. We don't need to do this for targets
232 // without register aliases.
233 if (HasAliases)
Owen Anderson4a472712008-08-13 23:36:23 +0000234 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
236 I != E; ++I)
Dan Gohman1e57df32008-02-10 18:45:23 +0000237 for (const unsigned *AS = TRI.getAliasSet(I->first); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000238 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
239}
240
Evan Chengc4c75f52007-11-03 07:20:12 +0000241/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
242/// try allocate the definition the same register as the source register
243/// if the register is not defined during live time of the interval. This
244/// eliminate a copy. This is used to coalesce copies which were not
245/// coalesced away before allocation either due to dest and src being in
246/// different register classes or because the coalescer was overly
247/// conservative.
248unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengb6aa6712007-11-04 08:32:21 +0000249 if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000250 return Reg;
251
Evan Chengdb4b2602009-01-20 00:16:18 +0000252 VNInfo *vni = cur.begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000253 if (!vni->def || vni->def == ~1U || vni->def == ~0U)
254 return Reg;
255 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengf97496a2009-01-20 19:12:24 +0000256 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
257 if (!CopyMI ||
258 !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000259 return Reg;
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000260 if (TargetRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000261 if (!vrm_->isAssignedReg(SrcReg))
262 return Reg;
263 else
264 SrcReg = vrm_->getPhys(SrcReg);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +0000265 }
Evan Chengc4c75f52007-11-03 07:20:12 +0000266 if (Reg == SrcReg)
267 return Reg;
268
Evan Cheng06b74c52008-09-18 22:38:47 +0000269 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Evan Chengc4c75f52007-11-03 07:20:12 +0000270 if (!RC->contains(SrcReg))
271 return Reg;
272
273 // Try to coalesce.
274 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, SrcReg)) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000275 DOUT << "Coalescing: " << cur << " -> " << tri_->getName(SrcReg)
Bill Wendling8eeb9792008-02-26 21:11:01 +0000276 << '\n';
Evan Chengc4c75f52007-11-03 07:20:12 +0000277 vrm_->clearVirt(cur.reg);
278 vrm_->assignVirt2Phys(cur.reg, SrcReg);
279 ++NumCoalesce;
280 return SrcReg;
281 }
282
283 return Reg;
284}
285
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
287 mf_ = &fn;
Evan Chengc5952452008-06-20 21:45:16 +0000288 mri_ = &fn.getRegInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289 tm_ = &fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000290 tri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000291 tii_ = tm_->getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +0000292 allocatableRegs_ = tri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000293 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng14f8a502008-06-04 09:18:41 +0000294 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000295 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296
David Greene1d80f1b2007-09-06 16:18:45 +0000297 // We don't run the coalescer here because we have no reason to
298 // interact with it. If the coalescer requires interaction, it
299 // won't do anything. If it doesn't require interaction, we assume
300 // it was run as a separate pass.
301
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 // If this is the first function compiled, compute the related reg classes.
303 if (RelatedRegClasses.empty())
304 ComputeRelatedRegClasses();
305
Dan Gohman1e57df32008-02-10 18:45:23 +0000306 if (!prt_.get()) prt_.reset(new PhysRegTracker(*tri_));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 vrm_.reset(new VirtRegMap(*mf_));
308 if (!spiller_.get()) spiller_.reset(createSpiller());
309
310 initIntervalSets();
311
312 linearScan();
313
314 // Rewrite spill code and update the PhysRegsUsed set.
315 spiller_->runOnMachineFunction(*mf_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 vrm_.reset(); // Free the VirtRegMap
317
Dan Gohman79a9f152008-06-23 23:51:16 +0000318 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 fixed_.clear();
320 active_.clear();
321 inactive_.clear();
322 handled_.clear();
323
324 return true;
325}
326
327/// initIntervalSets - initialize the interval sets.
328///
329void RALinScan::initIntervalSets()
330{
331 assert(unhandled_.empty() && fixed_.empty() &&
332 active_.empty() && inactive_.empty() &&
333 "interval sets should be empty on initialization");
334
Owen Andersonba926a32008-08-15 18:49:41 +0000335 handled_.reserve(li_->getNumIntervals());
336
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000338 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Evan Cheng06b74c52008-09-18 22:38:47 +0000339 mri_->setPhysRegUsed(i->second->reg);
Owen Anderson348d1d82008-08-13 21:49:13 +0000340 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 } else
Owen Anderson348d1d82008-08-13 21:49:13 +0000342 unhandled_.push(i->second);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 }
344}
345
346void RALinScan::linearScan()
347{
348 // linear scan algorithm
349 DOUT << "********** LINEAR SCAN **********\n";
350 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
351
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353
354 while (!unhandled_.empty()) {
355 // pick the interval with the earliest start point
356 LiveInterval* cur = unhandled_.top();
357 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000358 ++NumIters;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
360
Evan Chenga3186992008-04-03 16:40:27 +0000361 if (!cur->empty()) {
362 processActiveIntervals(cur->beginNumber());
363 processInactiveIntervals(cur->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364
Evan Chenga3186992008-04-03 16:40:27 +0000365 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
366 "Can only allocate virtual registers!");
367 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368
369 // Allocating a virtual register. try to find a free
370 // physical register or spill an interval (possibly this one) in order to
371 // assign it one.
372 assignRegOrStackSlotAtInterval(cur);
373
374 DEBUG(printIntervals("active", active_.begin(), active_.end()));
375 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
376 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377
378 // expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000379 while (!active_.empty()) {
380 IntervalPtr &IP = active_.back();
381 unsigned reg = IP.first->reg;
382 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000383 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 "Can only allocate virtual registers!");
385 reg = vrm_->getPhys(reg);
386 prt_->delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000387 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 }
389
390 // expire any remaining inactive intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000391 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling1817ab82007-11-15 00:40:48 +0000392 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Chengd48f2bc2007-10-16 21:09:14 +0000393 DOUT << "\tinterval " << *i->first << " expired\n");
394 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395
Evan Chengcecc8222007-11-17 00:40:40 +0000396 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000397 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000398 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000399 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson348d1d82008-08-13 21:49:13 +0000400 LiveInterval &cur = *i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000401 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000402 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Chengcecc8222007-11-17 00:40:40 +0000403 if (isPhys)
Owen Anderson348d1d82008-08-13 21:49:13 +0000404 Reg = cur.reg;
Evan Chengf5cdf122007-10-17 02:12:22 +0000405 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000406 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000407 if (!Reg)
408 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000409 // Ignore splited live intervals.
410 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
411 continue;
Evan Chengf5cdf122007-10-17 02:12:22 +0000412 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
413 I != E; ++I) {
414 const LiveRange &LR = *I;
Evan Cheng84f9fc22008-10-29 05:06:14 +0000415 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Chengf5cdf122007-10-17 02:12:22 +0000416 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
417 if (LiveInMBBs[i] != EntryMBB)
418 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000419 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 }
421 }
422 }
423
424 DOUT << *vrm_;
425}
426
427/// processActiveIntervals - expire old intervals and move non-overlapping ones
428/// to the inactive list.
429void RALinScan::processActiveIntervals(unsigned CurPoint)
430{
431 DOUT << "\tprocessing active intervals:\n";
432
433 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
434 LiveInterval *Interval = active_[i].first;
435 LiveInterval::iterator IntervalPos = active_[i].second;
436 unsigned reg = Interval->reg;
437
438 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
439
440 if (IntervalPos == Interval->end()) { // Remove expired intervals.
441 DOUT << "\t\tinterval " << *Interval << " expired\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000442 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000443 "Can only allocate virtual registers!");
444 reg = vrm_->getPhys(reg);
445 prt_->delRegUse(reg);
446
447 // Pop off the end of the list.
448 active_[i] = active_.back();
449 active_.pop_back();
450 --i; --e;
451
452 } else if (IntervalPos->start > CurPoint) {
453 // Move inactive intervals to inactive list.
454 DOUT << "\t\tinterval " << *Interval << " inactive\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000455 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 "Can only allocate virtual registers!");
457 reg = vrm_->getPhys(reg);
458 prt_->delRegUse(reg);
459 // add to inactive.
460 inactive_.push_back(std::make_pair(Interval, IntervalPos));
461
462 // Pop off the end of the list.
463 active_[i] = active_.back();
464 active_.pop_back();
465 --i; --e;
466 } else {
467 // Otherwise, just update the iterator position.
468 active_[i].second = IntervalPos;
469 }
470 }
471}
472
473/// processInactiveIntervals - expire old intervals and move overlapping
474/// ones to the active list.
475void RALinScan::processInactiveIntervals(unsigned CurPoint)
476{
477 DOUT << "\tprocessing inactive intervals:\n";
478
479 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
480 LiveInterval *Interval = inactive_[i].first;
481 LiveInterval::iterator IntervalPos = inactive_[i].second;
482 unsigned reg = Interval->reg;
483
484 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
485
486 if (IntervalPos == Interval->end()) { // remove expired intervals.
487 DOUT << "\t\tinterval " << *Interval << " expired\n";
488
489 // Pop off the end of the list.
490 inactive_[i] = inactive_.back();
491 inactive_.pop_back();
492 --i; --e;
493 } else if (IntervalPos->start <= CurPoint) {
494 // move re-activated intervals in active list
495 DOUT << "\t\tinterval " << *Interval << " active\n";
Dan Gohman1e57df32008-02-10 18:45:23 +0000496 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 "Can only allocate virtual registers!");
498 reg = vrm_->getPhys(reg);
499 prt_->addRegUse(reg);
500 // add to active
501 active_.push_back(std::make_pair(Interval, IntervalPos));
502
503 // Pop off the end of the list.
504 inactive_[i] = inactive_.back();
505 inactive_.pop_back();
506 --i; --e;
507 } else {
508 // Otherwise, just update the iterator position.
509 inactive_[i].second = IntervalPos;
510 }
511 }
512}
513
514/// updateSpillWeights - updates the spill weights of the specifed physical
515/// register and its weight.
516static void updateSpillWeights(std::vector<float> &Weights,
517 unsigned reg, float weight,
Dan Gohman1e57df32008-02-10 18:45:23 +0000518 const TargetRegisterInfo *TRI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 Weights[reg] += weight;
Dan Gohman1e57df32008-02-10 18:45:23 +0000520 for (const unsigned* as = TRI->getAliasSet(reg); *as; ++as)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521 Weights[*as] += weight;
522}
523
524static
525RALinScan::IntervalPtrs::iterator
526FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
527 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
528 I != E; ++I)
529 if (I->first == LI) return I;
530 return IP.end();
531}
532
533static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
534 for (unsigned i = 0, e = V.size(); i != e; ++i) {
535 RALinScan::IntervalPtr &IP = V[i];
536 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
537 IP.second, Point);
538 if (I != IP.first->begin()) --I;
539 IP.second = I;
540 }
541}
542
Evan Cheng14f8a502008-06-04 09:18:41 +0000543/// addStackInterval - Create a LiveInterval for stack if the specified live
544/// interval has been spilled.
545static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengba221ca2008-06-06 07:54:39 +0000546 LiveIntervals *li_, float &Weight,
547 VirtRegMap &vrm_) {
Evan Cheng14f8a502008-06-04 09:18:41 +0000548 int SS = vrm_.getStackSlot(cur->reg);
549 if (SS == VirtRegMap::NO_STACK_SLOT)
550 return;
551 LiveInterval &SI = ls_->getOrCreateInterval(SS);
Evan Chengba221ca2008-06-06 07:54:39 +0000552 SI.weight += Weight;
553
Evan Cheng14f8a502008-06-04 09:18:41 +0000554 VNInfo *VNI;
Evan Cheng29f36f52008-10-29 08:39:34 +0000555 if (SI.hasAtLeastOneValue())
Evan Cheng14f8a502008-06-04 09:18:41 +0000556 VNI = SI.getValNumInfo(0);
557 else
558 VNI = SI.getNextValue(~0U, 0, ls_->getVNInfoAllocator());
559
560 LiveInterval &RI = li_->getInterval(cur->reg);
561 // FIXME: This may be overly conservative.
562 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng14f8a502008-06-04 09:18:41 +0000563}
564
Evan Chengc5952452008-06-20 21:45:16 +0000565/// getConflictWeight - Return the number of conflicts between cur
566/// live interval and defs and uses of Reg weighted by loop depthes.
567static float getConflictWeight(LiveInterval *cur, unsigned Reg,
568 LiveIntervals *li_,
569 MachineRegisterInfo *mri_,
570 const MachineLoopInfo *loopInfo) {
571 float Conflicts = 0;
572 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
573 E = mri_->reg_end(); I != E; ++I) {
574 MachineInstr *MI = &*I;
575 if (cur->liveAt(li_->getInstructionIndex(MI))) {
576 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
577 Conflicts += powf(10.0f, (float)loopDepth);
578 }
579 }
580 return Conflicts;
581}
582
583/// findIntervalsToSpill - Determine the intervals to spill for the
584/// specified interval. It's passed the physical registers whose spill
585/// weight is the lowest among all the registers whose live intervals
586/// conflict with the interval.
587void RALinScan::findIntervalsToSpill(LiveInterval *cur,
588 std::vector<std::pair<unsigned,float> > &Candidates,
589 unsigned NumCands,
590 SmallVector<LiveInterval*, 8> &SpillIntervals) {
591 // We have figured out the *best* register to spill. But there are other
592 // registers that are pretty good as well (spill weight within 3%). Spill
593 // the one that has fewest defs and uses that conflict with cur.
594 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
595 SmallVector<LiveInterval*, 8> SLIs[3];
596
597 DOUT << "\tConsidering " << NumCands << " candidates: ";
598 DEBUG(for (unsigned i = 0; i != NumCands; ++i)
599 DOUT << tri_->getName(Candidates[i].first) << " ";
600 DOUT << "\n";);
601
602 // Calculate the number of conflicts of each candidate.
603 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
604 unsigned Reg = i->first->reg;
605 unsigned PhysReg = vrm_->getPhys(Reg);
606 if (!cur->overlapsFrom(*i->first, i->second))
607 continue;
608 for (unsigned j = 0; j < NumCands; ++j) {
609 unsigned Candidate = Candidates[j].first;
610 if (tri_->regsOverlap(PhysReg, Candidate)) {
611 if (NumCands > 1)
612 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
613 SLIs[j].push_back(i->first);
614 }
615 }
616 }
617
618 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
619 unsigned Reg = i->first->reg;
620 unsigned PhysReg = vrm_->getPhys(Reg);
621 if (!cur->overlapsFrom(*i->first, i->second-1))
622 continue;
623 for (unsigned j = 0; j < NumCands; ++j) {
624 unsigned Candidate = Candidates[j].first;
625 if (tri_->regsOverlap(PhysReg, Candidate)) {
626 if (NumCands > 1)
627 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
628 SLIs[j].push_back(i->first);
629 }
630 }
631 }
632
633 // Which is the best candidate?
634 unsigned BestCandidate = 0;
635 float MinConflicts = Conflicts[0];
636 for (unsigned i = 1; i != NumCands; ++i) {
637 if (Conflicts[i] < MinConflicts) {
638 BestCandidate = i;
639 MinConflicts = Conflicts[i];
640 }
641 }
642
643 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
644 std::back_inserter(SpillIntervals));
645}
646
647namespace {
648 struct WeightCompare {
649 typedef std::pair<unsigned, float> RegWeightPair;
650 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
651 return LHS.second < RHS.second;
652 }
653 };
654}
655
656static bool weightsAreClose(float w1, float w2) {
657 if (!NewHeuristic)
658 return false;
659
660 float diff = w1 - w2;
661 if (diff <= 0.02f) // Within 0.02f
662 return true;
663 return (diff / w2) <= 0.05f; // Within 5%.
664}
665
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
667/// spill.
668void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
669{
670 DOUT << "\tallocating current interval: ";
671
Evan Chenga3186992008-04-03 16:40:27 +0000672 // This is an implicitly defined live interval, just assign any register.
Evan Cheng06b74c52008-09-18 22:38:47 +0000673 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chenga3186992008-04-03 16:40:27 +0000674 if (cur->empty()) {
675 unsigned physReg = cur->preference;
676 if (!physReg)
677 physReg = *RC->allocation_order_begin(*mf_);
678 DOUT << tri_->getName(physReg) << '\n';
679 // Note the register is not really in use.
680 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chenga3186992008-04-03 16:40:27 +0000681 return;
682 }
683
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 PhysRegTracker backupPrt = *prt_;
685
686 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
687 unsigned StartPosition = cur->beginNumber();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000688 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000689
Evan Chengdb4b2602009-01-20 00:16:18 +0000690 // If start of this live interval is defined by a move instruction and its
691 // source is assigned a physical register that is compatible with the target
692 // register class, then we should try to assign it the same register.
Evan Chengc4c75f52007-11-03 07:20:12 +0000693 // This can happen when the move is from a larger register class to a smaller
694 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Chengdb4b2602009-01-20 00:16:18 +0000695 if (!cur->preference && cur->hasAtLeastOneValue()) {
696 VNInfo *vni = cur->begin()->valno;
Evan Chengc4c75f52007-11-03 07:20:12 +0000697 if (vni->def && vni->def != ~1U && vni->def != ~0U) {
698 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Chengf97496a2009-01-20 19:12:24 +0000699 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
700 if (CopyMI &&
701 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000702 unsigned Reg = 0;
Dan Gohman1e57df32008-02-10 18:45:23 +0000703 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000704 Reg = SrcReg;
705 else if (vrm_->isAssignedReg(SrcReg))
706 Reg = vrm_->getPhys(SrcReg);
707 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
708 cur->preference = Reg;
709 }
710 }
711 }
712
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 // for every interval in inactive we overlap with, mark the
714 // register as not free and update spill weights.
715 for (IntervalPtrs::const_iterator i = inactive_.begin(),
716 e = inactive_.end(); i != e; ++i) {
717 unsigned Reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000718 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 "Can only allocate virtual registers!");
Evan Cheng06b74c52008-09-18 22:38:47 +0000720 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 // If this is not in a related reg class to the register we're allocating,
722 // don't check it.
723 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
724 cur->overlapsFrom(*i->first, i->second-1)) {
725 Reg = vrm_->getPhys(Reg);
726 prt_->addRegUse(Reg);
727 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
728 }
729 }
730
731 // Speculatively check to see if we can get a register right now. If not,
732 // we know we won't be able to by adding more constraints. If so, we can
733 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
734 // is very bad (it contains all callee clobbered registers for any functions
735 // with a call), so we want to avoid doing that if possible.
736 unsigned physReg = getFreePhysReg(cur);
Evan Cheng14cc83f2008-03-11 07:19:34 +0000737 unsigned BestPhysReg = physReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 if (physReg) {
739 // We got a register. However, if it's in the fixed_ list, we might
740 // conflict with it. Check to see if we conflict with it or any of its
741 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +0000742 SmallSet<unsigned, 8> RegAliases;
Dan Gohman1e57df32008-02-10 18:45:23 +0000743 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 RegAliases.insert(*AS);
745
746 bool ConflictsWithFixed = false;
747 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
748 IntervalPtr &IP = fixed_[i];
749 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
750 // Okay, this reg is on the fixed list. Check to see if we actually
751 // conflict.
752 LiveInterval *I = IP.first;
753 if (I->endNumber() > StartPosition) {
754 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
755 IP.second = II;
756 if (II != I->begin() && II->start > StartPosition)
757 --II;
758 if (cur->overlapsFrom(*I, II)) {
759 ConflictsWithFixed = true;
760 break;
761 }
762 }
763 }
764 }
765
766 // Okay, the register picked by our speculative getFreePhysReg call turned
767 // out to be in use. Actually add all of the conflicting fixed registers to
768 // prt so we can do an accurate query.
769 if (ConflictsWithFixed) {
770 // For every interval in fixed we overlap with, mark the register as not
771 // free and update spill weights.
772 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
773 IntervalPtr &IP = fixed_[i];
774 LiveInterval *I = IP.first;
775
776 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
777 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
778 I->endNumber() > StartPosition) {
779 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
780 IP.second = II;
781 if (II != I->begin() && II->start > StartPosition)
782 --II;
783 if (cur->overlapsFrom(*I, II)) {
784 unsigned reg = I->reg;
785 prt_->addRegUse(reg);
786 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
787 }
788 }
789 }
790
791 // Using the newly updated prt_ object, which includes conflicts in the
792 // future, see if there are any registers available.
793 physReg = getFreePhysReg(cur);
794 }
795 }
796
797 // Restore the physical register tracker, removing information about the
798 // future.
799 *prt_ = backupPrt;
800
801 // if we find a free register, we are done: assign this virtual to
802 // the free physical register and add this interval to the active
803 // list.
804 if (physReg) {
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000805 DOUT << tri_->getName(physReg) << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 vrm_->assignVirt2Phys(cur->reg, physReg);
807 prt_->addRegUse(physReg);
808 active_.push_back(std::make_pair(cur, cur->begin()));
809 handled_.push_back(cur);
810 return;
811 }
812 DOUT << "no free registers\n";
813
814 // Compile the spill weights into an array that is better for scanning.
Evan Chengc5952452008-06-20 21:45:16 +0000815 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 for (std::vector<std::pair<unsigned, float> >::iterator
817 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Dan Gohman1e57df32008-02-10 18:45:23 +0000818 updateSpillWeights(SpillWeights, I->first, I->second, tri_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819
820 // for each interval in active, update spill weights.
821 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
822 i != e; ++i) {
823 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000824 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 "Can only allocate virtual registers!");
826 reg = vrm_->getPhys(reg);
Dan Gohman1e57df32008-02-10 18:45:23 +0000827 updateSpillWeights(SpillWeights, reg, i->first->weight, tri_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 }
829
830 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
831
832 // Find a register to spill.
833 float minWeight = HUGE_VALF;
Evan Chengc5952452008-06-20 21:45:16 +0000834 unsigned minReg = 0; /*cur->preference*/; // Try the preferred register first.
835
836 bool Found = false;
837 std::vector<std::pair<unsigned,float> > RegsWeights;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
839 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
840 e = RC->allocation_order_end(*mf_); i != e; ++i) {
841 unsigned reg = *i;
Evan Chengc5952452008-06-20 21:45:16 +0000842 float regWeight = SpillWeights[reg];
843 if (minWeight > regWeight)
844 Found = true;
845 RegsWeights.push_back(std::make_pair(reg, regWeight));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 }
847
848 // If we didn't find a register that is spillable, try aliases?
Evan Chengc5952452008-06-20 21:45:16 +0000849 if (!Found) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
851 e = RC->allocation_order_end(*mf_); i != e; ++i) {
852 unsigned reg = *i;
853 // No need to worry about if the alias register size < regsize of RC.
854 // We are going to spill all registers that alias it anyway.
Evan Chengc5952452008-06-20 21:45:16 +0000855 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
856 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng14cc83f2008-03-11 07:19:34 +0000857 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 }
Evan Chengc5952452008-06-20 21:45:16 +0000859
860 // Sort all potential spill candidates by weight.
861 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare());
862 minReg = RegsWeights[0].first;
863 minWeight = RegsWeights[0].second;
864 if (minWeight == HUGE_VALF) {
865 // All registers must have inf weight. Just grab one!
866 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona0e65132008-07-22 22:46:49 +0000867 if (cur->weight == HUGE_VALF ||
Evan Chengaf3c4e32008-09-20 01:28:05 +0000868 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Chengc5952452008-06-20 21:45:16 +0000869 // Spill a physical register around defs and uses.
870 li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_);
Evan Chengaf3c4e32008-09-20 01:28:05 +0000871 assignRegOrStackSlotAtInterval(cur);
872 return;
873 }
Evan Chengc5952452008-06-20 21:45:16 +0000874 }
875
876 // Find up to 3 registers to consider as spill candidates.
877 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
878 while (LastCandidate > 1) {
879 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
880 break;
881 --LastCandidate;
882 }
883
884 DOUT << "\t\tregister(s) with min weight(s): ";
885 DEBUG(for (unsigned i = 0; i != LastCandidate; ++i)
886 DOUT << tri_->getName(RegsWeights[i].first)
887 << " (" << RegsWeights[i].second << ")\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888
889 // if the current has the minimum weight, we need to spill it and
890 // add any added intervals back to unhandled, and restart
891 // linearscan.
892 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
893 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Evan Chengba221ca2008-06-06 07:54:39 +0000894 float SSWeight;
Evan Chengc84ea132008-09-30 15:44:16 +0000895 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896 std::vector<LiveInterval*> added =
Evan Chengc84ea132008-09-30 15:44:16 +0000897 li_->addIntervalsForSpills(*cur, spillIs, loopInfo, *vrm_, SSWeight);
Evan Chengba221ca2008-06-06 07:54:39 +0000898 addStackInterval(cur, ls_, li_, SSWeight, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 if (added.empty())
900 return; // Early exit if all spills were folded.
901
902 // Merge added with unhandled. Note that we know that
903 // addIntervalsForSpills returns intervals sorted by their starting
904 // point.
905 for (unsigned i = 0, e = added.size(); i != e; ++i)
906 unhandled_.push(added[i]);
907 return;
908 }
909
910 ++NumBacktracks;
911
912 // push the current interval back to unhandled since we are going
913 // to re-run at least this iteration. Since we didn't modify it it
914 // should go back right in the front of the list
915 unhandled_.push(cur);
916
Dan Gohman1e57df32008-02-10 18:45:23 +0000917 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 "did not choose a register to spill?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919
Evan Chengc5952452008-06-20 21:45:16 +0000920 // We spill all intervals aliasing the register with
921 // minimum weight, rollback to the interval with the earliest
922 // start point and let the linear scan algorithm run again
923 SmallVector<LiveInterval*, 8> spillIs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924
Evan Chengc5952452008-06-20 21:45:16 +0000925 // Determine which intervals have to be spilled.
926 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
927
928 // Set of spilled vregs (used later to rollback properly)
929 SmallSet<unsigned, 8> spilled;
930
931 // The earliest start of a Spilled interval indicates up to where
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 // in handled we need to roll back
933 unsigned earliestStart = cur->beginNumber();
934
Evan Chengc5952452008-06-20 21:45:16 +0000935 // Spill live intervals of virtual regs mapped to the physical register we
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 // want to clear (and its aliases). We only spill those that overlap with the
937 // current interval as the rest do not affect its allocation. we also keep
938 // track of the earliest start of all spilled live intervals since this will
939 // mark our rollback point.
Evan Chengc5952452008-06-20 21:45:16 +0000940 std::vector<LiveInterval*> added;
941 while (!spillIs.empty()) {
942 LiveInterval *sli = spillIs.back();
943 spillIs.pop_back();
944 DOUT << "\t\t\tspilling(a): " << *sli << '\n';
945 earliestStart = std::min(earliestStart, sli->beginNumber());
946 float SSWeight;
947 std::vector<LiveInterval*> newIs =
Evan Chengc84ea132008-09-30 15:44:16 +0000948 li_->addIntervalsForSpills(*sli, spillIs, loopInfo, *vrm_, SSWeight);
Evan Chengc5952452008-06-20 21:45:16 +0000949 addStackInterval(sli, ls_, li_, SSWeight, *vrm_);
950 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
951 spilled.insert(sli->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 }
953
954 DOUT << "\t\trolling back to: " << earliestStart << '\n';
955
956 // Scan handled in reverse order up to the earliest start of a
957 // spilled live interval and undo each one, restoring the state of
958 // unhandled.
959 while (!handled_.empty()) {
960 LiveInterval* i = handled_.back();
961 // If this interval starts before t we are done.
962 if (i->beginNumber() < earliestStart)
963 break;
964 DOUT << "\t\t\tundo changes for: " << *i << '\n';
965 handled_.pop_back();
966
967 // When undoing a live interval allocation we must know if it is active or
968 // inactive to properly update the PhysRegTracker and the VirtRegMap.
969 IntervalPtrs::iterator it;
970 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
971 active_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +0000972 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 if (!spilled.count(i->reg))
974 unhandled_.push(i);
975 prt_->delRegUse(vrm_->getPhys(i->reg));
976 vrm_->clearVirt(i->reg);
977 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
978 inactive_.erase(it);
Dan Gohman1e57df32008-02-10 18:45:23 +0000979 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 if (!spilled.count(i->reg))
981 unhandled_.push(i);
982 vrm_->clearVirt(i->reg);
983 } else {
Dan Gohman1e57df32008-02-10 18:45:23 +0000984 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 "Can only allocate virtual registers!");
986 vrm_->clearVirt(i->reg);
987 unhandled_.push(i);
988 }
Evan Chengb6aa6712007-11-04 08:32:21 +0000989
990 // It interval has a preference, it must be defined by a copy. Clear the
991 // preference now since the source interval allocation may have been undone
992 // as well.
993 i->preference = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 }
995
996 // Rewind the iterators in the active, inactive, and fixed lists back to the
997 // point we reverted to.
998 RevertVectorIteratorsTo(active_, earliestStart);
999 RevertVectorIteratorsTo(inactive_, earliestStart);
1000 RevertVectorIteratorsTo(fixed_, earliestStart);
1001
1002 // scan the rest and undo each interval that expired after t and
1003 // insert it in active (the next iteration of the algorithm will
1004 // put it in inactive if required)
1005 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1006 LiveInterval *HI = handled_[i];
1007 if (!HI->expiredAt(earliestStart) &&
1008 HI->expiredAt(cur->beginNumber())) {
1009 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
1010 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman1e57df32008-02-10 18:45:23 +00001011 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 prt_->addRegUse(vrm_->getPhys(HI->reg));
1013 }
1014 }
1015
1016 // merge added with unhandled
1017 for (unsigned i = 0, e = added.size(); i != e; ++i)
1018 unhandled_.push(added[i]);
1019}
1020
1021/// getFreePhysReg - return a free physical register for this virtual register
1022/// interval if we have one, otherwise return 0.
1023unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001024 SmallVector<unsigned, 256> inactiveCounts;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025 unsigned MaxInactiveCount = 0;
1026
Evan Cheng06b74c52008-09-18 22:38:47 +00001027 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1029
1030 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1031 i != e; ++i) {
1032 unsigned reg = i->first->reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001033 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 "Can only allocate virtual registers!");
1035
1036 // If this is not in a related reg class to the register we're allocating,
1037 // don't check it.
Evan Cheng06b74c52008-09-18 22:38:47 +00001038 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1040 reg = vrm_->getPhys(reg);
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001041 if (inactiveCounts.size() <= reg)
1042 inactiveCounts.resize(reg+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 ++inactiveCounts[reg];
1044 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1045 }
1046 }
1047
1048 unsigned FreeReg = 0;
1049 unsigned FreeRegInactiveCount = 0;
1050
1051 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen94464072008-09-24 01:07:17 +00001052 // available first.
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001053 if (cur->preference) {
Dale Johannesend9e4fd62008-09-20 02:03:04 +00001054 if (prt_->isRegAvail(cur->preference) &&
Dale Johannesen94464072008-09-24 01:07:17 +00001055 RC->contains(cur->preference)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 DOUT << "\t\tassigned the preferred register: "
Bill Wendling9b0baeb2008-02-26 21:47:57 +00001057 << tri_->getName(cur->preference) << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 return cur->preference;
1059 } else
1060 DOUT << "\t\tunable to assign the preferred register: "
Bill Wendling9b0baeb2008-02-26 21:47:57 +00001061 << tri_->getName(cur->preference) << "\n";
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001062 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063
1064 // Scan for the first available register.
1065 TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_);
1066 TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_);
Evan Chengaf091bd2008-03-24 23:28:21 +00001067 assert(I != E && "No allocatable register in this register class!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 for (; I != E; ++I)
Dale Johannesen94464072008-09-24 01:07:17 +00001069 if (prt_->isRegAvail(*I)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 FreeReg = *I;
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001071 if (FreeReg < inactiveCounts.size())
1072 FreeRegInactiveCount = inactiveCounts[FreeReg];
1073 else
1074 FreeRegInactiveCount = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001075 break;
1076 }
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001077
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 // If there are no free regs, or if this reg has the max inactive count,
1079 // return this register.
1080 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) return FreeReg;
1081
1082 // Continue scanning the registers, looking for the one with the highest
1083 // inactive count. Alkis found that this reduced register pressure very
1084 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1085 // reevaluated now.
1086 for (; I != E; ++I) {
1087 unsigned Reg = *I;
Chris Lattner9f6dc2c2008-02-26 22:08:41 +00001088 if (prt_->isRegAvail(Reg) && Reg < inactiveCounts.size() &&
Dale Johannesen94464072008-09-24 01:07:17 +00001089 FreeRegInactiveCount < inactiveCounts[Reg]) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 FreeReg = Reg;
1091 FreeRegInactiveCount = inactiveCounts[Reg];
1092 if (FreeRegInactiveCount == MaxInactiveCount)
1093 break; // We found the one with the max inactive count.
1094 }
1095 }
1096
1097 return FreeReg;
1098}
1099
1100FunctionPass* llvm::createLinearScanRegisterAllocator() {
1101 return new RALinScan();
1102}