Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===- MipsInstrInfo.td - Mips Register defs --------------------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // Instruction format superclass |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | include "MipsInstrFormats.td" |
| 15 | |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | // Mips profiles and nodes |
| 18 | //===----------------------------------------------------------------------===// |
| 19 | |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 20 | def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 21 | def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>; |
Bruno Cardoso Lopes | da54c7d | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 22 | def SDT_MipsSelectCC : SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, |
| 23 | SDTCisSameAs<2, 3>, SDTCisInt<1>]>; |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 24 | def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, |
| 25 | SDTCisSameAs<1, 2>, SDTCisSameAs<3, 4>, |
| 26 | SDTCisInt<4>]>; |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 27 | def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>; |
| 28 | def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>; |
| 29 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 30 | // Call |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 31 | def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink, [SDNPHasChain, |
| 32 | SDNPOutFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 33 | |
Bruno Cardoso Lopes | 218d582 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 34 | // Hi and Lo nodes are used to handle global addresses. Used on |
| 35 | // MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol |
| 36 | // static model. (nothing to do with Mips Registers Hi and Lo) |
Bruno Cardoso Lopes | 12355a8 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 37 | def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>; |
| 38 | def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>; |
| 39 | def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>; |
Bruno Cardoso Lopes | 2cacce9 | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 40 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 41 | // Return |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 42 | def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain, |
| 43 | SDNPOptInFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 44 | |
| 45 | // These are target-independent nodes, but have target-specific formats. |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 46 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart, |
| 47 | [SDNPHasChain, SDNPOutFlag]>; |
| 48 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd, |
| 49 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Bill Wendling | 22f8deb | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 50 | |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 51 | // Select Condition Code |
| 52 | def MipsSelectCC : SDNode<"MipsISD::SelectCC", SDT_MipsSelectCC>; |
Bruno Cardoso Lopes | ed7723d | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 53 | |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 54 | // Conditional Move |
| 55 | def MipsCMov : SDNode<"MipsISD::CMov", SDT_MipsCMov>; |
| 56 | |
Bruno Cardoso Lopes | 2cacce9 | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 57 | //===----------------------------------------------------------------------===// |
| 58 | // Mips Instruction Predicate Definitions. |
| 59 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | ea4fc38 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 60 | def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">; |
| 61 | def HasBitCount : Predicate<"Subtarget.hasBitCount()">; |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 62 | def HasSwap : Predicate<"Subtarget.hasSwap()">; |
| 63 | def HasCondMov : Predicate<"Subtarget.hasCondMov()">; |
Bruno Cardoso Lopes | 2cacce9 | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 64 | |
| 65 | //===----------------------------------------------------------------------===// |
| 66 | // Mips Operand, Complex Patterns and Transformations Definitions. |
| 67 | //===----------------------------------------------------------------------===// |
| 68 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 69 | // Instruction operand types |
| 70 | def brtarget : Operand<OtherVT>; |
| 71 | def calltarget : Operand<i32>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 72 | def simm16 : Operand<i32>; |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 73 | def shamt : Operand<i32>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 74 | |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 75 | // Unsigned Operand |
| 76 | def uimm16 : Operand<i32> { |
| 77 | let PrintMethod = "printUnsignedImm"; |
| 78 | } |
| 79 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 80 | // Address operand |
| 81 | def mem : Operand<i32> { |
| 82 | let PrintMethod = "printMemOperand"; |
| 83 | let MIOperandInfo = (ops simm16, CPURegs); |
| 84 | } |
| 85 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 86 | // Transformation Function - get the lower 16 bits. |
| 87 | def LO16 : SDNodeXForm<imm, [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 88 | return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 89 | }]>; |
| 90 | |
| 91 | // Transformation Function - get the higher 16 bits. |
| 92 | def HI16 : SDNodeXForm<imm, [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 93 | return getI32Imm((unsigned)N->getZExtValue() >> 16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 94 | }]>; |
| 95 | |
| 96 | // Node immediate fits as 16-bit sign extended on target immediate. |
| 97 | // e.g. addi, andi |
| 98 | def immSExt16 : PatLeaf<(imm), [{ |
| 99 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 100 | return (int32_t)N->getZExtValue() == (short)N->getZExtValue(); |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 101 | else |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 102 | return (int64_t)N->getZExtValue() == (short)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 103 | }]>; |
| 104 | |
| 105 | // Node immediate fits as 16-bit zero extended on target immediate. |
| 106 | // The LO16 param means that only the lower 16 bits of the node |
| 107 | // immediate are caught. |
| 108 | // e.g. addiu, sltiu |
| 109 | def immZExt16 : PatLeaf<(imm), [{ |
| 110 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 111 | return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 112 | else |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 113 | return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 114 | }], LO16>; |
| 115 | |
| 116 | // shamt field must fit in 5 bits. |
| 117 | def immZExt5 : PatLeaf<(imm), [{ |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame^] | 118 | return N->getZExtValue() == ((N->getZExtValue()) & 0x1f) ; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 119 | }]>; |
| 120 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 121 | // Mips Address Mode! SDNode frameindex could possibily be a match |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 122 | // since load and store instructions from stack used it. |
| 123 | def addr : ComplexPattern<i32, 2, "SelectAddr", [frameindex], []>; |
| 124 | |
| 125 | //===----------------------------------------------------------------------===// |
| 126 | // Instructions specific format |
| 127 | //===----------------------------------------------------------------------===// |
| 128 | |
| 129 | // Arithmetic 3 register operands |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 130 | let isCommutable = 1 in |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 131 | class ArithR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode, |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 132 | InstrItinClass itin>: |
| 133 | FR< op, |
| 134 | func, |
| 135 | (outs CPURegs:$dst), |
| 136 | (ins CPURegs:$b, CPURegs:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 137 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 138 | [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], itin>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 139 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 140 | let isCommutable = 1 in |
| 141 | class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm>: |
| 142 | FR< op, |
| 143 | func, |
| 144 | (outs CPURegs:$dst), |
| 145 | (ins CPURegs:$b, CPURegs:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 146 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 147 | [], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 148 | |
| 149 | // Arithmetic 2 register operands |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 150 | class ArithI<bits<6> op, string instr_asm, SDNode OpNode, |
| 151 | Operand Od, PatLeaf imm_type> : |
| 152 | FI< op, |
| 153 | (outs CPURegs:$dst), |
| 154 | (ins CPURegs:$b, Od:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 155 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 156 | [(set CPURegs:$dst, (OpNode CPURegs:$b, imm_type:$c))], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 157 | |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 158 | class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode, |
| 159 | Operand Od, PatLeaf imm_type> : |
| 160 | FI< op, |
| 161 | (outs CPURegs:$dst), |
| 162 | (ins CPURegs:$b, Od:$c), |
| 163 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
| 164 | [], IIAlu>; |
| 165 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 166 | // Arithmetic Multiply ADD/SUB |
| 167 | let rd=0 in |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 168 | class MArithR<bits<6> func, string instr_asm> : |
| 169 | FR< 0x1c, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 170 | func, |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 171 | (outs CPURegs:$rs), |
| 172 | (ins CPURegs:$rt), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 173 | !strconcat(instr_asm, "\t$rs, $rt"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 174 | [], IIImul>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 175 | |
| 176 | // Logical |
| 177 | class LogicR<bits<6> func, string instr_asm, SDNode OpNode>: |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 178 | FR< 0x00, |
| 179 | func, |
| 180 | (outs CPURegs:$dst), |
| 181 | (ins CPURegs:$b, CPURegs:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 182 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 183 | [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 184 | |
| 185 | class LogicI<bits<6> op, string instr_asm, SDNode OpNode>: |
| 186 | FI< op, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 187 | (outs CPURegs:$dst), |
| 188 | (ins CPURegs:$b, uimm16:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 189 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | f237755 | 2008-06-06 06:37:31 +0000 | [diff] [blame] | 190 | [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt16:$c))], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 191 | |
| 192 | class LogicNOR<bits<6> op, bits<6> func, string instr_asm>: |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 193 | FR< op, |
| 194 | func, |
| 195 | (outs CPURegs:$dst), |
| 196 | (ins CPURegs:$b, CPURegs:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 197 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 198 | [(set CPURegs:$dst, (not (or CPURegs:$b, CPURegs:$c)))], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 199 | |
| 200 | // Shifts |
| 201 | let rt = 0 in |
| 202 | class LogicR_shift_imm<bits<6> func, string instr_asm, SDNode OpNode>: |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 203 | FR< 0x00, |
| 204 | func, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 205 | (outs CPURegs:$dst), |
| 206 | (ins CPURegs:$b, shamt:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 207 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 208 | [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt5:$c))], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 209 | |
| 210 | class LogicR_shift_reg<bits<6> func, string instr_asm, SDNode OpNode>: |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 211 | FR< 0x00, |
| 212 | func, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 213 | (outs CPURegs:$dst), |
| 214 | (ins CPURegs:$b, CPURegs:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 215 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 216 | [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 217 | |
| 218 | // Load Upper Imediate |
| 219 | class LoadUpper<bits<6> op, string instr_asm>: |
| 220 | FI< op, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 221 | (outs CPURegs:$dst), |
| 222 | (ins uimm16:$imm), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 223 | !strconcat(instr_asm, "\t$dst, $imm"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 224 | [], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 225 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 226 | // Memory Load/Store |
Chris Lattner | 1a1932c | 2008-01-06 23:38:27 +0000 | [diff] [blame] | 227 | let isSimpleLoad = 1, hasDelaySlot = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 228 | class LoadM<bits<6> op, string instr_asm, PatFrag OpNode>: |
| 229 | FI< op, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 230 | (outs CPURegs:$dst), |
| 231 | (ins mem:$addr), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 232 | !strconcat(instr_asm, "\t$dst, $addr"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 233 | [(set CPURegs:$dst, (OpNode addr:$addr))], IILoad>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 234 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 235 | class StoreM<bits<6> op, string instr_asm, PatFrag OpNode>: |
| 236 | FI< op, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 237 | (outs), |
| 238 | (ins CPURegs:$dst, mem:$addr), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 239 | !strconcat(instr_asm, "\t$dst, $addr"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 240 | [(OpNode CPURegs:$dst, addr:$addr)], IIStore>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 241 | |
| 242 | // Conditional Branch |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 243 | let isBranch = 1, isTerminator=1, hasDelaySlot = 1 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 244 | class CBranch<bits<6> op, string instr_asm, PatFrag cond_op>: |
| 245 | FI< op, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 246 | (outs), |
| 247 | (ins CPURegs:$a, CPURegs:$b, brtarget:$offset), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 248 | !strconcat(instr_asm, "\t$a, $b, $offset"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 249 | [(brcond (cond_op CPURegs:$a, CPURegs:$b), bb:$offset)], |
| 250 | IIBranch>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 251 | |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 252 | |
| 253 | class CBranchZero<bits<6> op, string instr_asm, PatFrag cond_op>: |
| 254 | FI< op, |
| 255 | (outs), |
| 256 | (ins CPURegs:$src, brtarget:$offset), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 257 | !strconcat(instr_asm, "\t$src, $offset"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 258 | [(brcond (cond_op CPURegs:$src, 0), bb:$offset)], |
| 259 | IIBranch>; |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 260 | } |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 261 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 262 | // SetCC |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 263 | class SetCC_R<bits<6> op, bits<6> func, string instr_asm, |
| 264 | PatFrag cond_op>: |
| 265 | FR< op, |
| 266 | func, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 267 | (outs CPURegs:$dst), |
| 268 | (ins CPURegs:$b, CPURegs:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 269 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 270 | [(set CPURegs:$dst, (cond_op CPURegs:$b, CPURegs:$c))], |
| 271 | IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 272 | |
| 273 | class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, |
| 274 | Operand Od, PatLeaf imm_type>: |
| 275 | FI< op, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 276 | (outs CPURegs:$dst), |
| 277 | (ins CPURegs:$b, Od:$c), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 278 | !strconcat(instr_asm, "\t$dst, $b, $c"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 279 | [(set CPURegs:$dst, (cond_op CPURegs:$b, imm_type:$c))], |
| 280 | IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 281 | |
| 282 | // Unconditional branch |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 283 | let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 284 | class JumpFJ<bits<6> op, string instr_asm>: |
| 285 | FJ< op, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 286 | (outs), |
| 287 | (ins brtarget:$target), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 288 | !strconcat(instr_asm, "\t$target"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 289 | [(br bb:$target)], IIBranch>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 290 | |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 291 | let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 292 | class JumpFR<bits<6> op, bits<6> func, string instr_asm>: |
| 293 | FR< op, |
| 294 | func, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 295 | (outs), |
| 296 | (ins CPURegs:$target), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 297 | !strconcat(instr_asm, "\t$target"), |
Bruno Cardoso Lopes | ea37730 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 298 | [(brind CPURegs:$target)], IIBranch>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 299 | |
| 300 | // Jump and Link (Call) |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 301 | let isCall=1, hasDelaySlot=1, |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 302 | // All calls clobber the non-callee saved registers... |
Bruno Cardoso Lopes | f046f87 | 2008-08-06 06:14:43 +0000 | [diff] [blame] | 303 | Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9, |
| 304 | K0, K1, F0, F1, F2, F3, F4, F5, F6, F7, F8, F9, F10, F11, F12, F13, |
| 305 | F14, F15, F16, F17, F18, F19], Uses = [GP] in { |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 306 | class JumpLink<bits<6> op, string instr_asm>: |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 307 | FJ< op, |
| 308 | (outs), |
| 309 | (ins calltarget:$target), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 310 | !strconcat(instr_asm, "\t$target"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 311 | [(MipsJmpLink imm:$target)], IIBranch>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 312 | |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 313 | let rd=31 in |
| 314 | class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>: |
| 315 | FR< op, |
| 316 | func, |
| 317 | (outs), |
| 318 | (ins CPURegs:$rs), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 319 | !strconcat(instr_asm, "\t$rs"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 320 | [(MipsJmpLink CPURegs:$rs)], IIBranch>; |
| 321 | |
| 322 | class BranchLink<string instr_asm>: |
| 323 | FI< 0x1, |
| 324 | (outs), |
| 325 | (ins CPURegs:$rs, brtarget:$target), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 326 | !strconcat(instr_asm, "\t$rs, $target"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 327 | [], IIBranch>; |
| 328 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 329 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 330 | // Mul, Div |
| 331 | class MulDiv<bits<6> func, string instr_asm, InstrItinClass itin>: |
| 332 | FR< 0x00, |
| 333 | func, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 334 | (outs), |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 335 | (ins CPURegs:$a, CPURegs:$b), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 336 | !strconcat(instr_asm, "\t$a, $b"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 337 | [], itin>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 338 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 339 | // Move from Hi/Lo |
Bruno Cardoso Lopes | 4f0bb3c | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 340 | class MoveFromLOHI<bits<6> func, string instr_asm>: |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 341 | FR< 0x00, |
| 342 | func, |
| 343 | (outs CPURegs:$dst), |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 344 | (ins), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 345 | !strconcat(instr_asm, "\t$dst"), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 346 | [], IIHiLo>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 347 | |
Bruno Cardoso Lopes | 4f0bb3c | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 348 | class MoveToLOHI<bits<6> func, string instr_asm>: |
| 349 | FR< 0x00, |
| 350 | func, |
| 351 | (outs), |
| 352 | (ins CPURegs:$src), |
| 353 | !strconcat(instr_asm, "\t$src"), |
| 354 | [], IIHiLo>; |
| 355 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 356 | class EffectiveAddress<string instr_asm> : |
| 357 | FI<0x09, |
| 358 | (outs CPURegs:$dst), |
Bruno Cardoso Lopes | 9643366 | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 359 | (ins mem:$addr), |
| 360 | instr_asm, |
| 361 | [(set CPURegs:$dst, addr:$addr)], IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 362 | |
Bruno Cardoso Lopes | ea4fc38 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 363 | // Count Leading Ones/Zeros in Word |
| 364 | class CountLeading<bits<6> func, string instr_asm, SDNode CountOp>: |
| 365 | FR< 0x1c, func, (outs CPURegs:$dst), (ins CPURegs:$src), |
| 366 | !strconcat(instr_asm, "\t$dst, $src"), |
| 367 | [(set CPURegs:$dst, (CountOp CPURegs:$src))], IIAlu>; |
| 368 | |
| 369 | // Sign Extend in Register. |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 370 | class SignExtInReg<bits<6> func, string instr_asm, ValueType vt>: |
| 371 | FR< 0x3f, func, (outs CPURegs:$dst), (ins CPURegs:$src), |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 372 | !strconcat(instr_asm, "\t$dst, $src"), |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 373 | [(set CPURegs:$dst, (sext_inreg CPURegs:$src, vt))], NoItinerary>; |
| 374 | |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 375 | // Byte Swap |
| 376 | class ByteSwap<bits<6> func, string instr_asm>: |
| 377 | FR< 0x1f, func, (outs CPURegs:$dst), (ins CPURegs:$src), |
| 378 | !strconcat(instr_asm, "\t$dst, $src"), |
| 379 | [(set CPURegs:$dst, (bswap CPURegs:$src))], NoItinerary>; |
| 380 | |
| 381 | // Conditional Move |
| 382 | class CondMov<bits<6> func, string instr_asm, PatLeaf MovCode>: |
| 383 | FR< 0x00, func, (outs CPURegs:$dst), (ins CPURegs:$F, CPURegs:$T, |
| 384 | CPURegs:$cond), !strconcat(instr_asm, "\t$dst, $T, $cond"), |
| 385 | [(set CPURegs:$dst, (MipsCMov CPURegs:$F, CPURegs:$T, |
| 386 | CPURegs:$cond, MovCode))], NoItinerary>; |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 387 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 388 | //===----------------------------------------------------------------------===// |
| 389 | // Pseudo instructions |
| 390 | //===----------------------------------------------------------------------===// |
| 391 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 392 | // As stack alignment is always done with addiu, we need a 16-bit immediate |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 393 | let Defs = [SP], Uses = [SP] in { |
Bruno Cardoso Lopes | ed7723d | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 394 | def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt), |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 395 | "!ADJCALLSTACKDOWN $amt", |
| 396 | [(callseq_start imm:$amt)]>; |
Bruno Cardoso Lopes | ed7723d | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 397 | def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2), |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 398 | "!ADJCALLSTACKUP $amt1", |
| 399 | [(callseq_end imm:$amt1, imm:$amt2)]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 400 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 401 | |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 402 | // Some assembly macros need to avoid pseudoinstructions and assembler |
| 403 | // automatic reodering, we should reorder ourselves. |
| 404 | def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>; |
| 405 | def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>; |
| 406 | def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>; |
| 407 | def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>; |
| 408 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 409 | // When handling PIC code the assembler needs .cpload and .cprestore |
| 410 | // directives. If the real instructions corresponding these directives |
| 411 | // are used, we have the same behavior, but get also a bunch of warnings |
Bruno Cardoso Lopes | 2cacce9 | 2007-10-09 02:55:31 +0000 | [diff] [blame] | 412 | // from the assembler. |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 413 | def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>; |
| 414 | def CPRESTORE : MipsPseudo<(outs), (ins uimm16:$loc), ".cprestore\t$loc\n", []>; |
Bruno Cardoso Lopes | ed7723d | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 415 | |
| 416 | // The supported Mips ISAs dont have any instruction close to the SELECT_CC |
| 417 | // operation. The solution is to create a Mips pseudo SELECT_CC instruction |
| 418 | // (MipsSelectCC), use LowerSELECT_CC to generate this instruction and finally |
| 419 | // replace it for real supported nodes into EmitInstrWithCustomInserter |
| 420 | let usesCustomDAGSchedInserter = 1 in { |
Bruno Cardoso Lopes | da54c7d | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 421 | class PseudoSelCC<RegisterClass RC, string asmstr>: |
| 422 | MipsPseudo<(outs RC:$dst), (ins CPURegs:$CmpRes, RC:$T, RC:$F), asmstr, |
| 423 | [(set RC:$dst, (MipsSelectCC CPURegs:$CmpRes, RC:$T, RC:$F))]>; |
Bruno Cardoso Lopes | ed7723d | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 424 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 425 | |
Bruno Cardoso Lopes | da54c7d | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 426 | def Select_CC : PseudoSelCC<CPURegs, "# MipsSelect_CC_i32">; |
| 427 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 428 | //===----------------------------------------------------------------------===// |
| 429 | // Instruction definition |
| 430 | //===----------------------------------------------------------------------===// |
| 431 | |
| 432 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 433 | // MipsI Instructions |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 434 | //===----------------------------------------------------------------------===// |
| 435 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 436 | /// Arithmetic Instructions (ALU Immediate) |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 437 | def ADDiu : ArithI<0x09, "addiu", add, simm16, immSExt16>; |
| 438 | def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16>; |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 439 | def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16>; |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 440 | def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16>; |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 441 | def ANDi : LogicI<0x0c, "andi", and>; |
| 442 | def ORi : LogicI<0x0d, "ori", or>; |
| 443 | def XORi : LogicI<0x0e, "xori", xor>; |
| 444 | def LUi : LoadUpper<0x0f, "lui">; |
| 445 | |
| 446 | /// Arithmetic Instructions (3-Operand, R-Type) |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 447 | def ADDu : ArithR<0x00, 0x21, "addu", add, IIAlu>; |
| 448 | def SUBu : ArithR<0x00, 0x23, "subu", sub, IIAlu>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 449 | def ADD : ArithOverflowR<0x00, 0x20, "add">; |
| 450 | def SUB : ArithOverflowR<0x00, 0x22, "sub">; |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 451 | def SLT : SetCC_R<0x00, 0x2a, "slt", setlt>; |
| 452 | def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 453 | def AND : LogicR<0x24, "and", and>; |
| 454 | def OR : LogicR<0x25, "or", or>; |
| 455 | def XOR : LogicR<0x26, "xor", xor>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 456 | def NOR : LogicNOR<0x00, 0x27, "nor">; |
| 457 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 458 | /// Shift Instructions |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 459 | def SLL : LogicR_shift_imm<0x00, "sll", shl>; |
| 460 | def SRL : LogicR_shift_imm<0x02, "srl", srl>; |
| 461 | def SRA : LogicR_shift_imm<0x03, "sra", sra>; |
| 462 | def SLLV : LogicR_shift_reg<0x04, "sllv", shl>; |
| 463 | def SRLV : LogicR_shift_reg<0x06, "srlv", srl>; |
| 464 | def SRAV : LogicR_shift_reg<0x07, "srav", sra>; |
| 465 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 466 | /// Load and Store Instructions |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 467 | def LB : LoadM<0x20, "lb", sextloadi8>; |
| 468 | def LBu : LoadM<0x24, "lbu", zextloadi8>; |
| 469 | def LH : LoadM<0x21, "lh", sextloadi16>; |
| 470 | def LHu : LoadM<0x25, "lhu", zextloadi16>; |
| 471 | def LW : LoadM<0x23, "lw", load>; |
| 472 | def SB : StoreM<0x28, "sb", truncstorei8>; |
| 473 | def SH : StoreM<0x29, "sh", truncstorei16>; |
| 474 | def SW : StoreM<0x2b, "sw", store>; |
| 475 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 476 | /// Jump and Branch Instructions |
| 477 | def J : JumpFJ<0x02, "j">; |
| 478 | def JR : JumpFR<0x00, 0x08, "jr">; |
| 479 | def JAL : JumpLink<0x03, "jal">; |
| 480 | def JALR : JumpLinkReg<0x00, 0x09, "jalr">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 481 | def BEQ : CBranch<0x04, "beq", seteq>; |
| 482 | def BNE : CBranch<0x05, "bne", setne>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 483 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 484 | let rt=1 in |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 485 | def BGEZ : CBranchZero<0x01, "bgez", setge>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 486 | |
| 487 | let rt=0 in { |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 488 | def BGTZ : CBranchZero<0x07, "bgtz", setgt>; |
| 489 | def BLEZ : CBranchZero<0x07, "blez", setle>; |
| 490 | def BLTZ : CBranchZero<0x01, "bltz", setlt>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 491 | } |
| 492 | |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 493 | def BGEZAL : BranchLink<"bgezal">; |
| 494 | def BLTZAL : BranchLink<"bltzal">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 495 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 496 | let isReturn=1, isTerminator=1, hasDelaySlot=1, |
| 497 | isBarrier=1, hasCtrlDep=1, rs=0, rt=0, shamt=0 in |
| 498 | def RET : FR <0x00, 0x02, (outs), (ins CPURegs:$target), |
| 499 | "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>; |
| 500 | |
| 501 | /// Multiply and Divide Instructions. |
Bruno Cardoso Lopes | 4f0bb3c | 2008-08-02 19:42:36 +0000 | [diff] [blame] | 502 | let Defs = [HI, LO] in { |
| 503 | def MULT : MulDiv<0x18, "mult", IIImul>; |
| 504 | def MULTu : MulDiv<0x19, "multu", IIImul>; |
| 505 | def DIV : MulDiv<0x1a, "div", IIIdiv>; |
| 506 | def DIVu : MulDiv<0x1b, "divu", IIIdiv>; |
| 507 | } |
| 508 | |
| 509 | let Defs = [HI] in |
| 510 | def MTHI : MoveToLOHI<0x11, "mthi">; |
| 511 | let Defs = [LO] in |
| 512 | def MTLO : MoveToLOHI<0x13, "mtlo">; |
| 513 | |
| 514 | let Uses = [HI] in |
| 515 | def MFHI : MoveFromLOHI<0x10, "mfhi">; |
| 516 | let Uses = [LO] in |
| 517 | def MFLO : MoveFromLOHI<0x12, "mflo">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 518 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 519 | /// Sign Ext In Register Instructions. |
| 520 | let Predicates = [HasSEInReg] in { |
| 521 | let shamt = 0x10, rs = 0 in |
| 522 | def SEB : SignExtInReg<0x21, "seb", i8>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 523 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 524 | let shamt = 0x18, rs = 0 in |
| 525 | def SEH : SignExtInReg<0x20, "seh", i16>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 526 | } |
| 527 | |
Bruno Cardoso Lopes | ea4fc38 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 528 | /// Count Leading |
| 529 | let Predicates = [HasBitCount] in { |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 530 | let rt = 0 in |
| 531 | def CLZ : CountLeading<0b010110, "clz", ctlz>; |
| 532 | } |
| 533 | |
| 534 | /// Byte Swap |
| 535 | let Predicates = [HasSwap] in { |
| 536 | let shamt = 0x3, rs = 0 in |
| 537 | def WSBW : ByteSwap<0x20, "wsbw">; |
| 538 | } |
| 539 | |
| 540 | /// Conditional Move |
| 541 | def MIPS_CMOV_ZERO : PatLeaf<(i32 0)>; |
| 542 | def MIPS_CMOV_NZERO : PatLeaf<(i32 1)>; |
| 543 | |
| 544 | let Predicates = [HasCondMov], isTwoAddress = 1 in { |
| 545 | def MOVN : CondMov<0x0a, "movn", MIPS_CMOV_NZERO>; |
| 546 | def MOVZ : CondMov<0x0b, "movz", MIPS_CMOV_ZERO>; |
Bruno Cardoso Lopes | ea4fc38 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 547 | } |
| 548 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 549 | /// No operation |
| 550 | let addr=0 in |
| 551 | def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>; |
| 552 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 553 | // FrameIndexes are legalized when they are operands from load/store |
Bruno Cardoso Lopes | 9643366 | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 554 | // instructions. The same not happens for stack address copies, so an |
| 555 | // add op with mem ComplexPattern is used and the stack address copy |
| 556 | // can be matched. It's similar to Sparc LEA_ADDRi |
Bruno Cardoso Lopes | 29c1535 | 2008-07-14 14:42:54 +0000 | [diff] [blame] | 557 | def LEA_ADDiu : EffectiveAddress<"addiu\t$dst, ${addr:stackloc}">; |
Bruno Cardoso Lopes | 9643366 | 2007-09-24 20:15:11 +0000 | [diff] [blame] | 558 | |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 559 | // MADD*/MSUB* are not part of MipsI either. |
| 560 | //def MADD : MArithR<0x00, "madd">; |
| 561 | //def MADDU : MArithR<0x01, "maddu">; |
| 562 | //def MSUB : MArithR<0x04, "msub">; |
| 563 | //def MSUBU : MArithR<0x05, "msubu">; |
| 564 | |
Bruno Cardoso Lopes | 062ac06 | 2008-07-30 16:58:59 +0000 | [diff] [blame] | 565 | // MUL is a assembly macro in the current used ISAs. In recent ISA's |
| 566 | // it is a real instruction. |
| 567 | //def MUL : ArithR<0x1c, 0x02, "mul", mul, IIImul>; |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 568 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 569 | //===----------------------------------------------------------------------===// |
| 570 | // Arbitrary patterns that map to one or more instructions |
| 571 | //===----------------------------------------------------------------------===// |
| 572 | |
| 573 | // Small immediates |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 574 | def : Pat<(i32 immSExt16:$in), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 575 | (ADDiu ZERO, imm:$in)>; |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 576 | def : Pat<(i32 immZExt16:$in), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 577 | (ORi ZERO, imm:$in)>; |
| 578 | |
| 579 | // Arbitrary immediates |
| 580 | def : Pat<(i32 imm:$imm), |
| 581 | (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>; |
| 582 | |
Bruno Cardoso Lopes | ed7723d | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 583 | // Carry patterns |
| 584 | def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs), |
| 585 | (SUBu CPURegs:$lhs, CPURegs:$rhs)>; |
| 586 | def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs), |
| 587 | (ADDu CPURegs:$lhs, CPURegs:$rhs)>; |
| 588 | def : Pat<(addc CPURegs:$src, imm:$imm), |
| 589 | (ADDiu CPURegs:$src, imm:$imm)>; |
| 590 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 591 | // Call |
| 592 | def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)), |
| 593 | (JAL tglobaladdr:$dst)>; |
| 594 | def : Pat<(MipsJmpLink (i32 texternalsym:$dst)), |
| 595 | (JAL texternalsym:$dst)>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 596 | def : Pat<(MipsJmpLink CPURegs:$dst), |
| 597 | (JALR CPURegs:$dst)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 598 | |
Bruno Cardoso Lopes | 69ca2ca | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 599 | // hi/lo relocs |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 600 | def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>; |
Bruno Cardoso Lopes | 218d582 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 601 | def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 602 | (ADDiu CPURegs:$hi, tglobaladdr:$lo)>; |
Bruno Cardoso Lopes | 69ca2ca | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 603 | |
Bruno Cardoso Lopes | ea37730 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 604 | def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>; |
Bruno Cardoso Lopes | ea37730 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 605 | def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)), |
| 606 | (ADDiu CPURegs:$hi, tjumptable:$lo)>; |
Bruno Cardoso Lopes | 69ca2ca | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 607 | |
| 608 | def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>; |
| 609 | def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)), |
| 610 | (ADDiu CPURegs:$hi, tconstpool:$lo)>; |
| 611 | |
| 612 | // gp_rel relocs |
Bruno Cardoso Lopes | 12355a8 | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 613 | def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)), |
| 614 | (ADDiu CPURegs:$gp, tglobaladdr:$in)>; |
Bruno Cardoso Lopes | 69ca2ca | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 615 | def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)), |
| 616 | (ADDiu CPURegs:$gp, tconstpool:$in)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 617 | |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 618 | // Mips does not have "not", so we expand our way |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 619 | def : Pat<(not CPURegs:$in), |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 620 | (NOR CPURegs:$in, ZERO)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 621 | |
Eric Christopher | 7300ac1 | 2007-10-26 04:00:13 +0000 | [diff] [blame] | 622 | // extended load and stores |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 623 | def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>; |
| 624 | def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>; |
| 625 | def : Pat<(extloadi16 addr:$src), (LHu addr:$src)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 626 | |
Bruno Cardoso Lopes | ed7723d | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 627 | // peepholes |
Bruno Cardoso Lopes | 218d582 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 628 | def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>; |
| 629 | |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 630 | // brcond patterns |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 631 | def : Pat<(brcond (setne CPURegs:$lhs, 0), bb:$dst), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 632 | (BNE CPURegs:$lhs, ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 633 | def : Pat<(brcond (seteq CPURegs:$lhs, 0), bb:$dst), |
| 634 | (BEQ CPURegs:$lhs, ZERO, bb:$dst)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 635 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 636 | def : Pat<(brcond (setge CPURegs:$lhs, CPURegs:$rhs), bb:$dst), |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 637 | (BEQ (SLT CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 638 | def : Pat<(brcond (setuge CPURegs:$lhs, CPURegs:$rhs), bb:$dst), |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 639 | (BEQ (SLTu CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>; |
| 640 | def : Pat<(brcond (setge CPURegs:$lhs, immSExt16:$rhs), bb:$dst), |
| 641 | (BEQ (SLTi CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
| 642 | def : Pat<(brcond (setuge CPURegs:$lhs, immSExt16:$rhs), bb:$dst), |
| 643 | (BEQ (SLTiu CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 644 | |
| 645 | def : Pat<(brcond (setle CPURegs:$lhs, CPURegs:$rhs), bb:$dst), |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 646 | (BEQ (SLT CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 647 | def : Pat<(brcond (setule CPURegs:$lhs, CPURegs:$rhs), bb:$dst), |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 648 | (BEQ (SLTu CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>; |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 649 | |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 650 | def : Pat<(brcond CPURegs:$cond, bb:$dst), |
| 651 | (BNE CPURegs:$cond, ZERO, bb:$dst)>; |
| 652 | |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 653 | // select patterns |
| 654 | def : Pat<(select (setge CPURegs:$lhs, CPURegs:$rhs), CPURegs:$T, CPURegs:$F), |
| 655 | (MOVZ CPURegs:$F, CPURegs:$T, (SLT CPURegs:$lhs, CPURegs:$rhs))>; |
| 656 | def : Pat<(select (setuge CPURegs:$lhs, CPURegs:$rhs), CPURegs:$T, CPURegs:$F), |
| 657 | (MOVZ CPURegs:$F, CPURegs:$T, (SLTu CPURegs:$lhs, CPURegs:$rhs))>; |
| 658 | def : Pat<(select (setge CPURegs:$lhs, immSExt16:$rhs), CPURegs:$T, CPURegs:$F), |
| 659 | (MOVZ CPURegs:$F, CPURegs:$T, (SLTi CPURegs:$lhs, immSExt16:$rhs))>; |
| 660 | def : Pat<(select (setuge CPURegs:$lh, immSExt16:$rh), CPURegs:$T, CPURegs:$F), |
| 661 | (MOVZ CPURegs:$F, CPURegs:$T, (SLTiu CPURegs:$lh, immSExt16:$rh))>; |
| 662 | |
| 663 | def : Pat<(select (setle CPURegs:$lhs, CPURegs:$rhs), CPURegs:$T, CPURegs:$F), |
| 664 | (MOVZ CPURegs:$F, CPURegs:$T, (SLT CPURegs:$rhs, CPURegs:$lhs))>; |
| 665 | def : Pat<(select (setule CPURegs:$lhs, CPURegs:$rhs), CPURegs:$T, CPURegs:$F), |
| 666 | (MOVZ CPURegs:$F, CPURegs:$T, (SLTu CPURegs:$rhs, CPURegs:$lhs))>; |
| 667 | |
| 668 | def : Pat<(select (seteq CPURegs:$lhs, CPURegs:$rhs), CPURegs:$T, CPURegs:$F), |
| 669 | (MOVZ CPURegs:$F, CPURegs:$T, (XOR CPURegs:$lhs, CPURegs:$rhs))>; |
| 670 | def : Pat<(select (setne CPURegs:$lhs, CPURegs:$rhs), CPURegs:$T, CPURegs:$F), |
| 671 | (MOVN CPURegs:$F, CPURegs:$T, (XOR CPURegs:$lhs, CPURegs:$rhs))>; |
| 672 | |
| 673 | def : Pat<(select CPURegs:$cond, CPURegs:$T, CPURegs:$F), |
| 674 | (MOVN CPURegs:$F, CPURegs:$T, CPURegs:$cond)>; |
| 675 | |
| 676 | // setcc patterns |
| 677 | def : Pat<(seteq CPURegs:$lhs, CPURegs:$rhs), |
| 678 | (SLTu (XOR CPURegs:$lhs, CPURegs:$rhs), 1)>; |
| 679 | def : Pat<(setne CPURegs:$lhs, CPURegs:$rhs), |
| 680 | (SLTu ZERO, (XOR CPURegs:$lhs, CPURegs:$rhs))>; |
| 681 | |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 682 | def : Pat<(setle CPURegs:$lhs, CPURegs:$rhs), |
| 683 | (XORi (SLT CPURegs:$rhs, CPURegs:$lhs), 1)>; |
| 684 | def : Pat<(setule CPURegs:$lhs, CPURegs:$rhs), |
| 685 | (XORi (SLTu CPURegs:$rhs, CPURegs:$lhs), 1)>; |
| 686 | |
| 687 | def : Pat<(setgt CPURegs:$lhs, CPURegs:$rhs), |
| 688 | (SLT CPURegs:$rhs, CPURegs:$lhs)>; |
| 689 | def : Pat<(setugt CPURegs:$lhs, CPURegs:$rhs), |
| 690 | (SLTu CPURegs:$rhs, CPURegs:$lhs)>; |
| 691 | |
| 692 | def : Pat<(setge CPURegs:$lhs, CPURegs:$rhs), |
| 693 | (XORi (SLT CPURegs:$lhs, CPURegs:$rhs), 1)>; |
| 694 | def : Pat<(setuge CPURegs:$lhs, CPURegs:$rhs), |
| 695 | (XORi (SLTu CPURegs:$lhs, CPURegs:$rhs), 1)>; |
| 696 | |
Bruno Cardoso Lopes | 3419055 | 2007-08-18 02:37:46 +0000 | [diff] [blame] | 697 | def : Pat<(setge CPURegs:$lhs, immSExt16:$rhs), |
| 698 | (XORi (SLTi CPURegs:$lhs, immSExt16:$rhs), 1)>; |
Bruno Cardoso Lopes | 60f3e05 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 699 | def : Pat<(setuge CPURegs:$lhs, immSExt16:$rhs), |
| 700 | (XORi (SLTiu CPURegs:$lhs, immSExt16:$rhs), 1)>; |
Bruno Cardoso Lopes | 4fb1f54 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 701 | |
| 702 | //===----------------------------------------------------------------------===// |
| 703 | // Floating Point Support |
| 704 | //===----------------------------------------------------------------------===// |
| 705 | |
| 706 | include "MipsInstrFPU.td" |
| 707 | |