blob: dd8c0811ce51aabe6cec8d43f481498b7f1f129d [file] [log] [blame]
Jia Liu44de83a2012-02-19 02:03:36 +00001//===-- X86Subtarget.h - Define Subtarget for the X86 ----------*- C++ -*--===//
Nate Begemanfb5792f2005-07-12 01:41:54 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Nate Begemanfb5792f2005-07-12 01:41:54 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng5b1b44892011-07-01 21:01:15 +000010// This file declares the X86 specific subclass of TargetSubtargetInfo.
Nate Begemanfb5792f2005-07-12 01:41:54 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef X86SUBTARGET_H
15#define X86SUBTARGET_H
16
Eric Christopher62f35a22010-07-05 19:26:33 +000017#include "llvm/ADT/Triple.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000018#include "llvm/IR/CallingConv.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000019#include "llvm/Target/TargetSubtargetInfo.h"
Jim Laskeyb1e11802005-09-01 21:38:21 +000020#include <string>
21
Evan Cheng94214702011-07-01 20:45:01 +000022#define GET_SUBTARGETINFO_HEADER
Evan Cheng385e9302011-07-01 22:36:09 +000023#include "X86GenSubtargetInfo.inc"
Evan Cheng94214702011-07-01 20:45:01 +000024
Nate Begemanfb5792f2005-07-12 01:41:54 +000025namespace llvm {
Anton Korobeynikov7784ebc2006-11-30 22:42:55 +000026class GlobalValue;
Evan Cheng0ddff1b2011-07-07 07:07:08 +000027class StringRef;
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +000028class TargetMachine;
Mikhail Glushenkov5d96eb82010-02-28 22:54:30 +000029
Chris Lattnere4df7562009-07-09 03:15:51 +000030/// PICStyles - The X86 backend supports a number of different styles of PIC.
Mikhail Glushenkov5d96eb82010-02-28 22:54:30 +000031///
Duncan Sandsf9a67a82008-11-28 09:29:37 +000032namespace PICStyles {
Anton Korobeynikov7f705592007-01-12 19:20:47 +000033enum Style {
Chris Lattner8097b652009-07-10 20:58:47 +000034 StubPIC, // Used on i386-darwin in -fPIC mode.
35 StubDynamicNoPIC, // Used on i386-darwin in -mdynamic-no-pic mode.
36 GOT, // Used on many 32-bit unices in -fPIC mode.
37 RIPRel, // Used on X86-64 when not in -static mode.
38 None // Set when in -static mode (not PIC or DynamicNoPIC mode).
Anton Korobeynikov7f705592007-01-12 19:20:47 +000039};
40}
Nate Begemanfb5792f2005-07-12 01:41:54 +000041
Evan Cheng94214702011-07-01 20:45:01 +000042class X86Subtarget : public X86GenSubtargetInfo {
Nate Begemanfb5792f2005-07-12 01:41:54 +000043protected:
Evan Cheng559806f2006-01-27 08:10:46 +000044 enum X86SSEEnum {
Craig Topper33b5fe72013-08-21 03:57:57 +000045 NoMMXSSE, MMX, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, AVX, AVX2, AVX512F
Evan Cheng559806f2006-01-27 08:10:46 +000046 };
47
Evan Chenga26eb5e2006-10-06 09:17:41 +000048 enum X863DNowEnum {
49 NoThreeDNow, ThreeDNow, ThreeDNowA
50 };
51
Andrew Trick922d3142012-02-01 23:20:51 +000052 enum X86ProcFamilyEnum {
Preston Gurd94dc6542013-09-13 19:23:28 +000053 Others, IntelAtom, IntelSLM
Andrew Trick922d3142012-02-01 23:20:51 +000054 };
55
56 /// X86ProcFamily - X86 processor family: Intel Atom, and others
57 X86ProcFamilyEnum X86ProcFamily;
Chad Rosiera20e1e72012-08-01 18:39:17 +000058
Anton Korobeynikov7f705592007-01-12 19:20:47 +000059 /// PICStyle - Which PIC style to use
Evan Chengf6844ca2007-08-01 23:45:51 +000060 ///
Duncan Sandsf9a67a82008-11-28 09:29:37 +000061 PICStyles::Style PICStyle;
Mikhail Glushenkov5d96eb82010-02-28 22:54:30 +000062
Evan Chengadd25172008-02-12 07:59:55 +000063 /// X86SSELevel - MMX, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, or
64 /// none supported.
Evan Cheng559806f2006-01-27 08:10:46 +000065 X86SSEEnum X86SSELevel;
66
Evan Chenga26eb5e2006-10-06 09:17:41 +000067 /// X863DNowLevel - 3DNow or 3DNow Athlon, or none supported.
Evan Chengf6844ca2007-08-01 23:45:51 +000068 ///
Evan Chenga26eb5e2006-10-06 09:17:41 +000069 X863DNowEnum X863DNowLevel;
70
Chris Lattner70084162009-09-02 05:53:04 +000071 /// HasCMov - True if this processor has conditional move instructions
72 /// (generally pentium pro+).
73 bool HasCMov;
Mikhail Glushenkov5d96eb82010-02-28 22:54:30 +000074
Evan Cheng25ab6902006-09-08 06:48:29 +000075 /// HasX86_64 - True if the processor supports X86-64 instructions.
Evan Chengf6844ca2007-08-01 23:45:51 +000076 ///
Evan Cheng25ab6902006-09-08 06:48:29 +000077 bool HasX86_64;
Evan Chengccb69762009-01-02 05:35:45 +000078
Benjamin Kramer1292c222010-12-04 20:32:23 +000079 /// HasPOPCNT - True if the processor supports POPCNT.
80 bool HasPOPCNT;
81
Stefanus Du Toit8cf5ab12009-05-26 21:04:35 +000082 /// HasSSE4A - True if the processor supports SSE4A instructions.
83 bool HasSSE4A;
84
Eric Christopher6d1cd1c2010-04-02 21:54:27 +000085 /// HasAES - Target has AES instructions
86 bool HasAES;
87
Benjamin Kramerc8e340d2012-05-31 14:34:17 +000088 /// HasPCLMUL - Target has carry-less multiplication
89 bool HasPCLMUL;
Bruno Cardoso Lopescdae7e82010-07-23 01:17:51 +000090
Craig Toppera15f9d52012-06-03 18:58:46 +000091 /// HasFMA - Target has 3-operand fused multiply-add
92 bool HasFMA;
David Greene343dadb2009-06-26 22:46:54 +000093
94 /// HasFMA4 - Target has 4-operand fused multiply-add
95 bool HasFMA4;
96
Jan Sjödince25d262011-12-02 15:14:37 +000097 /// HasXOP - Target has XOP instructions
98 bool HasXOP;
99
Yunzhong Gao4da61342013-09-24 18:21:52 +0000100 /// HasTBM - Target has TBM instructions.
101 bool HasTBM;
102
Craig Topperda394042011-10-09 07:31:39 +0000103 /// HasMOVBE - True if the processor has the MOVBE instruction.
Craig Topper581fe822011-10-03 17:28:23 +0000104 bool HasMOVBE;
105
Craig Topperda394042011-10-09 07:31:39 +0000106 /// HasRDRAND - True if the processor has the RDRAND instruction.
Craig Topper581fe822011-10-03 17:28:23 +0000107 bool HasRDRAND;
108
Craig Topperda394042011-10-09 07:31:39 +0000109 /// HasF16C - Processor has 16-bit floating point conversion instructions.
110 bool HasF16C;
111
Craig Toppere7b05502011-10-30 19:57:21 +0000112 /// HasFSGSBase - Processor has FS/GS base insturctions.
113 bool HasFSGSBase;
114
Craig Topper37f21672011-10-11 06:44:02 +0000115 /// HasLZCNT - Processor has LZCNT instruction.
116 bool HasLZCNT;
117
Craig Topper909652f2011-10-14 03:21:46 +0000118 /// HasBMI - Processor has BMI1 instructions.
119 bool HasBMI;
120
Craig Topperb53fa8b2011-10-16 07:55:05 +0000121 /// HasBMI2 - Processor has BMI2 instructions.
122 bool HasBMI2;
123
Michael Liaobe02a902012-11-08 07:28:54 +0000124 /// HasRTM - Processor has RTM instructions.
125 bool HasRTM;
126
Michael Liao0ca1a7f2013-03-26 22:46:02 +0000127 /// HasHLE - Processor has HLE.
128 bool HasHLE;
129
Kay Tiong Khoo7b672ed2013-02-14 19:08:21 +0000130 /// HasADX - Processor has ADX instructions.
131 bool HasADX;
132
Ben Langmuir1f1bd9a2013-09-12 15:51:31 +0000133 /// HasSHA - Processor has SHA instructions.
134 bool HasSHA;
135
Michael Liao675eb3b2013-03-26 17:47:11 +0000136 /// HasPRFCHW - Processor has PRFCHW instructions.
137 bool HasPRFCHW;
138
Michael Liaoc26392a2013-03-28 23:41:26 +0000139 /// HasRDSEED - Processor has RDSEED instructions.
140 bool HasRDSEED;
141
David Greene343dadb2009-06-26 22:46:54 +0000142 /// IsBTMemSlow - True if BT (bit test) of memory instructions are slow.
143 bool IsBTMemSlow;
Evan Cheng400073d2009-12-18 07:40:29 +0000144
Evan Cheng48c58bb2010-04-01 05:58:17 +0000145 /// IsUAMemFast - True if unaligned memory access is fast.
146 bool IsUAMemFast;
147
Mikhail Glushenkov5d96eb82010-02-28 22:54:30 +0000148 /// HasVectorUAMem - True if SIMD operations can have unaligned memory
Evan Cheng5528e7b2010-04-21 01:47:12 +0000149 /// operands. This may require setting a feature bit in the processor.
David Greene95eb2ee2010-01-11 16:29:42 +0000150 bool HasVectorUAMem;
151
Eli Friedman43f51ae2011-08-26 21:21:21 +0000152 /// HasCmpxchg16b - True if this processor has the CMPXCHG16B instruction;
153 /// this is true for most x86-64 chips, but not the first AMD chips.
154 bool HasCmpxchg16b;
155
Evan Chengde1df102012-02-07 22:50:41 +0000156 /// UseLeaForSP - True if the LEA instruction should be used for adjusting
157 /// the stack pointer. This is an optimization for Intel Atom processors.
158 bool UseLeaForSP;
159
Preston Gurd2e2efd92012-09-04 18:22:17 +0000160 /// HasSlowDivide - True if smaller divides are significantly faster than
161 /// full divides and should be used when possible.
162 bool HasSlowDivide;
163
Andrew Trick922d3142012-02-01 23:20:51 +0000164 /// PostRAScheduler - True if using post-register-allocation scheduler.
165 bool PostRAScheduler;
166
Preston Gurdc7b902e2013-01-08 18:27:24 +0000167 /// PadShortFunctions - True if the short functions should be padded to prevent
168 /// a stall when returning too early.
169 bool PadShortFunctions;
170
Preston Gurd1edadea2013-03-27 19:14:02 +0000171 /// CallRegIndirect - True if the Calls with memory reference should be converted
172 /// to a register-based indirect call.
173 bool CallRegIndirect;
Preston Gurdd6ac8e92013-04-25 20:29:37 +0000174 /// LEAUsesAG - True if the LEA instruction inputs have to be ready at
175 /// address generation (AG) time.
176 bool LEAUsesAG;
Preston Gurd1edadea2013-03-27 19:14:02 +0000177
Elena Demikhovskye3809ee2013-07-24 11:02:47 +0000178 /// Processor has AVX-512 PreFetch Instructions
179 bool HasPFI;
180
181 /// Processor has AVX-512 Exponential and Reciprocal Instructions
182 bool HasERI;
183
184 /// Processor has AVX-512 Conflict Detection Instructions
185 bool HasCDI;
186
Chris Lattnerb151aca2005-07-12 02:36:10 +0000187 /// stackAlignment - The minimum alignment known to hold of the stack frame on
188 /// entry to the function and which must be maintained by every function.
Nate Begemanfb5792f2005-07-12 01:41:54 +0000189 unsigned stackAlignment;
Jeff Cohen9eb59ec2005-07-27 05:53:44 +0000190
Rafael Espindolafc05f402007-10-31 11:52:06 +0000191 /// Max. memset / memcpy size that is turned into rep/movs, rep/stos ops.
Evan Chengf6844ca2007-08-01 23:45:51 +0000192 ///
Rafael Espindolafc05f402007-10-31 11:52:06 +0000193 unsigned MaxInlineSizeThreshold;
NAKAMURA Takumie310b3a2011-02-17 12:23:50 +0000194
Eric Christopher62f35a22010-07-05 19:26:33 +0000195 /// TargetTriple - What processor and OS we're targeting.
196 Triple TargetTriple;
Chad Rosiera20e1e72012-08-01 18:39:17 +0000197
Andrew Trick922d3142012-02-01 23:20:51 +0000198 /// Instruction itineraries for scheduling
199 InstrItineraryData InstrItins;
Evan Cheng18a84522006-02-16 00:21:07 +0000200
Evan Cheng25ab6902006-09-08 06:48:29 +0000201private:
Bill Wendling789cb5d2013-02-15 22:31:27 +0000202 /// StackAlignOverride - Override the stack alignment.
203 unsigned StackAlignOverride;
204
Evan Cheng18fb1d32011-07-07 21:06:52 +0000205 /// In64BitMode - True if compiling for 64-bit, false for 32-bit.
206 bool In64BitMode;
Evan Cheng25ab6902006-09-08 06:48:29 +0000207
Nate Begemanfb5792f2005-07-12 01:41:54 +0000208public:
Jeff Cohen9eb59ec2005-07-27 05:53:44 +0000209 /// This constructor initializes the data members to match that
Daniel Dunbar3be03402009-08-02 22:11:08 +0000210 /// of the specified triple.
Nate Begemanfb5792f2005-07-12 01:41:54 +0000211 ///
Evan Cheng276365d2011-06-30 01:53:36 +0000212 X86Subtarget(const std::string &TT, const std::string &CPU,
Evan Cheng18fb1d32011-07-07 21:06:52 +0000213 const std::string &FS,
Evan Cheng4d1a8dd2011-07-08 22:30:25 +0000214 unsigned StackAlignOverride, bool is64Bit);
Chris Lattnerb151aca2005-07-12 02:36:10 +0000215
216 /// getStackAlignment - Returns the minimum alignment known to hold of the
217 /// stack frame on entry to the function and which must be maintained by every
218 /// function for this subtarget.
Nate Begemanfb5792f2005-07-12 01:41:54 +0000219 unsigned getStackAlignment() const { return stackAlignment; }
Jeff Cohen9eb59ec2005-07-27 05:53:44 +0000220
Rafael Espindolafc05f402007-10-31 11:52:06 +0000221 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
222 /// that still makes it profitable to inline the call.
223 unsigned getMaxInlineSizeThreshold() const { return MaxInlineSizeThreshold; }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000224
225 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Chenga26eb5e2006-10-06 09:17:41 +0000226 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng0ddff1b2011-07-07 07:07:08 +0000227 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Chenga26eb5e2006-10-06 09:17:41 +0000228
229 /// AutoDetectSubtargetFeatures - Auto-detect CPU features using CPUID
230 /// instruction.
231 void AutoDetectSubtargetFeatures();
Evan Cheng97c7fc32006-01-26 09:53:06 +0000232
Bill Wendling789cb5d2013-02-15 22:31:27 +0000233 /// \brief Reset the features for the X86 target.
234 virtual void resetSubtargetFeatures(const MachineFunction *MF);
Bill Wendling901d8002013-02-16 01:36:26 +0000235private:
236 void initializeEnvironment();
Bill Wendling789cb5d2013-02-15 22:31:27 +0000237 void resetSubtargetFeatures(StringRef CPU, StringRef FS);
Bill Wendling901d8002013-02-16 01:36:26 +0000238public:
Eli Benderskya5597f02013-01-25 22:07:43 +0000239 /// Is this x86_64? (disregarding specific ABI / programming model)
240 bool is64Bit() const {
241 return In64BitMode;
242 }
243
244 /// Is this x86_64 with the ILP32 programming model (x32 ABI)?
245 bool isTarget64BitILP32() const {
246 return In64BitMode && (TargetTriple.getEnvironment() == Triple::GNUX32);
247 }
248
249 /// Is this x86_64 with the LP64 programming model (standard AMD64, no x32)?
250 bool isTarget64BitLP64() const {
251 return In64BitMode && (TargetTriple.getEnvironment() != Triple::GNUX32);
252 }
Evan Cheng97c7fc32006-01-26 09:53:06 +0000253
Duncan Sandsf9a67a82008-11-28 09:29:37 +0000254 PICStyles::Style getPICStyle() const { return PICStyle; }
255 void setPICStyle(PICStyles::Style Style) { PICStyle = Style; }
Anton Korobeynikov7f705592007-01-12 19:20:47 +0000256
Chris Lattner314a1132010-03-14 18:31:44 +0000257 bool hasCMov() const { return HasCMov; }
Evan Cheng559806f2006-01-27 08:10:46 +0000258 bool hasMMX() const { return X86SSELevel >= MMX; }
Craig Topperc6d59952012-01-10 06:30:56 +0000259 bool hasSSE1() const { return X86SSELevel >= SSE1; }
260 bool hasSSE2() const { return X86SSELevel >= SSE2; }
261 bool hasSSE3() const { return X86SSELevel >= SSE3; }
262 bool hasSSSE3() const { return X86SSELevel >= SSSE3; }
263 bool hasSSE41() const { return X86SSELevel >= SSE41; }
264 bool hasSSE42() const { return X86SSELevel >= SSE42; }
Craig Topper1accb7e2012-01-10 06:54:16 +0000265 bool hasAVX() const { return X86SSELevel >= AVX; }
266 bool hasAVX2() const { return X86SSELevel >= AVX2; }
Craig Topper33b5fe72013-08-21 03:57:57 +0000267 bool hasAVX512() const { return X86SSELevel >= AVX512F; }
Elena Demikhovsky8564dc62012-11-29 12:44:59 +0000268 bool hasFp256() const { return hasAVX(); }
269 bool hasInt256() const { return hasAVX2(); }
Stefanus Du Toit8cf5ab12009-05-26 21:04:35 +0000270 bool hasSSE4A() const { return HasSSE4A; }
Evan Chenga26eb5e2006-10-06 09:17:41 +0000271 bool has3DNow() const { return X863DNowLevel >= ThreeDNow; }
272 bool has3DNowA() const { return X863DNowLevel >= ThreeDNowA; }
Benjamin Kramer1292c222010-12-04 20:32:23 +0000273 bool hasPOPCNT() const { return HasPOPCNT; }
Eric Christopher6d1cd1c2010-04-02 21:54:27 +0000274 bool hasAES() const { return HasAES; }
Benjamin Kramerc8e340d2012-05-31 14:34:17 +0000275 bool hasPCLMUL() const { return HasPCLMUL; }
Craig Toppera15f9d52012-06-03 18:58:46 +0000276 bool hasFMA() const { return HasFMA; }
Craig Topper0e292372012-08-24 04:03:22 +0000277 // FIXME: Favor FMA when both are enabled. Is this the right thing to do?
Craig Topper9b541412012-08-23 18:14:30 +0000278 bool hasFMA4() const { return HasFMA4 && !HasFMA; }
Jan Sjödince25d262011-12-02 15:14:37 +0000279 bool hasXOP() const { return HasXOP; }
Yunzhong Gao4da61342013-09-24 18:21:52 +0000280 bool hasTBM() const { return HasTBM; }
Craig Topper581fe822011-10-03 17:28:23 +0000281 bool hasMOVBE() const { return HasMOVBE; }
282 bool hasRDRAND() const { return HasRDRAND; }
Craig Topperda394042011-10-09 07:31:39 +0000283 bool hasF16C() const { return HasF16C; }
Craig Toppere7b05502011-10-30 19:57:21 +0000284 bool hasFSGSBase() const { return HasFSGSBase; }
Craig Topper37f21672011-10-11 06:44:02 +0000285 bool hasLZCNT() const { return HasLZCNT; }
Craig Topper909652f2011-10-14 03:21:46 +0000286 bool hasBMI() const { return HasBMI; }
Craig Topperb53fa8b2011-10-16 07:55:05 +0000287 bool hasBMI2() const { return HasBMI2; }
Michael Liaobe02a902012-11-08 07:28:54 +0000288 bool hasRTM() const { return HasRTM; }
Michael Liao0ca1a7f2013-03-26 22:46:02 +0000289 bool hasHLE() const { return HasHLE; }
Kay Tiong Khoo7b672ed2013-02-14 19:08:21 +0000290 bool hasADX() const { return HasADX; }
Ben Langmuir1f1bd9a2013-09-12 15:51:31 +0000291 bool hasSHA() const { return HasSHA; }
Michael Liao675eb3b2013-03-26 17:47:11 +0000292 bool hasPRFCHW() const { return HasPRFCHW; }
Michael Liaoc26392a2013-03-28 23:41:26 +0000293 bool hasRDSEED() const { return HasRDSEED; }
Evan Chengccb69762009-01-02 05:35:45 +0000294 bool isBTMemSlow() const { return IsBTMemSlow; }
Evan Cheng48c58bb2010-04-01 05:58:17 +0000295 bool isUnalignedMemAccessFast() const { return IsUAMemFast; }
David Greene95eb2ee2010-01-11 16:29:42 +0000296 bool hasVectorUAMem() const { return HasVectorUAMem; }
Eli Friedman43f51ae2011-08-26 21:21:21 +0000297 bool hasCmpxchg16b() const { return HasCmpxchg16b; }
Evan Chengde1df102012-02-07 22:50:41 +0000298 bool useLeaForSP() const { return UseLeaForSP; }
Preston Gurd2e2efd92012-09-04 18:22:17 +0000299 bool hasSlowDivide() const { return HasSlowDivide; }
Preston Gurdc7b902e2013-01-08 18:27:24 +0000300 bool padShortFunctions() const { return PadShortFunctions; }
Preston Gurd1edadea2013-03-27 19:14:02 +0000301 bool callRegIndirect() const { return CallRegIndirect; }
Preston Gurdd6ac8e92013-04-25 20:29:37 +0000302 bool LEAusesAG() const { return LEAUsesAG; }
Elena Demikhovskye3809ee2013-07-24 11:02:47 +0000303 bool hasCDI() const { return HasCDI; }
304 bool hasPFI() const { return HasPFI; }
305 bool hasERI() const { return HasERI; }
Evan Chengccb69762009-01-02 05:35:45 +0000306
Andrew Trick922d3142012-02-01 23:20:51 +0000307 bool isAtom() const { return X86ProcFamily == IntelAtom; }
308
Daniel Dunbar24cfd062011-04-19 21:01:47 +0000309 const Triple &getTargetTriple() const { return TargetTriple; }
310
Daniel Dunbar912225e2011-04-19 21:14:45 +0000311 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
312 bool isTargetFreeBSD() const {
313 return TargetTriple.getOS() == Triple::FreeBSD;
314 }
315 bool isTargetSolaris() const {
316 return TargetTriple.getOS() == Triple::Solaris;
317 }
Andrew Kaylor7bbd6e32012-10-02 18:38:34 +0000318 bool isTargetELF() const {
319 return (TargetTriple.getEnvironment() == Triple::ELF ||
320 TargetTriple.isOSBinFormatELF());
321 }
Cameron Esfahani441c5572013-08-29 20:23:14 +0000322 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
323 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000324 bool isTargetNaCl32() const { return isTargetNaCl() && !is64Bit(); }
325 bool isTargetNaCl64() const { return isTargetNaCl() && is64Bit(); }
Eric Christopher62f35a22010-07-05 19:26:33 +0000326 bool isTargetWindows() const { return TargetTriple.getOS() == Triple::Win32; }
NAKAMURA Takumi6904f052011-02-17 12:24:17 +0000327 bool isTargetMingw() const { return TargetTriple.getOS() == Triple::MinGW32; }
Eric Christopher62f35a22010-07-05 19:26:33 +0000328 bool isTargetCygwin() const { return TargetTriple.getOS() == Triple::Cygwin; }
Chandler Carruth69f44692012-02-05 08:26:40 +0000329 bool isTargetCygMing() const { return TargetTriple.isOSCygMing(); }
Andrew Kaylor7bbd6e32012-10-02 18:38:34 +0000330 bool isTargetCOFF() const {
331 return (TargetTriple.getEnvironment() != Triple::ELF &&
332 TargetTriple.isOSBinFormatCOFF());
333 }
Chandler Carruth69f44692012-02-05 08:26:40 +0000334 bool isTargetEnvMacho() const { return TargetTriple.isEnvironmentMachO(); }
Mikhail Glushenkov5d96eb82010-02-28 22:54:30 +0000335
Yaron Kerenfaf14152013-10-23 23:37:01 +0000336 bool isOSWindows() const { return TargetTriple.isOSWindows(); }
337
Anton Korobeynikov1a979d92008-03-22 20:57:27 +0000338 bool isTargetWin64() const {
Chandler Carruth69f44692012-02-05 08:26:40 +0000339 return In64BitMode && TargetTriple.isOSWindows();
Evan Cheng2bffee22011-02-01 01:14:13 +0000340 }
341
Anton Korobeynikovace53f22010-09-02 23:03:46 +0000342 bool isTargetWin32() const {
NAKAMURA Takumi6a15b6a2013-08-28 03:04:02 +0000343 return !In64BitMode && (isTargetCygMing() || isTargetWindows());
Anton Korobeynikovace53f22010-09-02 23:03:46 +0000344 }
345
Duncan Sandsf9a67a82008-11-28 09:29:37 +0000346 bool isPICStyleSet() const { return PICStyle != PICStyles::None; }
347 bool isPICStyleGOT() const { return PICStyle == PICStyles::GOT; }
Duncan Sandsf9a67a82008-11-28 09:29:37 +0000348 bool isPICStyleRIPRel() const { return PICStyle == PICStyles::RIPRel; }
Chris Lattner3b67e9b2009-07-10 20:47:30 +0000349
Chris Lattnere2c92082009-07-10 21:00:45 +0000350 bool isPICStyleStubPIC() const {
Chris Lattner8097b652009-07-10 20:58:47 +0000351 return PICStyle == PICStyles::StubPIC;
352 }
353
Chris Lattnere2c92082009-07-10 21:00:45 +0000354 bool isPICStyleStubNoDynamic() const {
Chris Lattner8097b652009-07-10 20:58:47 +0000355 return PICStyle == PICStyles::StubDynamicNoPIC;
356 }
357 bool isPICStyleStubAny() const {
358 return PICStyle == PICStyles::StubDynamicNoPIC ||
Charles Davisac226bb2013-07-12 06:02:35 +0000359 PICStyle == PICStyles::StubPIC;
360 }
361
362 bool isCallingConvWin64(CallingConv::ID CC) const {
363 return (isTargetWin64() && CC != CallingConv::X86_64_SysV) ||
364 CC == CallingConv::X86_64_Win64;
365 }
Mikhail Glushenkov5d96eb82010-02-28 22:54:30 +0000366
Chris Lattnerd392bd92009-07-10 07:20:05 +0000367 /// ClassifyGlobalReference - Classify a global variable reference for the
368 /// current subtarget according to how we should reference it in a non-pcrel
369 /// context.
370 unsigned char ClassifyGlobalReference(const GlobalValue *GV,
371 const TargetMachine &TM)const;
Anton Korobeynikov15fccf12006-12-20 01:03:20 +0000372
Dan Gohman29cbade2009-11-20 23:18:13 +0000373 /// ClassifyBlockAddressReference - Classify a blockaddress reference for the
374 /// current subtarget according to how we should reference it in a non-pcrel
375 /// context.
376 unsigned char ClassifyBlockAddressReference() const;
377
Evan Chengd7f666a2009-05-20 04:53:57 +0000378 /// IsLegalToCallImmediateAddr - Return true if the subtarget allows calls
379 /// to immediate address.
380 bool IsLegalToCallImmediateAddr(const TargetMachine &TM) const;
381
Dan Gohman68d599d2008-04-01 20:38:36 +0000382 /// This function returns the name of a function which has an interface
383 /// like the non-standard bzero function, if such a function exists on
384 /// the current subtarget and it is considered prefereable over
385 /// memset with zero passed as the second argument. Otherwise it
386 /// returns null.
Bill Wendling6e087382008-09-30 22:05:33 +0000387 const char *getBZeroEntry() const;
Andrew Trick6a7770b2013-10-15 23:33:07 +0000388
Evan Cheng8688a582013-01-29 02:32:37 +0000389 /// This function returns true if the target has sincos() routine in its
390 /// compiler runtime or math libraries.
391 bool hasSinCos() const;
Dan Gohman8749b612008-12-16 03:35:01 +0000392
Andrew Trick6a7770b2013-10-15 23:33:07 +0000393 /// Enable the MachineScheduler pass for all X86 subtargets.
394 bool enableMachineScheduler() const LLVM_OVERRIDE { return true; }
395
Andrew Trick922d3142012-02-01 23:20:51 +0000396 /// enablePostRAScheduler - run for Atom optimization.
397 bool enablePostRAScheduler(CodeGenOpt::Level OptLevel,
398 TargetSubtargetInfo::AntiDepBreakMode& Mode,
399 RegClassVector& CriticalPathRCs) const;
400
Preston Gurd6a8c7bf2012-04-23 21:39:35 +0000401 bool postRAScheduler() const { return PostRAScheduler; }
402
Andrew Trick922d3142012-02-01 23:20:51 +0000403 /// getInstrItins = Return the instruction itineraries based on the
404 /// subtarget selection.
405 const InstrItineraryData &getInstrItineraryData() const { return InstrItins; }
Evan Chengd0da6ff2009-09-03 04:37:05 +0000406};
Evan Cheng751c0e12006-10-16 21:00:37 +0000407
Nate Begemanfb5792f2005-07-12 01:41:54 +0000408} // End llvm namespace
409
410#endif