blob: cf8139557d639f7222b4b20ac3710b7b11a3bf6e [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "PPC.h"
21#include "PPCSubtarget.h"
22
23namespace llvm {
24 namespace PPCISD {
25 enum NodeType {
26 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohman868636e2008-09-23 18:42:32 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028
29 /// FSEL - Traditional three-operand fsel node.
30 ///
31 FSEL,
32
33 /// FCFID - The FCFID instruction, taking an f64 operand and producing
34 /// and f64 value containing the FP representation of the integer that
35 /// was temporarily in the f64 operand.
36 FCFID,
37
38 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
39 /// operand, producing an f64 value containing the integer representation
40 /// of that FP value.
41 FCTIDZ, FCTIWZ,
42
43 /// STFIWX - The STFIWX instruction. The first operand is an input token
Dan Gohman4e3bb1b2009-09-25 20:36:54 +000044 /// chain, then an f64 value to store, then an address to store it to.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045 STFIWX,
46
47 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
48 // three v4f32 operands and producing a v4f32 result.
49 VMADDFP, VNMSUBFP,
50
51 /// VPERM - The PPC VPERM Instruction.
52 ///
53 VPERM,
54
55 /// Hi/Lo - These represent the high and low 16-bit parts of a global
56 /// address respectively. These nodes have two operands, the first of
57 /// which must be a TargetGlobalAddress, and the second of which must be a
58 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
59 /// though these are usually folded into other nodes.
60 Hi, Lo,
61
Tilmann Scheller72cf2812009-08-15 11:54:46 +000062 TOC_ENTRY,
63
Tilmann Schellerfc3e8eb2009-12-18 13:00:15 +000064 /// The following three target-specific nodes are used for calls through
65 /// function pointers in the 64-bit SVR4 ABI.
66
67 /// Restore the TOC from the TOC save area of the current stack frame.
68 /// This is basically a hard coded load instruction which additionally
69 /// takes/produces a flag.
70 TOC_RESTORE,
71
72 /// Like a regular LOAD but additionally taking/producing a flag.
73 LOAD,
74
75 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
76 /// a hard coded load instruction.
77 LOAD_TOC,
78
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
80 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
81 /// compute an allocation on the stack.
82 DYNALLOC,
83
84 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
85 /// at function entry, used for PIC code.
86 GlobalBaseReg,
87
88 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
89 /// shift amounts. These nodes are generated by the multi-precision shift
90 /// code.
91 SRL, SRA, SHL,
92
93 /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit"
94 /// registers.
95 EXTSW_32,
96
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 /// CALL - A direct function call.
Tilmann Scheller386330d2009-07-03 06:47:08 +000098 CALL_Darwin, CALL_SVR4,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099
Tilmann Scheller72cf2812009-08-15 11:54:46 +0000100 /// NOP - Special NOP which follows 64-bit SVR4 calls.
101 NOP,
102
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
104 /// MTCTR instruction.
105 MTCTR,
106
107 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
108 /// BCTRL instruction.
Tilmann Scheller386330d2009-07-03 06:47:08 +0000109 BCTRL_Darwin, BCTRL_SVR4,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110
111 /// Return with a flag operand, matched by 'blr'
112 RET_FLAG,
113
114 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCR/MFOCRF instructions.
115 /// This copies the bits corresponding to the specified CRREG into the
116 /// resultant GPR. Bits corresponding to other CR regs are undefined.
117 MFCR,
118
119 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
120 /// instructions. For lack of better number, we use the opcode number
121 /// encoding for the OPC field to identify the compare. For example, 838
122 /// is VCMPGTSH.
123 VCMP,
124
125 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
126 /// altivec VCMP*o instructions. For lack of better number, we use the
127 /// opcode number encoding for the OPC field to identify the compare. For
128 /// example, 838 is VCMPGTSH.
129 VCMPo,
130
131 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
132 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
133 /// condition register to branch on, OPC is the branch opcode to use (e.g.
134 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
135 /// an optional input flag argument.
136 COND_BRANCH,
137
Dale Johannesen3d8578b2007-10-10 01:01:31 +0000138 // The following 5 instructions are used only as part of the
139 // long double-to-int conversion sequence.
140
141 /// OUTFLAG = MFFS F8RC - This moves the FPSCR (not modelled) into the
142 /// register.
143 MFFS,
144
145 /// OUTFLAG = MTFSB0 INFLAG - This clears a bit in the FPSCR.
146 MTFSB0,
147
148 /// OUTFLAG = MTFSB1 INFLAG - This sets a bit in the FPSCR.
149 MTFSB1,
150
151 /// F8RC, OUTFLAG = FADDRTZ F8RC, F8RC, INFLAG - This is an FADD done with
152 /// rounding towards zero. It has flags added so it won't move past the
153 /// FPSCR-setting instructions.
154 FADDRTZ,
155
156 /// MTFSF = F8RC, INFLAG - This moves the register into the FPSCR.
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000157 MTFSF,
158
Evan Cheng0589b512008-04-19 02:30:38 +0000159 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000160 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng0589b512008-04-19 02:30:38 +0000161 LARX,
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000162
Evan Cheng0589b512008-04-19 02:30:38 +0000163 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
164 /// indexed. This is used to implement atomic operations.
165 STCX,
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000166
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000167 /// TC_RETURN - A tail call return.
168 /// operand #0 chain
169 /// operand #1 callee (register or absolute)
170 /// operand #2 stack adjustment
171 /// operand #3 optional in flag
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000172 TC_RETURN,
173
174 /// STD_32 - This is the STD instruction for use with "32-bit" registers.
175 STD_32 = ISD::FIRST_TARGET_MEMORY_OPCODE,
176
177 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
178 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
179 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
180 /// i32.
181 STBRX,
182
183 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
184 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
185 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
186 /// or i32.
187 LBRX
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 };
189 }
190
191 /// Define some predicates that are used for node matching.
192 namespace PPC {
193 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
194 /// VPKUHUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000195 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196
197 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
198 /// VPKUWUM instruction.
Nate Begeman543d2142009-04-27 18:41:29 +0000199 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200
201 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
202 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000203 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
204 bool isUnary);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000205
206 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
207 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman543d2142009-04-27 18:41:29 +0000208 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
209 bool isUnary);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210
211 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
212 /// amount, otherwise return -1.
213 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
214
215 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
216 /// specifies a splat of a single element that is suitable for input to
217 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman543d2142009-04-27 18:41:29 +0000218 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219
Evan Chengc5912e32007-07-30 07:51:22 +0000220 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
221 /// are -0.0.
222 bool isAllNegativeZeroVector(SDNode *N);
223
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
225 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
226 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
227
228 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
229 /// formed by using a vspltis[bhw] instruction of the specified element
230 /// size, return the constant being splatted. The ByteSize field indicates
231 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman8181bd12008-07-27 21:46:04 +0000232 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 }
234
235 class PPCTargetLowering : public TargetLowering {
236 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
237 int VarArgsStackOffset; // StackOffset for start of stack
238 // arguments.
239 unsigned VarArgsNumGPR; // Index of the first unused integer
240 // register for parameter passing.
241 unsigned VarArgsNumFPR; // Index of the first unused double
242 // register for parameter passing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 const PPCSubtarget &PPCSubTarget;
244 public:
Dan Gohman3a78bbf2007-08-02 21:21:54 +0000245 explicit PPCTargetLowering(PPCTargetMachine &TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246
247 /// getTargetNodeName() - This method returns the name of a target specific
248 /// DAG node.
249 virtual const char *getTargetNodeName(unsigned Opcode) const;
250
Scott Michel502151f2008-03-10 15:42:14 +0000251 /// getSetCCResultType - Return the ISD::SETCC ValueType
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000252 virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
Scott Michel502151f2008-03-10 15:42:14 +0000253
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000254 /// getPreIndexedAddressParts - returns true by value, base pointer and
255 /// offset pointer and addressing mode by reference if the node's address
256 /// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +0000257 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
258 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259 ISD::MemIndexedMode &AM,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000260 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261
262 /// SelectAddressRegReg - Given the specified addressed, check to see if it
263 /// can be represented as an indexed [r+r] operation. Returns false if it
264 /// can be more efficiently represented with [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000265 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000266 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267
268 /// SelectAddressRegImm - Returns true if the address N can be represented
269 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
270 /// is not better represented as reg+reg.
Dan Gohman8181bd12008-07-27 21:46:04 +0000271 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000272 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
274 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
275 /// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000276 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000277 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
279 /// SelectAddressRegImmShift - Returns true if the address N can be
280 /// represented by a base register plus a signed 14-bit displacement
281 /// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000282 bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohmanb9e10262009-01-15 16:29:45 +0000283 SelectionDAG &DAG) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284
285
286 /// LowerOperation - Provide custom lowering hooks for some operations.
287 ///
Dan Gohman8181bd12008-07-27 21:46:04 +0000288 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Chris Lattner28771092007-11-28 18:44:47 +0000289
Duncan Sands7d9834b2008-12-01 11:39:25 +0000290 /// ReplaceNodeResults - Replace the results of node with an illegal result
291 /// type with new values built out of custom code.
292 ///
293 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
294 SelectionDAG &DAG);
295
Dan Gohman8181bd12008-07-27 21:46:04 +0000296 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
Dan Gohman8181bd12008-07-27 21:46:04 +0000298 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +0000299 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +0000300 APInt &KnownZero,
301 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 const SelectionDAG &DAG,
303 unsigned Depth = 0) const;
304
Evan Chenge637db12008-01-30 18:18:23 +0000305 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengd7dc9832009-09-18 21:02:19 +0000306 MachineBasicBlock *MBB,
307 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Dale Johannesene91a2d62008-08-25 22:34:37 +0000308 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
309 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman96d60922009-02-07 16:15:20 +0000310 unsigned BinOpcode) const;
Dale Johannesen97ed14a2008-08-28 17:53:09 +0000311 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
312 MachineBasicBlock *MBB,
Dan Gohman96d60922009-02-07 16:15:20 +0000313 bool is8bit, unsigned Opcode) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
315 ConstraintType getConstraintType(const std::string &Constraint) const;
316 std::pair<unsigned, const TargetRegisterClass*>
317 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +0000318 EVT VT) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319
Dale Johannesen88945f82008-02-28 22:31:51 +0000320 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
321 /// function arguments in the caller parameter area. This is the actual
322 /// alignment, not its logarithm.
323 unsigned getByValTypeAlignment(const Type *Ty) const;
324
Chris Lattnera531abc2007-08-25 00:47:38 +0000325 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Cheng7f250d62008-09-24 00:05:32 +0000326 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
327 /// true it means one of the asm constraint of the inline asm instruction
328 /// being processed is 'm'.
Dan Gohman8181bd12008-07-27 21:46:04 +0000329 virtual void LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +0000330 char ConstraintLetter,
Evan Cheng7f250d62008-09-24 00:05:32 +0000331 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +0000332 std::vector<SDValue> &Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +0000333 SelectionDAG &DAG) const;
Chris Lattnera531abc2007-08-25 00:47:38 +0000334
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 /// isLegalAddressingMode - Return true if the addressing mode represented
336 /// by AM is legal for this target, for a load/store of the specified type.
337 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
338
339 /// isLegalAddressImmediate - Return true if the integer value can be used
340 /// as the offset of the target addressing mode for load / store of the
341 /// given type.
342 virtual bool isLegalAddressImmediate(int64_t V, const Type *Ty) const;
343
344 /// isLegalAddressImmediate - Return true if the GlobalValue can be used as
345 /// the offset of the target addressing mode.
346 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
347
Dan Gohman9178de12009-08-05 01:29:28 +0000348 virtual bool
349 IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000350 CallingConv::ID CalleeCC,
Dan Gohman9178de12009-08-05 01:29:28 +0000351 bool isVarArg,
352 const SmallVectorImpl<ISD::InputArg> &Ins,
353 SelectionDAG& DAG) const;
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000354
Dan Gohman4a369df2008-10-21 03:41:46 +0000355 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +0000356
Owen Andersonac9de032009-08-10 22:56:29 +0000357 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned Align,
Tilmann Scheller1dd42ff2009-07-03 06:45:56 +0000358 bool isSrcConst, bool isSrcStr,
359 SelectionDAG &DAG) const;
Dan Gohman4a369df2008-10-21 03:41:46 +0000360
Bill Wendling045f2632009-07-01 18:50:55 +0000361 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000362 virtual unsigned getFunctionAlignment(const Function *F) const;
363
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000364 private:
Dan Gohman8181bd12008-07-27 21:46:04 +0000365 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
366 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000367
Dan Gohman8181bd12008-07-27 21:46:04 +0000368 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesenea996922009-02-04 20:06:27 +0000369 int SPDiff,
370 SDValue Chain,
371 SDValue &LROpOut,
372 SDValue &FPOpOut,
Tilmann Scheller386330d2009-07-03 06:47:08 +0000373 bool isDarwinABI,
Dale Johannesenea996922009-02-04 20:06:27 +0000374 DebugLoc dl);
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000375
Dan Gohman8181bd12008-07-27 21:46:04 +0000376 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
377 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
378 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Bob Wilsone8cbca92009-11-04 21:31:18 +0000379 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000380 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
381 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
382 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
383 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
Bill Wendling2c394b62008-09-17 00:30:57 +0000384 SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000385 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8be83a72008-03-04 23:17:14 +0000386 int VarArgsFrameIndex, int VarArgsStackOffset,
387 unsigned VarArgsNumGPR, unsigned VarArgsNumFPR,
388 const PPCSubtarget &Subtarget);
Dan Gohman8181bd12008-07-27 21:46:04 +0000389 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG, int VarArgsFrameIndex,
Dale Johannesen8be83a72008-03-04 23:17:14 +0000390 int VarArgsStackOffset, unsigned VarArgsNumGPR,
391 unsigned VarArgsNumFPR, const PPCSubtarget &Subtarget);
Dan Gohman8181bd12008-07-27 21:46:04 +0000392 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8be83a72008-03-04 23:17:14 +0000393 const PPCSubtarget &Subtarget);
Dan Gohman8181bd12008-07-27 21:46:04 +0000394 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8be83a72008-03-04 23:17:14 +0000395 const PPCSubtarget &Subtarget);
Dan Gohman8181bd12008-07-27 21:46:04 +0000396 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG);
Dale Johannesend87cf082009-06-04 20:53:52 +0000397 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, DebugLoc dl);
Dan Gohman8181bd12008-07-27 21:46:04 +0000398 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
Dan Gohman8181bd12008-07-27 21:46:04 +0000399 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
400 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG);
401 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG);
402 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG);
403 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
404 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
405 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
406 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
407 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG);
Dan Gohman9178de12009-08-05 01:29:28 +0000408
409 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000410 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000411 const SmallVectorImpl<ISD::InputArg> &Ins,
412 DebugLoc dl, SelectionDAG &DAG,
413 SmallVectorImpl<SDValue> &InVals);
Sandeep Patel5838baa2009-09-02 08:44:58 +0000414 SDValue FinishCall(CallingConv::ID CallConv, DebugLoc dl, bool isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000415 bool isVarArg,
416 SelectionDAG &DAG,
417 SmallVector<std::pair<unsigned, SDValue>, 8>
418 &RegsToPass,
419 SDValue InFlag, SDValue Chain,
420 SDValue &Callee,
421 int SPDiff, unsigned NumBytes,
422 const SmallVectorImpl<ISD::InputArg> &Ins,
423 SmallVectorImpl<SDValue> &InVals);
424
425 virtual SDValue
426 LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000427 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000428 const SmallVectorImpl<ISD::InputArg> &Ins,
429 DebugLoc dl, SelectionDAG &DAG,
430 SmallVectorImpl<SDValue> &InVals);
431
432 virtual SDValue
433 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000434 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000435 const SmallVectorImpl<ISD::OutputArg> &Outs,
436 const SmallVectorImpl<ISD::InputArg> &Ins,
437 DebugLoc dl, SelectionDAG &DAG,
438 SmallVectorImpl<SDValue> &InVals);
439
440 virtual SDValue
441 LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000442 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000443 const SmallVectorImpl<ISD::OutputArg> &Outs,
444 DebugLoc dl, SelectionDAG &DAG);
445
446 SDValue
447 LowerFormalArguments_Darwin(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000448 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000449 const SmallVectorImpl<ISD::InputArg> &Ins,
450 DebugLoc dl, SelectionDAG &DAG,
451 SmallVectorImpl<SDValue> &InVals);
452 SDValue
453 LowerFormalArguments_SVR4(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000454 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +0000455 const SmallVectorImpl<ISD::InputArg> &Ins,
456 DebugLoc dl, SelectionDAG &DAG,
457 SmallVectorImpl<SDValue> &InVals);
458
459 SDValue
460 LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000461 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000462 const SmallVectorImpl<ISD::OutputArg> &Outs,
463 const SmallVectorImpl<ISD::InputArg> &Ins,
464 DebugLoc dl, SelectionDAG &DAG,
465 SmallVectorImpl<SDValue> &InVals);
466 SDValue
467 LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +0000468 CallingConv::ID CallConv, bool isVarArg, bool isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +0000469 const SmallVectorImpl<ISD::OutputArg> &Outs,
470 const SmallVectorImpl<ISD::InputArg> &Ins,
471 DebugLoc dl, SelectionDAG &DAG,
472 SmallVectorImpl<SDValue> &InVals);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 };
474}
475
476#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H