Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 instruction set, defining the instructions, and |
| 11 | // properties of the instructions which are needed for code generation, machine |
| 12 | // code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | // X86 specific DAG Nodes. |
| 18 | // |
| 19 | |
| 20 | def SDTIntShiftDOp: SDTypeProfile<1, 3, |
| 21 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 22 | SDTCisInt<0>, SDTCisInt<3>]>; |
| 23 | |
| 24 | def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 25 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 26 | def SDTX86Cmov : SDTypeProfile<1, 4, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 28 | SDTCisVT<3, i8>, SDTCisVT<4, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 29 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 30 | def SDTUnaryArithOvf : SDTypeProfile<1, 1, |
| 31 | [SDTCisInt<0>]>; |
| 32 | def SDTBinaryArithOvf : SDTypeProfile<1, 2, |
| 33 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 34 | SDTCisInt<0>]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 35 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 36 | def SDTX86BrCond : SDTypeProfile<0, 3, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 37 | [SDTCisVT<0, OtherVT>, |
| 38 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 39 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 40 | def SDTX86SetCC : SDTypeProfile<1, 2, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 41 | [SDTCisVT<0, i8>, |
| 42 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 43 | |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 44 | def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>, |
| 45 | SDTCisVT<2, i8>]>; |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 46 | def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 47 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 48 | def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>, |
| 49 | SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 50 | def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 51 | |
Bill Wendling | 7173da5 | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 52 | def SDT_X86CallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 53 | def SDT_X86CallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, |
| 54 | SDTCisVT<1, i32> ]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 55 | |
Dan Gohman | 3329ffe | 2008-05-29 19:57:41 +0000 | [diff] [blame] | 56 | def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 57 | |
| 58 | def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>; |
| 59 | |
| 60 | def SDTX86RdTsc : SDTypeProfile<0, 0, []>; |
| 61 | |
| 62 | def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>; |
| 63 | |
| 64 | def SDT_X86TLSADDR : SDTypeProfile<1, 1, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
| 65 | |
| 66 | def SDT_X86TLSTP : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
| 67 | |
| 68 | def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 69 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 70 | def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>; |
| 71 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 72 | def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>; |
| 73 | def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 74 | def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>; |
| 75 | def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>; |
| 76 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 77 | def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 78 | |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 79 | def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>; |
| 80 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 81 | def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 82 | def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 83 | [SDNPHasChain]>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 84 | def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 85 | |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 86 | def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas, |
| 87 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
| 88 | SDNPMayLoad]>; |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 89 | def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8, |
| 90 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
| 91 | SDNPMayLoad]>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 92 | def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary, |
| 93 | [SDNPHasChain, SDNPMayStore, |
| 94 | SDNPMayLoad, SDNPMemOperand]>; |
| 95 | def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary, |
| 96 | [SDNPHasChain, SDNPMayStore, |
| 97 | SDNPMayLoad, SDNPMemOperand]>; |
| 98 | def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary, |
| 99 | [SDNPHasChain, SDNPMayStore, |
| 100 | SDNPMayLoad, SDNPMemOperand]>; |
| 101 | def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary, |
| 102 | [SDNPHasChain, SDNPMayStore, |
| 103 | SDNPMayLoad, SDNPMemOperand]>; |
| 104 | def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary, |
| 105 | [SDNPHasChain, SDNPMayStore, |
| 106 | SDNPMayLoad, SDNPMemOperand]>; |
| 107 | def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary, |
| 108 | [SDNPHasChain, SDNPMayStore, |
| 109 | SDNPMayLoad, SDNPMemOperand]>; |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 110 | def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary, |
| 111 | [SDNPHasChain, SDNPMayStore, |
| 112 | SDNPMayLoad, SDNPMemOperand]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 113 | def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret, |
| 114 | [SDNPHasChain, SDNPOptInFlag]>; |
| 115 | |
| 116 | def X86callseq_start : |
| 117 | SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart, |
| 118 | [SDNPHasChain, SDNPOutFlag]>; |
| 119 | def X86callseq_end : |
| 120 | SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd, |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 121 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 122 | |
| 123 | def X86call : SDNode<"X86ISD::CALL", SDT_X86Call, |
| 124 | [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>; |
| 125 | |
| 126 | def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call, |
| 127 | [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>; |
| 128 | |
| 129 | def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr, |
Chris Lattner | ca4e0fe | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 130 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 131 | def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr, |
Chris Lattner | ca4e0fe | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 132 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore, |
| 133 | SDNPMayLoad]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 134 | |
| 135 | def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc, |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 136 | [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 137 | |
| 138 | def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>; |
| 139 | def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>; |
| 140 | |
| 141 | def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR, |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 142 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 143 | def X86TLStp : SDNode<"X86ISD::THREAD_POINTER", SDT_X86TLSTP, []>; |
| 144 | |
| 145 | def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET, |
| 146 | [SDNPHasChain]>; |
| 147 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 148 | def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET, |
| 149 | [SDNPHasChain, SDNPOptInFlag]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 150 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 151 | def X86add_ovf : SDNode<"X86ISD::ADD", SDTBinaryArithOvf>; |
| 152 | def X86sub_ovf : SDNode<"X86ISD::SUB", SDTBinaryArithOvf>; |
| 153 | def X86smul_ovf : SDNode<"X86ISD::SMUL", SDTBinaryArithOvf>; |
| 154 | def X86umul_ovf : SDNode<"X86ISD::UMUL", SDTUnaryArithOvf>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 155 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 156 | //===----------------------------------------------------------------------===// |
| 157 | // X86 Operand Definitions. |
| 158 | // |
| 159 | |
| 160 | // *mem - Operand definitions for the funky X86 addressing mode operands. |
| 161 | // |
| 162 | class X86MemOperand<string printMethod> : Operand<iPTR> { |
| 163 | let PrintMethod = printMethod; |
| 164 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm); |
| 165 | } |
| 166 | |
| 167 | def i8mem : X86MemOperand<"printi8mem">; |
| 168 | def i16mem : X86MemOperand<"printi16mem">; |
| 169 | def i32mem : X86MemOperand<"printi32mem">; |
| 170 | def i64mem : X86MemOperand<"printi64mem">; |
| 171 | def i128mem : X86MemOperand<"printi128mem">; |
| 172 | def f32mem : X86MemOperand<"printf32mem">; |
| 173 | def f64mem : X86MemOperand<"printf64mem">; |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 174 | def f80mem : X86MemOperand<"printf80mem">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 175 | def f128mem : X86MemOperand<"printf128mem">; |
| 176 | |
| 177 | def lea32mem : Operand<i32> { |
| 178 | let PrintMethod = "printi32mem"; |
| 179 | let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm); |
| 180 | } |
| 181 | |
| 182 | def SSECC : Operand<i8> { |
| 183 | let PrintMethod = "printSSECC"; |
| 184 | } |
| 185 | |
| 186 | def piclabel: Operand<i32> { |
| 187 | let PrintMethod = "printPICLabel"; |
| 188 | } |
| 189 | |
| 190 | // A couple of more descriptive operand definitions. |
| 191 | // 16-bits but only 8 bits are significant. |
| 192 | def i16i8imm : Operand<i16>; |
| 193 | // 32-bits but only 8 bits are significant. |
| 194 | def i32i8imm : Operand<i32>; |
| 195 | |
| 196 | // Branch targets have OtherVT type. |
| 197 | def brtarget : Operand<OtherVT>; |
| 198 | |
| 199 | //===----------------------------------------------------------------------===// |
| 200 | // X86 Complex Pattern Definitions. |
| 201 | // |
| 202 | |
| 203 | // Define X86 specific addressing mode. |
| 204 | def addr : ComplexPattern<iPTR, 4, "SelectAddr", [], []>; |
| 205 | def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr", |
| 206 | [add, mul, shl, or, frameindex], []>; |
| 207 | |
| 208 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 209 | // X86 Instruction Predicate Definitions. |
| 210 | def HasMMX : Predicate<"Subtarget->hasMMX()">; |
| 211 | def HasSSE1 : Predicate<"Subtarget->hasSSE1()">; |
| 212 | def HasSSE2 : Predicate<"Subtarget->hasSSE2()">; |
| 213 | def HasSSE3 : Predicate<"Subtarget->hasSSE3()">; |
| 214 | def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">; |
Nate Begeman | b297556 | 2008-02-03 07:18:54 +0000 | [diff] [blame] | 215 | def HasSSE41 : Predicate<"Subtarget->hasSSE41()">; |
| 216 | def HasSSE42 : Predicate<"Subtarget->hasSSE42()">; |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 217 | def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">; |
| 218 | def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 219 | def In32BitMode : Predicate<"!Subtarget->is64Bit()">; |
| 220 | def In64BitMode : Predicate<"Subtarget->is64Bit()">; |
| 221 | def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">; |
| 222 | def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">; |
| 223 | def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">; |
Evan Cheng | 13559d6 | 2008-09-26 23:41:32 +0000 | [diff] [blame] | 224 | def OptForSpeed : Predicate<"!OptForSize">; |
Evan Cheng | 95a77fd | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 225 | def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 226 | |
| 227 | //===----------------------------------------------------------------------===// |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 228 | // X86 Instruction Format Definitions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 229 | // |
| 230 | |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 231 | include "X86InstrFormats.td" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 232 | |
| 233 | //===----------------------------------------------------------------------===// |
| 234 | // Pattern fragments... |
| 235 | // |
| 236 | |
| 237 | // X86 specific condition code. These correspond to CondCode in |
| 238 | // X86InstrInfo.h. They must be kept in synch. |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 239 | def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE |
| 240 | def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC |
| 241 | def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C |
| 242 | def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA |
| 243 | def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z |
| 244 | def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE |
| 245 | def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL |
| 246 | def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE |
| 247 | def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG |
| 248 | def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 249 | def X86_COND_NO : PatLeaf<(i8 10)>; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 250 | def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 251 | def X86_COND_NS : PatLeaf<(i8 12)>; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 252 | def X86_COND_O : PatLeaf<(i8 13)>; |
| 253 | def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE |
| 254 | def X86_COND_S : PatLeaf<(i8 15)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 255 | |
| 256 | def i16immSExt8 : PatLeaf<(i16 imm), [{ |
| 257 | // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit |
| 258 | // sign extended field. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 259 | return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 260 | }]>; |
| 261 | |
| 262 | def i32immSExt8 : PatLeaf<(i32 imm), [{ |
| 263 | // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit |
| 264 | // sign extended field. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 265 | return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 266 | }]>; |
| 267 | |
| 268 | // Helper fragments for loads. |
Evan Cheng | b3e25ea | 2008-05-13 18:59:59 +0000 | [diff] [blame] | 269 | // It's always safe to treat a anyext i16 load as a i32 load if the i16 is |
| 270 | // known to be 32-bit aligned or better. Ditto for i8 to i16. |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 271 | def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{ |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 272 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 273 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 274 | if (ExtType == ISD::NON_EXTLOAD) |
| 275 | return true; |
| 276 | if (ExtType == ISD::EXTLOAD) |
| 277 | return LD->getAlignment() >= 2 && !LD->isVolatile(); |
Evan Cheng | 8b765e9 | 2008-05-13 00:54:02 +0000 | [diff] [blame] | 278 | return false; |
| 279 | }]>; |
| 280 | |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 281 | def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{ |
Evan Cheng | 56ec77b | 2008-09-24 23:27:55 +0000 | [diff] [blame] | 282 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Evan Cheng | 56ec77b | 2008-09-24 23:27:55 +0000 | [diff] [blame] | 283 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 284 | if (ExtType == ISD::EXTLOAD) |
| 285 | return LD->getAlignment() >= 2 && !LD->isVolatile(); |
| 286 | return false; |
| 287 | }]>; |
| 288 | |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 289 | def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{ |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 290 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Dan Gohman | 8335c41 | 2008-08-20 15:24:22 +0000 | [diff] [blame] | 291 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 292 | if (ExtType == ISD::NON_EXTLOAD) |
| 293 | return true; |
| 294 | if (ExtType == ISD::EXTLOAD) |
| 295 | return LD->getAlignment() >= 4 && !LD->isVolatile(); |
Evan Cheng | 8b765e9 | 2008-05-13 00:54:02 +0000 | [diff] [blame] | 296 | return false; |
| 297 | }]>; |
| 298 | |
Dan Gohman | 2a17412 | 2008-10-15 06:50:19 +0000 | [diff] [blame] | 299 | def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{ |
Evan Cheng | 1e5e545 | 2008-09-29 17:26:18 +0000 | [diff] [blame] | 300 | LoadSDNode *LD = cast<LoadSDNode>(N); |
| 301 | if (LD->isVolatile()) |
| 302 | return false; |
Evan Cheng | 1e5e545 | 2008-09-29 17:26:18 +0000 | [diff] [blame] | 303 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 304 | if (ExtType == ISD::NON_EXTLOAD) |
| 305 | return true; |
| 306 | if (ExtType == ISD::EXTLOAD) |
| 307 | return LD->getAlignment() >= 4; |
| 308 | return false; |
| 309 | }]>; |
| 310 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 311 | def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr))>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 312 | def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr))>; |
| 313 | |
| 314 | def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr))>; |
| 315 | def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr))>; |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 316 | def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr))>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 317 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 318 | def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>; |
| 319 | def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>; |
| 320 | def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>; |
| 321 | |
| 322 | def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>; |
| 323 | def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>; |
| 324 | def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>; |
| 325 | def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>; |
| 326 | def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>; |
| 327 | def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>; |
| 328 | |
| 329 | def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>; |
| 330 | def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>; |
| 331 | def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>; |
| 332 | def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>; |
| 333 | def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>; |
| 334 | def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>; |
| 335 | |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 336 | |
| 337 | // An 'and' node with a single use. |
| 338 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
Evan Cheng | 9123cfa | 2008-03-04 00:40:35 +0000 | [diff] [blame] | 339 | return N->hasOneUse(); |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 340 | }]>; |
| 341 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 342 | // 'shld' and 'shrd' instruction patterns. Note that even though these have |
| 343 | // the srl and shl in their patterns, the C++ code must still check for them, |
| 344 | // because predicates are tested before children nodes are explored. |
| 345 | |
| 346 | def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2), |
| 347 | (or (srl node:$src1, node:$amt1), |
| 348 | (shl node:$src2, node:$amt2)), [{ |
| 349 | assert(N->getOpcode() == ISD::OR); |
| 350 | return N->getOperand(0).getOpcode() == ISD::SRL && |
| 351 | N->getOperand(1).getOpcode() == ISD::SHL && |
| 352 | isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) && |
| 353 | isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) && |
| 354 | N->getOperand(0).getConstantOperandVal(1) == |
| 355 | N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1); |
| 356 | }]>; |
| 357 | |
| 358 | def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2), |
| 359 | (or (shl node:$src1, node:$amt1), |
| 360 | (srl node:$src2, node:$amt2)), [{ |
| 361 | assert(N->getOpcode() == ISD::OR); |
| 362 | return N->getOperand(0).getOpcode() == ISD::SHL && |
| 363 | N->getOperand(1).getOpcode() == ISD::SRL && |
| 364 | isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) && |
| 365 | isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) && |
| 366 | N->getOperand(0).getConstantOperandVal(1) == |
| 367 | N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1); |
| 368 | }]>; |
| 369 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 370 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 371 | // Instruction list... |
| 372 | // |
| 373 | |
| 374 | // ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into |
| 375 | // a stack adjustment and the codegen must know that they may modify the stack |
| 376 | // pointer before prolog-epilog rewriting occurs. |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 377 | // Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become |
| 378 | // sub / add which can clobber EFLAGS. |
Evan Cheng | 037364a | 2007-09-28 01:19:48 +0000 | [diff] [blame] | 379 | let Defs = [ESP, EFLAGS], Uses = [ESP] in { |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 380 | def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt), |
| 381 | "#ADJCALLSTACKDOWN", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 382 | [(X86callseq_start timm:$amt)]>, |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 383 | Requires<[In32BitMode]>; |
| 384 | def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 385 | "#ADJCALLSTACKUP", |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 386 | [(X86callseq_end timm:$amt1, timm:$amt2)]>, |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 387 | Requires<[In32BitMode]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 388 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 389 | |
| 390 | // Nop |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 391 | let neverHasSideEffects = 1 in |
| 392 | def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 393 | |
Evan Cheng | 0729ccf | 2008-01-05 00:41:47 +0000 | [diff] [blame] | 394 | // PIC base |
Dan Gohman | 9499cfe | 2008-10-01 04:14:30 +0000 | [diff] [blame] | 395 | let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 396 | def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label), |
| 397 | "call\t$label\n\tpop{l}\t$reg", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 398 | |
| 399 | //===----------------------------------------------------------------------===// |
| 400 | // Control Flow Instructions... |
| 401 | // |
| 402 | |
| 403 | // Return instructions. |
| 404 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 405 | hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in { |
Dan Gohman | 2c4be2a | 2008-05-31 02:11:25 +0000 | [diff] [blame] | 406 | def RET : I <0xC3, RawFrm, (outs), (ins variable_ops), |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 407 | "ret", |
Dan Gohman | 2c4be2a | 2008-05-31 02:11:25 +0000 | [diff] [blame] | 408 | [(X86retflag 0)]>; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 409 | def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops), |
| 410 | "ret\t$amt", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 411 | [(X86retflag imm:$amt)]>; |
| 412 | } |
| 413 | |
| 414 | // All branches are RawFrm, Void, Branch, and Terminators |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 415 | let isBranch = 1, isTerminator = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 416 | class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> : |
| 417 | I<opcode, RawFrm, (outs), ins, asm, pattern>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 418 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 419 | let isBranch = 1, isBarrier = 1 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 420 | def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 421 | |
Owen Anderson | f805308 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 422 | // Indirect branches |
| 423 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 424 | def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 425 | [(brind GR32:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 426 | def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 427 | [(brind (loadi32 addr:$dst))]>; |
| 428 | } |
| 429 | |
| 430 | // Conditional branches |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 431 | let Uses = [EFLAGS] in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 432 | def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 433 | [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 434 | def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 435 | [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 436 | def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 437 | [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 438 | def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 439 | [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 440 | def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 441 | [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 442 | def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 443 | [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 444 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 445 | def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 446 | [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 447 | def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 448 | [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 449 | def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 450 | [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 451 | def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 452 | [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 453 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 454 | def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 455 | [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 456 | def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 457 | [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 458 | def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 459 | [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 460 | def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 461 | [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 462 | def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 463 | [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 464 | def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 465 | [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 466 | } // Uses = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 467 | |
| 468 | //===----------------------------------------------------------------------===// |
| 469 | // Call Instructions... |
| 470 | // |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 471 | let isCall = 1 in |
Dan Gohman | 01c9f77 | 2008-10-01 18:28:06 +0000 | [diff] [blame] | 472 | // All calls clobber the non-callee saved registers. ESP is marked as |
| 473 | // a use to prevent stack-pointer assignments that appear immediately |
| 474 | // before calls from potentially appearing dead. Uses for argument |
| 475 | // registers are added manually. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 476 | let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, |
| 477 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
Evan Cheng | 2293b25 | 2008-10-17 21:02:22 +0000 | [diff] [blame] | 478 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, |
| 479 | XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS], |
Dan Gohman | 9499cfe | 2008-10-01 04:14:30 +0000 | [diff] [blame] | 480 | Uses = [ESP] in { |
Evan Cheng | 34f9371 | 2007-12-22 02:26:46 +0000 | [diff] [blame] | 481 | def CALLpcrel32 : Ii32<0xE8, RawFrm, (outs), (ins i32imm:$dst,variable_ops), |
| 482 | "call\t${dst:call}", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 483 | def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 484 | "call\t{*}$dst", [(X86call GR32:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 485 | def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops), |
Dan Gohman | ea4faba | 2008-05-29 21:50:34 +0000 | [diff] [blame] | 486 | "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 487 | } |
| 488 | |
| 489 | // Tail call stuff. |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 490 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 491 | def TAILCALL : I<0, Pseudo, (outs), (ins), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 492 | "#TAILCALL", |
| 493 | []>; |
| 494 | |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 495 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | 6fd37ac | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 496 | def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 497 | "#TC_RETURN $dst $offset", |
| 498 | []>; |
| 499 | |
| 500 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | 6fd37ac | 2008-03-19 16:39:45 +0000 | [diff] [blame] | 501 | def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 502 | "#TC_RETURN $dst $offset", |
| 503 | []>; |
| 504 | |
| 505 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 506 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 507 | def TAILJMPd : IBr<0xE9, (ins i32imm:$dst), "jmp\t${dst:call} # TAILCALL", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 508 | []>; |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 509 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 510 | def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL", |
| 511 | []>; |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 512 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 513 | def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 514 | "jmp\t{*}$dst # TAILCALL", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 515 | |
| 516 | //===----------------------------------------------------------------------===// |
| 517 | // Miscellaneous Instructions... |
| 518 | // |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 519 | let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 520 | def LEAVE : I<0xC9, RawFrm, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 521 | (outs), (ins), "leave", []>; |
| 522 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 523 | let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in { |
| 524 | let mayLoad = 1 in |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 525 | def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 526 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 527 | let mayStore = 1 in |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 528 | def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 529 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 530 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 531 | let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 532 | def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 533 | let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 534 | def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>; |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 535 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 536 | let isTwoAddress = 1 in // GR32 = bswap GR32 |
| 537 | def BSWAP32r : I<0xC8, AddRegFrm, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 538 | (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 539 | "bswap{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 540 | [(set GR32:$dst, (bswap GR32:$src))]>, TB; |
| 541 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 542 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 543 | // Bit scan instructions. |
| 544 | let Defs = [EFLAGS] in { |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 545 | def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 546 | "bsf{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 547 | [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 548 | def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 549 | "bsf{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 550 | [(set GR16:$dst, (X86bsf (loadi16 addr:$src))), |
| 551 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 552 | def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 553 | "bsf{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 554 | [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 555 | def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 556 | "bsf{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 557 | [(set GR32:$dst, (X86bsf (loadi32 addr:$src))), |
| 558 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 559 | |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 560 | def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 561 | "bsr{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 562 | [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 563 | def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 564 | "bsr{w}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 565 | [(set GR16:$dst, (X86bsr (loadi16 addr:$src))), |
| 566 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 4e33de9 | 2007-12-14 18:49:43 +0000 | [diff] [blame] | 567 | def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 568 | "bsr{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 569 | [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 570 | def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | cdb54c6 | 2007-12-14 15:10:00 +0000 | [diff] [blame] | 571 | "bsr{l}\t{$src, $dst|$dst, $src}", |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 572 | [(set GR32:$dst, (X86bsr (loadi32 addr:$src))), |
| 573 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 574 | } // Defs = [EFLAGS] |
| 575 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 576 | let neverHasSideEffects = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 577 | def LEA16r : I<0x8D, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 578 | (outs GR16:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 579 | "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize; |
Evan Cheng | 1ea8e6b | 2008-03-27 01:41:09 +0000 | [diff] [blame] | 580 | let isReMaterializable = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 581 | def LEA32r : I<0x8D, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 582 | (outs GR32:$dst), (ins lea32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 583 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 584 | [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>; |
| 585 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 586 | let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 587 | def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 588 | [(X86rep_movs i8)]>, REP; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 589 | def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 590 | [(X86rep_movs i16)]>, REP, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 591 | def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 592 | [(X86rep_movs i32)]>, REP; |
| 593 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 594 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 595 | let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 596 | def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 597 | [(X86rep_stos i8)]>, REP; |
| 598 | let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 599 | def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 600 | [(X86rep_stos i16)]>, REP, OpSize; |
| 601 | let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 602 | def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 603 | [(X86rep_stos i32)]>, REP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 604 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 605 | let Defs = [RAX, RDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 606 | def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 607 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 608 | |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 609 | let isBarrier = 1, hasCtrlDep = 1 in { |
Chris Lattner | 56b941f | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 610 | def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB; |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 611 | } |
| 612 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 613 | //===----------------------------------------------------------------------===// |
| 614 | // Input/Output Instructions... |
| 615 | // |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 616 | let Defs = [AL], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 617 | def IN8rr : I<0xEC, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 618 | "in{b}\t{%dx, %al|%AL, %DX}", []>; |
| 619 | let Defs = [AX], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 620 | def IN16rr : I<0xED, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 621 | "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize; |
| 622 | let Defs = [EAX], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 623 | def IN32rr : I<0xED, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 624 | "in{l}\t{%dx, %eax|%EAX, %DX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 625 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 626 | let Defs = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 627 | def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 628 | "in{b}\t{$port, %al|%AL, $port}", []>; |
| 629 | let Defs = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 630 | def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 631 | "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize; |
| 632 | let Defs = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 633 | def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 634 | "in{l}\t{$port, %eax|%EAX, $port}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 635 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 636 | let Uses = [DX, AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 637 | def OUT8rr : I<0xEE, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 638 | "out{b}\t{%al, %dx|%DX, %AL}", []>; |
| 639 | let Uses = [DX, AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 640 | def OUT16rr : I<0xEF, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 641 | "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize; |
| 642 | let Uses = [DX, EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 643 | def OUT32rr : I<0xEF, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 644 | "out{l}\t{%eax, %dx|%DX, %EAX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 645 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 646 | let Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 647 | def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 648 | "out{b}\t{%al, $port|$port, %AL}", []>; |
| 649 | let Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 650 | def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 651 | "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize; |
| 652 | let Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 653 | def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 654 | "out{l}\t{%eax, $port|$port, %EAX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 655 | |
| 656 | //===----------------------------------------------------------------------===// |
| 657 | // Move Instructions... |
| 658 | // |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 659 | let neverHasSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 660 | def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 661 | "mov{b}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 662 | def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 663 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 664 | def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 665 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 666 | } |
Evan Cheng | 6f26e8b | 2008-06-18 08:13:07 +0000 | [diff] [blame] | 667 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 668 | def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 669 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 670 | [(set GR8:$dst, imm:$src)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 671 | def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 672 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 673 | [(set GR16:$dst, imm:$src)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 674 | def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 675 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 676 | [(set GR32:$dst, imm:$src)]>; |
| 677 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 678 | def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 679 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 680 | [(store (i8 imm:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 681 | def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 682 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 683 | [(store (i16 imm:$src), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 684 | def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 685 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 686 | [(store (i32 imm:$src), addr:$dst)]>; |
| 687 | |
Dan Gohman | 5574cc7 | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 688 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 689 | def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 690 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 691 | [(set GR8:$dst, (load addr:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 692 | def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 693 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 694 | [(set GR16:$dst, (load addr:$src))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 695 | def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 696 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 697 | [(set GR32:$dst, (load addr:$src))]>; |
Evan Cheng | 4e84e45 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 698 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 699 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 700 | def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 701 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 702 | [(store GR8:$src, addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 703 | def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 704 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 705 | [(store GR16:$src, addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 706 | def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 707 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 708 | [(store GR32:$src, addr:$dst)]>; |
| 709 | |
| 710 | //===----------------------------------------------------------------------===// |
| 711 | // Fixed-Register Multiplication and Division Instructions... |
| 712 | // |
| 713 | |
| 714 | // Extra precision multiplication |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 715 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 716 | def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 717 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 718 | // This probably ought to be moved to a def : Pat<> if the |
| 719 | // syntax can be accepted. |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 720 | [(set AL, (mul AL, GR8:$src)), |
| 721 | (implicit EFLAGS)]>; // AL,AH = AL*GR8 |
| 722 | |
Chris Lattner | c7e96e7 | 2008-01-11 07:18:17 +0000 | [diff] [blame] | 723 | let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 724 | def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src), |
| 725 | "mul{w}\t$src", |
| 726 | []>, OpSize; // AX,DX = AX*GR16 |
| 727 | |
Chris Lattner | c7e96e7 | 2008-01-11 07:18:17 +0000 | [diff] [blame] | 728 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 729 | def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src), |
| 730 | "mul{l}\t$src", |
| 731 | []>; // EAX,EDX = EAX*GR32 |
| 732 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 733 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 734 | def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 735 | "mul{b}\t$src", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 736 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 737 | // This probably ought to be moved to a def : Pat<> if the |
| 738 | // syntax can be accepted. |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 739 | [(set AL, (mul AL, (loadi8 addr:$src))), |
| 740 | (implicit EFLAGS)]>; // AL,AH = AL*[mem8] |
| 741 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 742 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 743 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 744 | def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 745 | "mul{w}\t$src", |
| 746 | []>, OpSize; // AX,DX = AX*[mem16] |
| 747 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 748 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 749 | def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 750 | "mul{l}\t$src", |
| 751 | []>; // EAX,EDX = EAX*[mem32] |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 752 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 753 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 754 | let neverHasSideEffects = 1 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 755 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 756 | def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>; |
| 757 | // AL,AH = AL*GR8 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 758 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 759 | def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 760 | OpSize; // AX,DX = AX*GR16 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 761 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 762 | def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>; |
| 763 | // EAX,EDX = EAX*GR32 |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 764 | let mayLoad = 1 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 765 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 766 | def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 767 | "imul{b}\t$src", []>; // AL,AH = AL*[mem8] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 768 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 769 | def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 770 | "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16] |
| 771 | let Defs = [EAX,EDX], Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 772 | def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 773 | "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32] |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 774 | } |
Dan Gohman | d44572d | 2008-11-18 21:29:14 +0000 | [diff] [blame] | 775 | } // neverHasSideEffects |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 776 | |
| 777 | // unsigned division/remainder |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 778 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 779 | def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 780 | "div{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 781 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 782 | def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 783 | "div{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 784 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 785 | def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 786 | "div{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 787 | let mayLoad = 1 in { |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 788 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 789 | def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 790 | "div{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 791 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 792 | def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 793 | "div{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 794 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 795 | def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 796 | "div{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 797 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 798 | |
| 799 | // Signed division/remainder. |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 800 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 801 | def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 802 | "idiv{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 803 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 804 | def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 805 | "idiv{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 806 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 807 | def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 808 | "idiv{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 809 | let mayLoad = 1, mayLoad = 1 in { |
Dale Johannesen | d8fd356 | 2008-10-07 18:54:28 +0000 | [diff] [blame] | 810 | let Defs = [AL,AH,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 811 | def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 812 | "idiv{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 813 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 814 | def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 815 | "idiv{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 816 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 817 | def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 818 | "idiv{l}\t$src", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 819 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 820 | |
| 821 | //===----------------------------------------------------------------------===// |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 822 | // Two address Instructions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 823 | // |
| 824 | let isTwoAddress = 1 in { |
| 825 | |
| 826 | // Conditional moves |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 827 | let Uses = [EFLAGS] in { |
Evan Cheng | 926658c | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 828 | let isCommutable = 1 in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 829 | def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 830 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 831 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 832 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 833 | X86_COND_B, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 834 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 835 | def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 836 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 837 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 838 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 839 | X86_COND_B, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 840 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 841 | def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 842 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 843 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 844 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 845 | X86_COND_AE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 846 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 847 | def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 848 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 849 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 850 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 851 | X86_COND_AE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 852 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 853 | def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 854 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 855 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 856 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 857 | X86_COND_E, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 858 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 859 | def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 860 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 861 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 862 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 863 | X86_COND_E, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 864 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 865 | def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 866 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 867 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 868 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 869 | X86_COND_NE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 870 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 871 | def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 872 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 873 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 874 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 875 | X86_COND_NE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 876 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 877 | def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 878 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 879 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 880 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 881 | X86_COND_BE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 882 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 883 | def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 884 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 885 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 886 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 887 | X86_COND_BE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 888 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 889 | def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 890 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 891 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 892 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 893 | X86_COND_A, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 894 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 895 | def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 896 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 897 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 898 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 899 | X86_COND_A, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 900 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 901 | def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 902 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 903 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 904 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 905 | X86_COND_L, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 906 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 907 | def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 908 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 909 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 910 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 911 | X86_COND_L, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 912 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 913 | def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 914 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 915 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 916 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 917 | X86_COND_GE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 918 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 919 | def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 920 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 921 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 922 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 923 | X86_COND_GE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 924 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 925 | def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 926 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 927 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 928 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 929 | X86_COND_LE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 930 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 931 | def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 932 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 933 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 934 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 935 | X86_COND_LE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 936 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 937 | def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 938 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 939 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 940 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 941 | X86_COND_G, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 942 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 943 | def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 944 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 945 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 946 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 947 | X86_COND_G, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 948 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 949 | def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 950 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 951 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 952 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 953 | X86_COND_S, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 954 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 955 | def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 956 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 957 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 958 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 959 | X86_COND_S, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 960 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 961 | def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 962 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 963 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 964 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 965 | X86_COND_NS, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 966 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 967 | def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 968 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 969 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 970 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 971 | X86_COND_NS, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 972 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 973 | def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 974 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 975 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 976 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 977 | X86_COND_P, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 978 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 979 | def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 980 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 981 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 982 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 983 | X86_COND_P, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 984 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 985 | def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 986 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 987 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 988 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 989 | X86_COND_NP, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 990 | TB, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 991 | def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 992 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 993 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 994 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 995 | X86_COND_NP, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 996 | TB; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 997 | def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16 |
| 998 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 999 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1000 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 1001 | X86_COND_O, EFLAGS))]>, |
| 1002 | TB, OpSize; |
| 1003 | def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32 |
| 1004 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1005 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1006 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 1007 | X86_COND_O, EFLAGS))]>, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1008 | TB; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1009 | def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16 |
| 1010 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1011 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1012 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 1013 | X86_COND_NO, EFLAGS))]>, |
| 1014 | TB, OpSize; |
| 1015 | def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32 |
| 1016 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1017 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1018 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 1019 | X86_COND_NO, EFLAGS))]>, |
| 1020 | TB; |
| 1021 | } // isCommutable = 1 |
Evan Cheng | 926658c | 2007-10-05 23:13:21 +0000 | [diff] [blame] | 1022 | |
| 1023 | def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16] |
| 1024 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1025 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1026 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1027 | X86_COND_B, EFLAGS))]>, |
| 1028 | TB, OpSize; |
| 1029 | def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32] |
| 1030 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1031 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1032 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1033 | X86_COND_B, EFLAGS))]>, |
| 1034 | TB; |
| 1035 | def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16] |
| 1036 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1037 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1038 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1039 | X86_COND_AE, EFLAGS))]>, |
| 1040 | TB, OpSize; |
| 1041 | def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32] |
| 1042 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1043 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1044 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1045 | X86_COND_AE, EFLAGS))]>, |
| 1046 | TB; |
| 1047 | def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16] |
| 1048 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1049 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1050 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1051 | X86_COND_E, EFLAGS))]>, |
| 1052 | TB, OpSize; |
| 1053 | def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32] |
| 1054 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1055 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1056 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1057 | X86_COND_E, EFLAGS))]>, |
| 1058 | TB; |
| 1059 | def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16] |
| 1060 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1061 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1062 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1063 | X86_COND_NE, EFLAGS))]>, |
| 1064 | TB, OpSize; |
| 1065 | def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32] |
| 1066 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1067 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1068 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1069 | X86_COND_NE, EFLAGS))]>, |
| 1070 | TB; |
| 1071 | def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16] |
| 1072 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1073 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1074 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1075 | X86_COND_BE, EFLAGS))]>, |
| 1076 | TB, OpSize; |
| 1077 | def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32] |
| 1078 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1079 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1080 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1081 | X86_COND_BE, EFLAGS))]>, |
| 1082 | TB; |
| 1083 | def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16] |
| 1084 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1085 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1086 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1087 | X86_COND_A, EFLAGS))]>, |
| 1088 | TB, OpSize; |
| 1089 | def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32] |
| 1090 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1091 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1092 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1093 | X86_COND_A, EFLAGS))]>, |
| 1094 | TB; |
| 1095 | def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16] |
| 1096 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1097 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1098 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1099 | X86_COND_L, EFLAGS))]>, |
| 1100 | TB, OpSize; |
| 1101 | def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32] |
| 1102 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1103 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1104 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1105 | X86_COND_L, EFLAGS))]>, |
| 1106 | TB; |
| 1107 | def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16] |
| 1108 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1109 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1110 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1111 | X86_COND_GE, EFLAGS))]>, |
| 1112 | TB, OpSize; |
| 1113 | def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32] |
| 1114 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1115 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1116 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1117 | X86_COND_GE, EFLAGS))]>, |
| 1118 | TB; |
| 1119 | def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16] |
| 1120 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1121 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1122 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1123 | X86_COND_LE, EFLAGS))]>, |
| 1124 | TB, OpSize; |
| 1125 | def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32] |
| 1126 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1127 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1128 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1129 | X86_COND_LE, EFLAGS))]>, |
| 1130 | TB; |
| 1131 | def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16] |
| 1132 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1133 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1134 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1135 | X86_COND_G, EFLAGS))]>, |
| 1136 | TB, OpSize; |
| 1137 | def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32] |
| 1138 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1139 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1140 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1141 | X86_COND_G, EFLAGS))]>, |
| 1142 | TB; |
| 1143 | def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16] |
| 1144 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1145 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1146 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1147 | X86_COND_S, EFLAGS))]>, |
| 1148 | TB, OpSize; |
| 1149 | def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32] |
| 1150 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1151 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1152 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1153 | X86_COND_S, EFLAGS))]>, |
| 1154 | TB; |
| 1155 | def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16] |
| 1156 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1157 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1158 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1159 | X86_COND_NS, EFLAGS))]>, |
| 1160 | TB, OpSize; |
| 1161 | def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32] |
| 1162 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1163 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1164 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1165 | X86_COND_NS, EFLAGS))]>, |
| 1166 | TB; |
| 1167 | def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16] |
| 1168 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1169 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1170 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1171 | X86_COND_P, EFLAGS))]>, |
| 1172 | TB, OpSize; |
| 1173 | def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32] |
| 1174 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1175 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1176 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1177 | X86_COND_P, EFLAGS))]>, |
| 1178 | TB; |
| 1179 | def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16] |
| 1180 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1181 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1182 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1183 | X86_COND_NP, EFLAGS))]>, |
| 1184 | TB, OpSize; |
Dan Gohman | 12fd4d7 | 2009-01-07 00:35:10 +0000 | [diff] [blame] | 1185 | def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32] |
| 1186 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1187 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1188 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1189 | X86_COND_NP, EFLAGS))]>, |
| 1190 | TB; |
| 1191 | def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16] |
| 1192 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1193 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1194 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1195 | X86_COND_O, EFLAGS))]>, |
| 1196 | TB, OpSize; |
| 1197 | def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32] |
| 1198 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1199 | "cmovo\t{$src2, $dst|$dst, $src2}", |
| 1200 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1201 | X86_COND_O, EFLAGS))]>, |
| 1202 | TB; |
| 1203 | def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16] |
| 1204 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1205 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1206 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1207 | X86_COND_NO, EFLAGS))]>, |
| 1208 | TB, OpSize; |
| 1209 | def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32] |
| 1210 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1211 | "cmovno\t{$src2, $dst|$dst, $src2}", |
| 1212 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1213 | X86_COND_NO, EFLAGS))]>, |
| 1214 | TB; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1215 | } // Uses = [EFLAGS] |
| 1216 | |
| 1217 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1218 | // unary instructions |
| 1219 | let CodeSize = 2 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1220 | let Defs = [EFLAGS] in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1221 | def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1222 | [(set GR8:$dst, (ineg GR8:$src))]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1223 | def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1224 | [(set GR16:$dst, (ineg GR16:$src))]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1225 | def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1226 | [(set GR32:$dst, (ineg GR32:$src))]>; |
| 1227 | let isTwoAddress = 0 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1228 | def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1229 | [(store (ineg (loadi8 addr:$dst)), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1230 | def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1231 | [(store (ineg (loadi16 addr:$dst)), addr:$dst)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1232 | def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1233 | [(store (ineg (loadi32 addr:$dst)), addr:$dst)]>; |
| 1234 | |
| 1235 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1236 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1237 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1238 | def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1239 | [(set GR8:$dst, (not GR8:$src))]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1240 | def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1241 | [(set GR16:$dst, (not GR16:$src))]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1242 | def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1243 | [(set GR32:$dst, (not GR32:$src))]>; |
| 1244 | let isTwoAddress = 0 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1245 | def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1246 | [(store (not (loadi8 addr:$dst)), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1247 | def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1248 | [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1249 | def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1250 | [(store (not (loadi32 addr:$dst)), addr:$dst)]>; |
| 1251 | } |
| 1252 | } // CodeSize |
| 1253 | |
| 1254 | // TODO: inc/dec is slow for P4, but fast for Pentium-M. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1255 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1256 | let CodeSize = 2 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1257 | def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1258 | [(set GR8:$dst, (add GR8:$src, 1))]>; |
| 1259 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1260 | def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1261 | [(set GR16:$dst, (add GR16:$src, 1))]>, |
| 1262 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1263 | def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1264 | [(set GR32:$dst, (add GR32:$src, 1))]>, Requires<[In32BitMode]>; |
| 1265 | } |
| 1266 | let isTwoAddress = 0, CodeSize = 2 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1267 | def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1268 | [(store (add (loadi8 addr:$dst), 1), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1269 | def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1270 | [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>, |
| 1271 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1272 | def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1273 | [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>, |
| 1274 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1275 | } |
| 1276 | |
| 1277 | let CodeSize = 2 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1278 | def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1279 | [(set GR8:$dst, (add GR8:$src, -1))]>; |
| 1280 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1281 | def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1282 | [(set GR16:$dst, (add GR16:$src, -1))]>, |
| 1283 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1284 | def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1285 | [(set GR32:$dst, (add GR32:$src, -1))]>, Requires<[In32BitMode]>; |
| 1286 | } |
| 1287 | |
| 1288 | let isTwoAddress = 0, CodeSize = 2 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1289 | def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1290 | [(store (add (loadi8 addr:$dst), -1), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1291 | def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1292 | [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>, |
| 1293 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1294 | def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
Evan Cheng | 4a7e72f | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1295 | [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>, |
| 1296 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1297 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1298 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1299 | |
| 1300 | // Logical operators... |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1301 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1302 | let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y |
| 1303 | def AND8rr : I<0x20, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1304 | (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1305 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1306 | [(set GR8:$dst, (and GR8:$src1, GR8:$src2))]>; |
| 1307 | def AND16rr : I<0x21, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1308 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1309 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1310 | [(set GR16:$dst, (and GR16:$src1, GR16:$src2))]>, OpSize; |
| 1311 | def AND32rr : I<0x21, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1312 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1313 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1314 | [(set GR32:$dst, (and GR32:$src1, GR32:$src2))]>; |
| 1315 | } |
| 1316 | |
| 1317 | def AND8rm : I<0x22, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1318 | (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1319 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1320 | [(set GR8:$dst, (and GR8:$src1, (load addr:$src2)))]>; |
| 1321 | def AND16rm : I<0x23, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1322 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1323 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1324 | [(set GR16:$dst, (and GR16:$src1, (load addr:$src2)))]>, OpSize; |
| 1325 | def AND32rm : I<0x23, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1326 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1327 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1328 | [(set GR32:$dst, (and GR32:$src1, (load addr:$src2)))]>; |
| 1329 | |
| 1330 | def AND8ri : Ii8<0x80, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1331 | (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1332 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1333 | [(set GR8:$dst, (and GR8:$src1, imm:$src2))]>; |
| 1334 | def AND16ri : Ii16<0x81, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1335 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1336 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1337 | [(set GR16:$dst, (and GR16:$src1, imm:$src2))]>, OpSize; |
| 1338 | def AND32ri : Ii32<0x81, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1339 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1340 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1341 | [(set GR32:$dst, (and GR32:$src1, imm:$src2))]>; |
| 1342 | def AND16ri8 : Ii8<0x83, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1343 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1344 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1345 | [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2))]>, |
| 1346 | OpSize; |
| 1347 | def AND32ri8 : Ii8<0x83, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1348 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1349 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1350 | [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2))]>; |
| 1351 | |
| 1352 | let isTwoAddress = 0 in { |
| 1353 | def AND8mr : I<0x20, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1354 | (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1355 | "and{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1356 | [(store (and (load addr:$dst), GR8:$src), addr:$dst)]>; |
| 1357 | def AND16mr : I<0x21, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1358 | (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1359 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1360 | [(store (and (load addr:$dst), GR16:$src), addr:$dst)]>, |
| 1361 | OpSize; |
| 1362 | def AND32mr : I<0x21, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1363 | (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1364 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1365 | [(store (and (load addr:$dst), GR32:$src), addr:$dst)]>; |
| 1366 | def AND8mi : Ii8<0x80, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1367 | (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1368 | "and{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1369 | [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst)]>; |
| 1370 | def AND16mi : Ii16<0x81, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1371 | (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1372 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1373 | [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst)]>, |
| 1374 | OpSize; |
| 1375 | def AND32mi : Ii32<0x81, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1376 | (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1377 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1378 | [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst)]>; |
| 1379 | def AND16mi8 : Ii8<0x83, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1380 | (outs), (ins i16mem:$dst, i16i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1381 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1382 | [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst)]>, |
| 1383 | OpSize; |
| 1384 | def AND32mi8 : Ii8<0x83, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1385 | (outs), (ins i32mem:$dst, i32i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1386 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1387 | [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst)]>; |
| 1388 | } |
| 1389 | |
| 1390 | |
| 1391 | let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1392 | def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1393 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1394 | [(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1395 | def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1396 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1397 | [(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1398 | def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1399 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1400 | [(set GR32:$dst, (or GR32:$src1, GR32:$src2))]>; |
| 1401 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1402 | def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1403 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1404 | [(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1405 | def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1406 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1407 | [(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1408 | def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1409 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1410 | [(set GR32:$dst, (or GR32:$src1, (load addr:$src2)))]>; |
| 1411 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1412 | def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1413 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1414 | [(set GR8:$dst, (or GR8:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1415 | def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1416 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1417 | [(set GR16:$dst, (or GR16:$src1, imm:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1418 | def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1419 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1420 | [(set GR32:$dst, (or GR32:$src1, imm:$src2))]>; |
| 1421 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1422 | def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1423 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1424 | [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1425 | def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1426 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1427 | [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2))]>; |
| 1428 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1429 | def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1430 | "or{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1431 | [(store (or (load addr:$dst), GR8:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1432 | def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1433 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1434 | [(store (or (load addr:$dst), GR16:$src), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1435 | def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1436 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1437 | [(store (or (load addr:$dst), GR32:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1438 | def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1439 | "or{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1440 | [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1441 | def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1442 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1443 | [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst)]>, |
| 1444 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1445 | def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1446 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1447 | [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1448 | def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1449 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1450 | [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst)]>, |
| 1451 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1452 | def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1453 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1454 | [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst)]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1455 | } // isTwoAddress = 0 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1456 | |
| 1457 | |
Evan Cheng | 6f26e8b | 2008-06-18 08:13:07 +0000 | [diff] [blame] | 1458 | let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1459 | def XOR8rr : I<0x30, MRMDestReg, |
| 1460 | (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
| 1461 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
| 1462 | [(set GR8:$dst, (xor GR8:$src1, GR8:$src2))]>; |
| 1463 | def XOR16rr : I<0x31, MRMDestReg, |
| 1464 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1465 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
| 1466 | [(set GR16:$dst, (xor GR16:$src1, GR16:$src2))]>, OpSize; |
| 1467 | def XOR32rr : I<0x31, MRMDestReg, |
| 1468 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1469 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
| 1470 | [(set GR32:$dst, (xor GR32:$src1, GR32:$src2))]>; |
Evan Cheng | 6f26e8b | 2008-06-18 08:13:07 +0000 | [diff] [blame] | 1471 | } // isCommutable = 1 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1472 | |
| 1473 | def XOR8rm : I<0x32, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1474 | (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1475 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1476 | [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2)))]>; |
| 1477 | def XOR16rm : I<0x33, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1478 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1479 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1480 | [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2)))]>, |
| 1481 | OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1482 | def XOR32rm : I<0x33, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1483 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1484 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1485 | [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2)))]>; |
| 1486 | |
Bill Wendling | bac38eb | 2008-05-29 03:46:36 +0000 | [diff] [blame] | 1487 | def XOR8ri : Ii8<0x80, MRM6r, |
| 1488 | (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
| 1489 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
| 1490 | [(set GR8:$dst, (xor GR8:$src1, imm:$src2))]>; |
| 1491 | def XOR16ri : Ii16<0x81, MRM6r, |
| 1492 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
| 1493 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
| 1494 | [(set GR16:$dst, (xor GR16:$src1, imm:$src2))]>, OpSize; |
| 1495 | def XOR32ri : Ii32<0x81, MRM6r, |
| 1496 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
| 1497 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
| 1498 | [(set GR32:$dst, (xor GR32:$src1, imm:$src2))]>; |
| 1499 | def XOR16ri8 : Ii8<0x83, MRM6r, |
| 1500 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
| 1501 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
| 1502 | [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2))]>, |
| 1503 | OpSize; |
| 1504 | def XOR32ri8 : Ii8<0x83, MRM6r, |
| 1505 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
| 1506 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
| 1507 | [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2))]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1508 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1509 | let isTwoAddress = 0 in { |
| 1510 | def XOR8mr : I<0x30, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1511 | (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1512 | "xor{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1513 | [(store (xor (load addr:$dst), GR8:$src), addr:$dst)]>; |
| 1514 | def XOR16mr : I<0x31, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1515 | (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1516 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1517 | [(store (xor (load addr:$dst), GR16:$src), addr:$dst)]>, |
| 1518 | OpSize; |
| 1519 | def XOR32mr : I<0x31, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1520 | (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1521 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1522 | [(store (xor (load addr:$dst), GR32:$src), addr:$dst)]>; |
| 1523 | def XOR8mi : Ii8<0x80, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1524 | (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1525 | "xor{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1526 | [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst)]>; |
| 1527 | def XOR16mi : Ii16<0x81, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1528 | (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1529 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1530 | [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst)]>, |
| 1531 | OpSize; |
| 1532 | def XOR32mi : Ii32<0x81, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1533 | (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1534 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1535 | [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst)]>; |
| 1536 | def XOR16mi8 : Ii8<0x83, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1537 | (outs), (ins i16mem:$dst, i16i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1538 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1539 | [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst)]>, |
| 1540 | OpSize; |
| 1541 | def XOR32mi8 : Ii8<0x83, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1542 | (outs), (ins i32mem:$dst, i32i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1543 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1544 | [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst)]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1545 | } // isTwoAddress = 0 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1546 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1547 | |
| 1548 | // Shift instructions |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1549 | let Defs = [EFLAGS] in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1550 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1551 | def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1552 | "shl{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1553 | [(set GR8:$dst, (shl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1554 | def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1555 | "shl{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1556 | [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1557 | def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1558 | "shl{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1559 | [(set GR32:$dst, (shl GR32:$src, CL))]>; |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1560 | } // Uses = [CL] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1561 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1562 | def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1563 | "shl{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1564 | [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>; |
| 1565 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1566 | def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1567 | "shl{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1568 | [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1569 | def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1570 | "shl{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1571 | [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>; |
Chris Lattner | f4005a8 | 2008-01-11 18:00:50 +0000 | [diff] [blame] | 1572 | // NOTE: We don't use shifts of a register by one, because 'add reg,reg' is |
| 1573 | // cheaper. |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 1574 | } // isConvertibleToThreeAddress = 1 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1575 | |
| 1576 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1577 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1578 | def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1579 | "shl{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1580 | [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1581 | def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1582 | "shl{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1583 | [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1584 | def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1585 | "shl{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1586 | [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1587 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1588 | def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1589 | "shl{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1590 | [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1591 | def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1592 | "shl{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1593 | [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1594 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1595 | def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1596 | "shl{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1597 | [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1598 | |
| 1599 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1600 | def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1601 | "shl{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1602 | [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1603 | def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1604 | "shl{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1605 | [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1606 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1607 | def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1608 | "shl{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1609 | [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1610 | } |
| 1611 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1612 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1613 | def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1614 | "shr{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1615 | [(set GR8:$dst, (srl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1616 | def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1617 | "shr{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1618 | [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1619 | def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1620 | "shr{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1621 | [(set GR32:$dst, (srl GR32:$src, CL))]>; |
| 1622 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1623 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1624 | def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1625 | "shr{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1626 | [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1627 | def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1628 | "shr{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1629 | [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1630 | def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1631 | "shr{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1632 | [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>; |
| 1633 | |
| 1634 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1635 | def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1636 | "shr{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1637 | [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1638 | def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1639 | "shr{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1640 | [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1641 | def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1642 | "shr{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1643 | [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>; |
| 1644 | |
| 1645 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1646 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1647 | def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1648 | "shr{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1649 | [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1650 | def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1651 | "shr{w}\t{%cl, $dst|$dst, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1652 | [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1653 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1654 | def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1655 | "shr{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1656 | [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1657 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1658 | def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1659 | "shr{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1660 | [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1661 | def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1662 | "shr{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1663 | [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1664 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1665 | def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1666 | "shr{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1667 | [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1668 | |
| 1669 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1670 | def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1671 | "shr{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1672 | [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1673 | def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1674 | "shr{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1675 | [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1676 | def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1677 | "shr{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1678 | [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1679 | } |
| 1680 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1681 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1682 | def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1683 | "sar{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1684 | [(set GR8:$dst, (sra GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1685 | def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1686 | "sar{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1687 | [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1688 | def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1689 | "sar{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1690 | [(set GR32:$dst, (sra GR32:$src, CL))]>; |
| 1691 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1692 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1693 | def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1694 | "sar{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1695 | [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1696 | def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1697 | "sar{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1698 | [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>, |
| 1699 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1700 | def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1701 | "sar{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1702 | [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>; |
| 1703 | |
| 1704 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1705 | def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1706 | "sar{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1707 | [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1708 | def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1709 | "sar{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1710 | [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1711 | def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1712 | "sar{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1713 | [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>; |
| 1714 | |
| 1715 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1716 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1717 | def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1718 | "sar{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1719 | [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1720 | def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1721 | "sar{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1722 | [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1723 | def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1724 | "sar{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1725 | [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1726 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1727 | def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1728 | "sar{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1729 | [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1730 | def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1731 | "sar{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1732 | [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1733 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1734 | def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1735 | "sar{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1736 | [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1737 | |
| 1738 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1739 | def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1740 | "sar{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1741 | [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1742 | def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1743 | "sar{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1744 | [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1745 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1746 | def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1747 | "sar{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1748 | [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1749 | } |
| 1750 | |
| 1751 | // Rotate instructions |
| 1752 | // FIXME: provide shorter instructions when imm8 == 1 |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1753 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1754 | def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1755 | "rol{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1756 | [(set GR8:$dst, (rotl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1757 | def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1758 | "rol{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1759 | [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1760 | def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1761 | "rol{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1762 | [(set GR32:$dst, (rotl GR32:$src, CL))]>; |
| 1763 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1764 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1765 | def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1766 | "rol{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1767 | [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1768 | def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1769 | "rol{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1770 | [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1771 | def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1772 | "rol{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1773 | [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>; |
| 1774 | |
| 1775 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1776 | def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1777 | "rol{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1778 | [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1779 | def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1780 | "rol{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1781 | [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1782 | def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1783 | "rol{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1784 | [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>; |
| 1785 | |
| 1786 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1787 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1788 | def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1789 | "rol{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1790 | [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1791 | def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1792 | "rol{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1793 | [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1794 | def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1795 | "rol{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1796 | [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1797 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1798 | def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1799 | "rol{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1800 | [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1801 | def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1802 | "rol{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1803 | [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1804 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1805 | def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1806 | "rol{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1807 | [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1808 | |
| 1809 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1810 | def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1811 | "rol{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1812 | [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1813 | def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1814 | "rol{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1815 | [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1816 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1817 | def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1818 | "rol{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1819 | [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1820 | } |
| 1821 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1822 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1823 | def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1824 | "ror{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1825 | [(set GR8:$dst, (rotr GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1826 | def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1827 | "ror{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1828 | [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1829 | def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1830 | "ror{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1831 | [(set GR32:$dst, (rotr GR32:$src, CL))]>; |
| 1832 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1833 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1834 | def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1835 | "ror{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1836 | [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1837 | def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1838 | "ror{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1839 | [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1840 | def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1841 | "ror{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1842 | [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>; |
| 1843 | |
| 1844 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1845 | def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1846 | "ror{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1847 | [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1848 | def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1849 | "ror{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1850 | [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1851 | def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1852 | "ror{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1853 | [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>; |
| 1854 | |
| 1855 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1856 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1857 | def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1858 | "ror{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1859 | [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1860 | def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1861 | "ror{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1862 | [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1863 | def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1864 | "ror{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1865 | [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1866 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1867 | def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1868 | "ror{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1869 | [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1870 | def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1871 | "ror{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1872 | [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1873 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1874 | def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1875 | "ror{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1876 | [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1877 | |
| 1878 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1879 | def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1880 | "ror{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1881 | [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1882 | def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1883 | "ror{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1884 | [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1885 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1886 | def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1887 | "ror{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1888 | [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1889 | } |
| 1890 | |
| 1891 | |
| 1892 | |
| 1893 | // Double shift instructions (generalizations of rotate) |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1894 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1895 | def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1896 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1897 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1898 | def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1899 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1900 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1901 | def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1902 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1903 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1904 | TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1905 | def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1906 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1907 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1908 | TB, OpSize; |
| 1909 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1910 | |
| 1911 | let isCommutable = 1 in { // These instructions commute to each other. |
| 1912 | def SHLD32rri8 : Ii8<0xA4, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1913 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1914 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1915 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, |
| 1916 | (i8 imm:$src3)))]>, |
| 1917 | TB; |
| 1918 | def SHRD32rri8 : Ii8<0xAC, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1919 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1920 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1921 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, |
| 1922 | (i8 imm:$src3)))]>, |
| 1923 | TB; |
| 1924 | def SHLD16rri8 : Ii8<0xA4, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1925 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1926 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1927 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, |
| 1928 | (i8 imm:$src3)))]>, |
| 1929 | TB, OpSize; |
| 1930 | def SHRD16rri8 : Ii8<0xAC, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1931 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1932 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1933 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, |
| 1934 | (i8 imm:$src3)))]>, |
| 1935 | TB, OpSize; |
| 1936 | } |
| 1937 | |
| 1938 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1939 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1940 | def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1941 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1942 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1943 | addr:$dst)]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1944 | def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1945 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1946 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1947 | addr:$dst)]>, TB; |
| 1948 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1949 | def SHLD32mri8 : Ii8<0xA4, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1950 | (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1951 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1952 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, |
| 1953 | (i8 imm:$src3)), addr:$dst)]>, |
| 1954 | TB; |
| 1955 | def SHRD32mri8 : Ii8<0xAC, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1956 | (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1957 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1958 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, |
| 1959 | (i8 imm:$src3)), addr:$dst)]>, |
| 1960 | TB; |
| 1961 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1962 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1963 | def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1964 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1965 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1966 | addr:$dst)]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1967 | def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1968 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1969 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1970 | addr:$dst)]>, TB, OpSize; |
| 1971 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1972 | def SHLD16mri8 : Ii8<0xA4, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1973 | (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1974 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1975 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, |
| 1976 | (i8 imm:$src3)), addr:$dst)]>, |
| 1977 | TB, OpSize; |
| 1978 | def SHRD16mri8 : Ii8<0xAC, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1979 | (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1980 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1981 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, |
| 1982 | (i8 imm:$src3)), addr:$dst)]>, |
| 1983 | TB, OpSize; |
| 1984 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1985 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1986 | |
| 1987 | |
| 1988 | // Arithmetic. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1989 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1990 | let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 1991 | // Register-Register Addition |
| 1992 | def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst), |
| 1993 | (ins GR8 :$src1, GR8 :$src2), |
| 1994 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 1995 | [(set GR8:$dst, (add GR8:$src1, GR8:$src2)), |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 1996 | (implicit EFLAGS)]>; |
| 1997 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1998 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 1999 | // Register-Register Addition |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2000 | def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst), |
| 2001 | (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2002 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2003 | [(set GR16:$dst, (add GR16:$src1, GR16:$src2)), |
| 2004 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2005 | def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst), |
| 2006 | (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2007 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2008 | [(set GR32:$dst, (add GR32:$src1, GR32:$src2)), |
| 2009 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2010 | } // end isConvertibleToThreeAddress |
| 2011 | } // end isCommutable |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2012 | |
| 2013 | // Register-Memory Addition |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2014 | def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst), |
| 2015 | (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2016 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2017 | [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))), |
| 2018 | (implicit EFLAGS)]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2019 | def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), |
| 2020 | (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2021 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2022 | [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))), |
| 2023 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2024 | def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), |
| 2025 | (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2026 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2027 | [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))), |
| 2028 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2029 | |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2030 | // Register-Integer Addition |
| 2031 | def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
| 2032 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2033 | [(set GR8:$dst, (add GR8:$src1, imm:$src2)), |
| 2034 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2035 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2036 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2037 | // Register-Integer Addition |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2038 | def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst), |
| 2039 | (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2040 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2041 | [(set GR16:$dst, (add GR16:$src1, imm:$src2)), |
| 2042 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2043 | def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst), |
| 2044 | (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2045 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2046 | [(set GR32:$dst, (add GR32:$src1, imm:$src2)), |
| 2047 | (implicit EFLAGS)]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2048 | def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst), |
| 2049 | (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2050 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2051 | [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)), |
| 2052 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2053 | def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst), |
| 2054 | (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2055 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2056 | [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)), |
| 2057 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2058 | } |
| 2059 | |
| 2060 | let isTwoAddress = 0 in { |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2061 | // Memory-Register Addition |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2062 | def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2063 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2064 | [(store (add (load addr:$dst), GR8:$src2), addr:$dst), |
| 2065 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2066 | def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2067 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2068 | [(store (add (load addr:$dst), GR16:$src2), addr:$dst), |
| 2069 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2070 | def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2071 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2072 | [(store (add (load addr:$dst), GR32:$src2), addr:$dst), |
| 2073 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2074 | def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2075 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2076 | [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst), |
| 2077 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2078 | def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2079 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2080 | [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst), |
| 2081 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2082 | def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2083 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2084 | [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst), |
| 2085 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2086 | def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2087 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2088 | [(store (add (load addr:$dst), i16immSExt8:$src2), |
| 2089 | addr:$dst), |
| 2090 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2091 | def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2092 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2093 | [(store (add (load addr:$dst), i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2094 | addr:$dst), |
| 2095 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2096 | } |
| 2097 | |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2098 | let Uses = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2099 | let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2100 | def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2101 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | c0ca7f3 | 2008-12-01 23:44:08 +0000 | [diff] [blame] | 2102 | [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2103 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2104 | def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2105 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | c0ca7f3 | 2008-12-01 23:44:08 +0000 | [diff] [blame] | 2106 | [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2107 | def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2108 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | c0ca7f3 | 2008-12-01 23:44:08 +0000 | [diff] [blame] | 2109 | [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2110 | def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2111 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | c0ca7f3 | 2008-12-01 23:44:08 +0000 | [diff] [blame] | 2112 | [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2113 | |
| 2114 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2115 | def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2116 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | c0ca7f3 | 2008-12-01 23:44:08 +0000 | [diff] [blame] | 2117 | [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2118 | def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2119 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | c0ca7f3 | 2008-12-01 23:44:08 +0000 | [diff] [blame] | 2120 | [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2121 | def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2122 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2123 | [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2124 | } |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2125 | } // Uses = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2126 | |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2127 | // Register-Register Subtraction |
| 2128 | def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2), |
| 2129 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2130 | [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)), |
| 2131 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2132 | def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2), |
| 2133 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2134 | [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)), |
| 2135 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2136 | def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2), |
| 2137 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2138 | [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)), |
| 2139 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2140 | |
| 2141 | // Register-Memory Subtraction |
| 2142 | def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst), |
| 2143 | (ins GR8 :$src1, i8mem :$src2), |
| 2144 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2145 | [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))), |
| 2146 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2147 | def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst), |
| 2148 | (ins GR16:$src1, i16mem:$src2), |
| 2149 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2150 | [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))), |
| 2151 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2152 | def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst), |
| 2153 | (ins GR32:$src1, i32mem:$src2), |
| 2154 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2155 | [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))), |
| 2156 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2157 | |
| 2158 | // Register-Integer Subtraction |
| 2159 | def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst), |
| 2160 | (ins GR8:$src1, i8imm:$src2), |
| 2161 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2162 | [(set GR8:$dst, (sub GR8:$src1, imm:$src2)), |
| 2163 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2164 | def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst), |
| 2165 | (ins GR16:$src1, i16imm:$src2), |
| 2166 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2167 | [(set GR16:$dst, (sub GR16:$src1, imm:$src2)), |
| 2168 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2169 | def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst), |
| 2170 | (ins GR32:$src1, i32imm:$src2), |
| 2171 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2172 | [(set GR32:$dst, (sub GR32:$src1, imm:$src2)), |
| 2173 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2174 | def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst), |
| 2175 | (ins GR16:$src1, i16i8imm:$src2), |
| 2176 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2177 | [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)), |
| 2178 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2179 | def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst), |
| 2180 | (ins GR32:$src1, i32i8imm:$src2), |
| 2181 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2182 | [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)), |
| 2183 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2184 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2185 | let isTwoAddress = 0 in { |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2186 | // Memory-Register Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2187 | def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2188 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2189 | [(store (sub (load addr:$dst), GR8:$src2), addr:$dst), |
| 2190 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2191 | def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2192 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2193 | [(store (sub (load addr:$dst), GR16:$src2), addr:$dst), |
| 2194 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2195 | def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2196 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2197 | [(store (sub (load addr:$dst), GR32:$src2), addr:$dst), |
| 2198 | (implicit EFLAGS)]>; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2199 | |
| 2200 | // Memory-Integer Subtraction |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2201 | def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2202 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2203 | [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst), |
| 2204 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2205 | def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2206 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2207 | [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst), |
| 2208 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2209 | def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2210 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2211 | [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst), |
| 2212 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2213 | def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2214 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2215 | [(store (sub (load addr:$dst), i16immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2216 | addr:$dst), |
| 2217 | (implicit EFLAGS)]>, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2218 | def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2219 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2220 | [(store (sub (load addr:$dst), i32immSExt8:$src2), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2221 | addr:$dst), |
| 2222 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2223 | } |
| 2224 | |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2225 | let Uses = [EFLAGS] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2226 | def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2227 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2228 | [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2229 | |
| 2230 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2231 | def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2232 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2233 | [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2234 | def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2235 | "sbb{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2236 | [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2237 | def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2238 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2239 | [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2240 | def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2241 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2242 | [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2243 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2244 | def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2245 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2246 | [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2247 | def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2248 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2249 | [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2250 | def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2251 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2252 | [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>; |
Evan Cheng | 259471d | 2007-10-05 17:59:57 +0000 | [diff] [blame] | 2253 | } // Uses = [EFLAGS] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2254 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2255 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2256 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2257 | let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2258 | // Register-Register Signed Integer Multiply |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2259 | def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2260 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2261 | [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)), |
| 2262 | (implicit EFLAGS)]>, TB, OpSize; |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2263 | def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2264 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2265 | [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)), |
| 2266 | (implicit EFLAGS)]>, TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2267 | } |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2268 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2269 | // Register-Memory Signed Integer Multiply |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2270 | def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst), |
| 2271 | (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2272 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2273 | [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))), |
| 2274 | (implicit EFLAGS)]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2275 | def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2276 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2277 | [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))), |
| 2278 | (implicit EFLAGS)]>, TB; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2279 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2280 | } // end Two Address instructions |
| 2281 | |
| 2282 | // Suprisingly enough, these are not two address instructions! |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2283 | let Defs = [EFLAGS] in { |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2284 | // Register-Integer Signed Integer Multiply |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2285 | def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2286 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2287 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2288 | [(set GR16:$dst, (mul GR16:$src1, imm:$src2)), |
| 2289 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2290 | def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2291 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2292 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2293 | [(set GR32:$dst, (mul GR32:$src1, imm:$src2)), |
| 2294 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2295 | def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2296 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2297 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2298 | [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)), |
| 2299 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2300 | def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2301 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2302 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2303 | [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)), |
| 2304 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2305 | |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2306 | // Memory-Integer Signed Integer Multiply |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2307 | def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2308 | (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2309 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2310 | [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)), |
| 2311 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2312 | def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2313 | (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2314 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2315 | [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)), |
| 2316 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2317 | def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2318 | (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2319 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2320 | [(set GR16:$dst, (mul (load addr:$src1), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2321 | i16immSExt8:$src2)), |
| 2322 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2323 | def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2324 | (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2325 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 2326 | [(set GR32:$dst, (mul (load addr:$src1), |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 2327 | i32immSExt8:$src2)), |
| 2328 | (implicit EFLAGS)]>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2329 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2330 | |
| 2331 | //===----------------------------------------------------------------------===// |
| 2332 | // Test instructions are just like AND, except they don't generate a result. |
| 2333 | // |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2334 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2335 | let isCommutable = 1 in { // TEST X, Y --> TEST Y, X |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2336 | def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2337 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2338 | [(X86cmp (and_su GR8:$src1, GR8:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2339 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2340 | def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2341 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2342 | [(X86cmp (and_su GR16:$src1, GR16:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2343 | (implicit EFLAGS)]>, |
| 2344 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2345 | def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2346 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2347 | [(X86cmp (and_su GR32:$src1, GR32:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2348 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2349 | } |
| 2350 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2351 | def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2352 | "test{b}\t{$src2, $src1|$src1, $src2}", |
| 2353 | [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0), |
| 2354 | (implicit EFLAGS)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2355 | def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2356 | "test{w}\t{$src2, $src1|$src1, $src2}", |
| 2357 | [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0), |
| 2358 | (implicit EFLAGS)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2359 | def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2360 | "test{l}\t{$src2, $src1|$src1, $src2}", |
| 2361 | [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0), |
| 2362 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2363 | |
| 2364 | def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2365 | (outs), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2366 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2367 | [(X86cmp (and_su GR8:$src1, imm:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2368 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2369 | def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2370 | (outs), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2371 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2372 | [(X86cmp (and_su GR16:$src1, imm:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2373 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2374 | def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2375 | (outs), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2376 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | 21da638 | 2008-02-19 17:37:35 +0000 | [diff] [blame] | 2377 | [(X86cmp (and_su GR32:$src1, imm:$src2), 0), |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2378 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2379 | |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2380 | def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2381 | (outs), (ins i8mem:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2382 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2383 | [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0), |
| 2384 | (implicit EFLAGS)]>; |
| 2385 | def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2386 | (outs), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2387 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2388 | [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0), |
| 2389 | (implicit EFLAGS)]>, OpSize; |
| 2390 | def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2391 | (outs), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2392 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2393 | [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2394 | (implicit EFLAGS)]>; |
| 2395 | } // Defs = [EFLAGS] |
| 2396 | |
| 2397 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2398 | // Condition code ops, incl. set if equal/not equal/... |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2399 | let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2400 | def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2401 | let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2402 | def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2403 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2404 | let Uses = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2405 | def SETEr : I<0x94, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2406 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2407 | "sete\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2408 | [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2409 | TB; // GR8 = == |
| 2410 | def SETEm : I<0x94, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2411 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2412 | "sete\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2413 | [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2414 | TB; // [mem8] = == |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2415 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2416 | def SETNEr : I<0x95, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2417 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2418 | "setne\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2419 | [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2420 | TB; // GR8 = != |
| 2421 | def SETNEm : I<0x95, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2422 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2423 | "setne\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2424 | [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2425 | TB; // [mem8] = != |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2426 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2427 | def SETLr : I<0x9C, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2428 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2429 | "setl\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2430 | [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2431 | TB; // GR8 = < signed |
| 2432 | def SETLm : I<0x9C, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2433 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2434 | "setl\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2435 | [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2436 | TB; // [mem8] = < signed |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2437 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2438 | def SETGEr : I<0x9D, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2439 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2440 | "setge\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2441 | [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2442 | TB; // GR8 = >= signed |
| 2443 | def SETGEm : I<0x9D, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2444 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2445 | "setge\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2446 | [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2447 | TB; // [mem8] = >= signed |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2448 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2449 | def SETLEr : I<0x9E, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2450 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2451 | "setle\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2452 | [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2453 | TB; // GR8 = <= signed |
| 2454 | def SETLEm : I<0x9E, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2455 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2456 | "setle\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2457 | [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2458 | TB; // [mem8] = <= signed |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2459 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2460 | def SETGr : I<0x9F, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2461 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2462 | "setg\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2463 | [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2464 | TB; // GR8 = > signed |
| 2465 | def SETGm : I<0x9F, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2466 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2467 | "setg\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2468 | [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2469 | TB; // [mem8] = > signed |
| 2470 | |
| 2471 | def SETBr : I<0x92, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2472 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2473 | "setb\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2474 | [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2475 | TB; // GR8 = < unsign |
| 2476 | def SETBm : I<0x92, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2477 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2478 | "setb\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2479 | [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2480 | TB; // [mem8] = < unsign |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2481 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2482 | def SETAEr : I<0x93, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2483 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2484 | "setae\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2485 | [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2486 | TB; // GR8 = >= unsign |
| 2487 | def SETAEm : I<0x93, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2488 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2489 | "setae\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2490 | [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2491 | TB; // [mem8] = >= unsign |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2492 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2493 | def SETBEr : I<0x96, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2494 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2495 | "setbe\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2496 | [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2497 | TB; // GR8 = <= unsign |
| 2498 | def SETBEm : I<0x96, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2499 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2500 | "setbe\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2501 | [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2502 | TB; // [mem8] = <= unsign |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2503 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2504 | def SETAr : I<0x97, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2505 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2506 | "seta\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2507 | [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2508 | TB; // GR8 = > signed |
| 2509 | def SETAm : I<0x97, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2510 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2511 | "seta\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2512 | [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2513 | TB; // [mem8] = > signed |
| 2514 | |
| 2515 | def SETSr : I<0x98, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2516 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2517 | "sets\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2518 | [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2519 | TB; // GR8 = <sign bit> |
| 2520 | def SETSm : I<0x98, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2521 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2522 | "sets\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2523 | [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2524 | TB; // [mem8] = <sign bit> |
| 2525 | def SETNSr : I<0x99, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2526 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2527 | "setns\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2528 | [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2529 | TB; // GR8 = !<sign bit> |
| 2530 | def SETNSm : I<0x99, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2531 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2532 | "setns\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2533 | [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2534 | TB; // [mem8] = !<sign bit> |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2535 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2536 | def SETPr : I<0x9A, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2537 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2538 | "setp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2539 | [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2540 | TB; // GR8 = parity |
| 2541 | def SETPm : I<0x9A, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2542 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2543 | "setp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2544 | [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2545 | TB; // [mem8] = parity |
| 2546 | def SETNPr : I<0x9B, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2547 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2548 | "setnp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2549 | [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2550 | TB; // GR8 = not parity |
| 2551 | def SETNPm : I<0x9B, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2552 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2553 | "setnp\t$dst", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2554 | [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2555 | TB; // [mem8] = not parity |
Bill Wendling | 0c52d0a | 2008-12-02 00:07:05 +0000 | [diff] [blame] | 2556 | |
| 2557 | def SETOr : I<0x90, MRM0r, |
| 2558 | (outs GR8 :$dst), (ins), |
| 2559 | "seto\t$dst", |
| 2560 | [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>, |
| 2561 | TB; // GR8 = overflow |
| 2562 | def SETOm : I<0x90, MRM0m, |
| 2563 | (outs), (ins i8mem:$dst), |
| 2564 | "seto\t$dst", |
| 2565 | [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>, |
| 2566 | TB; // [mem8] = overflow |
| 2567 | def SETNOr : I<0x91, MRM0r, |
| 2568 | (outs GR8 :$dst), (ins), |
| 2569 | "setno\t$dst", |
| 2570 | [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>, |
| 2571 | TB; // GR8 = not overflow |
| 2572 | def SETNOm : I<0x91, MRM0m, |
| 2573 | (outs), (ins i8mem:$dst), |
| 2574 | "setno\t$dst", |
| 2575 | [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>, |
| 2576 | TB; // [mem8] = not overflow |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2577 | } // Uses = [EFLAGS] |
| 2578 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2579 | |
| 2580 | // Integer comparisons |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2581 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2582 | def CMP8rr : I<0x38, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2583 | (outs), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2584 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2585 | [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2586 | def CMP16rr : I<0x39, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2587 | (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2588 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2589 | [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2590 | def CMP32rr : I<0x39, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2591 | (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2592 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2593 | [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2594 | def CMP8mr : I<0x38, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2595 | (outs), (ins i8mem :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2596 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2597 | [(X86cmp (loadi8 addr:$src1), GR8:$src2), |
| 2598 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2599 | def CMP16mr : I<0x39, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2600 | (outs), (ins i16mem:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2601 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2602 | [(X86cmp (loadi16 addr:$src1), GR16:$src2), |
| 2603 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2604 | def CMP32mr : I<0x39, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2605 | (outs), (ins i32mem:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2606 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2607 | [(X86cmp (loadi32 addr:$src1), GR32:$src2), |
| 2608 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2609 | def CMP8rm : I<0x3A, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2610 | (outs), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2611 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2612 | [(X86cmp GR8:$src1, (loadi8 addr:$src2)), |
| 2613 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2614 | def CMP16rm : I<0x3B, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2615 | (outs), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2616 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2617 | [(X86cmp GR16:$src1, (loadi16 addr:$src2)), |
| 2618 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2619 | def CMP32rm : I<0x3B, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2620 | (outs), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2621 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2622 | [(X86cmp GR32:$src1, (loadi32 addr:$src2)), |
| 2623 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2624 | def CMP8ri : Ii8<0x80, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2625 | (outs), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2626 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2627 | [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2628 | def CMP16ri : Ii16<0x81, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2629 | (outs), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2630 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2631 | [(X86cmp GR16:$src1, imm:$src2), |
| 2632 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2633 | def CMP32ri : Ii32<0x81, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2634 | (outs), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2635 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2636 | [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2637 | def CMP8mi : Ii8 <0x80, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2638 | (outs), (ins i8mem :$src1, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2639 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2640 | [(X86cmp (loadi8 addr:$src1), imm:$src2), |
| 2641 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2642 | def CMP16mi : Ii16<0x81, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2643 | (outs), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2644 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2645 | [(X86cmp (loadi16 addr:$src1), imm:$src2), |
| 2646 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2647 | def CMP32mi : Ii32<0x81, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2648 | (outs), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2649 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2650 | [(X86cmp (loadi32 addr:$src1), imm:$src2), |
| 2651 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2652 | def CMP16ri8 : Ii8<0x83, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2653 | (outs), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2654 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2655 | [(X86cmp GR16:$src1, i16immSExt8:$src2), |
| 2656 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2657 | def CMP16mi8 : Ii8<0x83, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2658 | (outs), (ins i16mem:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2659 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2660 | [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2), |
| 2661 | (implicit EFLAGS)]>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2662 | def CMP32mi8 : Ii8<0x83, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2663 | (outs), (ins i32mem:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2664 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2665 | [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2), |
| 2666 | (implicit EFLAGS)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2667 | def CMP32ri8 : Ii8<0x83, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2668 | (outs), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2669 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 2670 | [(X86cmp GR32:$src1, i32immSExt8:$src2), |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2671 | (implicit EFLAGS)]>; |
| 2672 | } // Defs = [EFLAGS] |
| 2673 | |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 2674 | // Bit tests. |
| 2675 | // TODO: BT with immediate operands |
| 2676 | // TODO: BTC, BTR, and BTS |
| 2677 | let Defs = [EFLAGS] in { |
Dan Gohman | fc4eddb | 2009-01-13 20:32:45 +0000 | [diff] [blame^] | 2678 | def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 2679 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
| 2680 | [(X86bt GR16:$src1, GR16:$src2), |
Chris Lattner | 5a95cde | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 2681 | (implicit EFLAGS)]>, OpSize, TB; |
Dan Gohman | fc4eddb | 2009-01-13 20:32:45 +0000 | [diff] [blame^] | 2682 | def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 2683 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
| 2684 | [(X86bt GR32:$src1, GR32:$src2), |
Chris Lattner | 5a95cde | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 2685 | (implicit EFLAGS)]>, TB; |
| 2686 | def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2), |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 2687 | "bt{w}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | f8048c3 | 2008-12-25 01:27:10 +0000 | [diff] [blame] | 2688 | [(X86bt (loadi16 addr:$src1), GR16:$src2), |
Evan Cheng | 95a77fd | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 2689 | (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>; |
Chris Lattner | 5a95cde | 2008-12-25 01:32:49 +0000 | [diff] [blame] | 2690 | def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2), |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 2691 | "bt{l}\t{$src2, $src1|$src1, $src2}", |
Chris Lattner | f8048c3 | 2008-12-25 01:27:10 +0000 | [diff] [blame] | 2692 | [(X86bt (loadi32 addr:$src1), GR32:$src2), |
Evan Cheng | 95a77fd | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 2693 | (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>; |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 2694 | } // Defs = [EFLAGS] |
| 2695 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2696 | // Sign/Zero extenders |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2697 | // Use movsbl intead of movsbw; we don't care about the high 16 bits |
| 2698 | // of the register here. This has a smaller encoding and avoids a |
| 2699 | // partial-register update. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2700 | def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2701 | "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 2702 | [(set GR16:$dst, (sext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2703 | def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2704 | "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 2705 | [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2706 | def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2707 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2708 | [(set GR32:$dst, (sext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2709 | def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2710 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2711 | [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2712 | def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2713 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2714 | [(set GR32:$dst, (sext GR16:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2715 | def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2716 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2717 | [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB; |
| 2718 | |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2719 | // Use movzbl intead of movzbw; we don't care about the high 16 bits |
| 2720 | // of the register here. This has a smaller encoding and avoids a |
| 2721 | // partial-register update. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2722 | def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2723 | "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 2724 | [(set GR16:$dst, (zext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2725 | def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2726 | "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}", |
| 2727 | [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2728 | def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2729 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2730 | [(set GR32:$dst, (zext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2731 | def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2732 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2733 | [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2734 | def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2735 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2736 | [(set GR32:$dst, (zext GR16:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2737 | def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2738 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2739 | [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB; |
| 2740 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2741 | let neverHasSideEffects = 1 in { |
| 2742 | let Defs = [AX], Uses = [AL] in |
| 2743 | def CBW : I<0x98, RawFrm, (outs), (ins), |
| 2744 | "{cbtw|cbw}", []>, OpSize; // AX = signext(AL) |
| 2745 | let Defs = [EAX], Uses = [AX] in |
| 2746 | def CWDE : I<0x98, RawFrm, (outs), (ins), |
| 2747 | "{cwtl|cwde}", []>; // EAX = signext(AX) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2748 | |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2749 | let Defs = [AX,DX], Uses = [AX] in |
| 2750 | def CWD : I<0x99, RawFrm, (outs), (ins), |
| 2751 | "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX) |
| 2752 | let Defs = [EAX,EDX], Uses = [EAX] in |
| 2753 | def CDQ : I<0x99, RawFrm, (outs), (ins), |
| 2754 | "{cltd|cdq}", []>; // EDX:EAX = signext(EAX) |
| 2755 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2756 | |
| 2757 | //===----------------------------------------------------------------------===// |
| 2758 | // Alias Instructions |
| 2759 | //===----------------------------------------------------------------------===// |
| 2760 | |
| 2761 | // Alias instructions that map movr0 to xor. |
| 2762 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
Bill Wendling | ba5d5b0 | 2008-05-29 01:02:09 +0000 | [diff] [blame] | 2763 | let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2764 | def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2765 | "xor{b}\t$dst, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2766 | [(set GR8:$dst, 0)]>; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2767 | // Use xorl instead of xorw since we don't care about the high 16 bits, |
| 2768 | // it's smaller, and it avoids a partial-register update. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2769 | def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins), |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 2770 | "xor{l}\t${dst:subreg32}, ${dst:subreg32}", |
| 2771 | [(set GR16:$dst, 0)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2772 | def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2773 | "xor{l}\t$dst, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2774 | [(set GR32:$dst, 0)]>; |
Dan Gohman | 8aef09b | 2007-09-07 21:32:51 +0000 | [diff] [blame] | 2775 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2776 | |
| 2777 | // Basic operations on GR16 / GR32 subclasses GR16_ and GR32_ which contains only |
| 2778 | // those registers that have GR8 sub-registers (i.e. AX - DX, EAX - EDX). |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2779 | let neverHasSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2780 | def MOV16to16_ : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2781 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2782 | def MOV32to32_ : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2783 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2784 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2785 | def MOV16_rr : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2786 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2787 | def MOV32_rr : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2788 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2789 | } // neverHasSideEffects |
| 2790 | |
Dan Gohman | 5574cc7 | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2791 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2792 | def MOV16_rm : I<0x8B, MRMSrcMem, (outs GR16_:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2793 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2794 | def MOV32_rm : I<0x8B, MRMSrcMem, (outs GR32_:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2795 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e84e45 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 2796 | } |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2797 | let mayStore = 1, neverHasSideEffects = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2798 | def MOV16_mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2799 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2800 | def MOV32_mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2801 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Chris Lattner | c90ee9c | 2008-01-10 07:59:24 +0000 | [diff] [blame] | 2802 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2803 | |
| 2804 | //===----------------------------------------------------------------------===// |
| 2805 | // Thread Local Storage Instructions |
| 2806 | // |
| 2807 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2808 | let Uses = [EBX] in |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 2809 | def TLS_addr32 : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$sym), |
| 2810 | "leal\t${sym:mem}(,%ebx,1), $dst", |
| 2811 | [(set GR32:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2812 | |
| 2813 | let AddedComplexity = 10 in |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 2814 | def TLS_gs_rr : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2815 | "movl\t%gs:($src), $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2816 | [(set GR32:$dst, (load (add X86TLStp, GR32:$src)))]>; |
| 2817 | |
| 2818 | let AddedComplexity = 15 in |
Nicolas Geoffray | 8158079 | 2008-10-25 15:22:06 +0000 | [diff] [blame] | 2819 | def TLS_gs_ri : I<0x8B, Pseudo, (outs GR32:$dst), (ins i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2820 | "movl\t%gs:${src:mem}, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2821 | [(set GR32:$dst, |
Nicolas Geoffray | 8158079 | 2008-10-25 15:22:06 +0000 | [diff] [blame] | 2822 | (load (add X86TLStp, (X86Wrapper tglobaltlsaddr:$src))))]>, |
| 2823 | SegGS; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2824 | |
Nicolas Geoffray | 8158079 | 2008-10-25 15:22:06 +0000 | [diff] [blame] | 2825 | def TLS_tp : I<0x8B, Pseudo, (outs GR32:$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2826 | "movl\t%gs:0, $dst", |
Nicolas Geoffray | 8158079 | 2008-10-25 15:22:06 +0000 | [diff] [blame] | 2827 | [(set GR32:$dst, X86TLStp)]>, SegGS; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2828 | |
| 2829 | //===----------------------------------------------------------------------===// |
| 2830 | // DWARF Pseudo Instructions |
| 2831 | // |
| 2832 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2833 | def DWARF_LOC : I<0, Pseudo, (outs), |
| 2834 | (ins i32imm:$line, i32imm:$col, i32imm:$file), |
Dan Gohman | 77af4a8 | 2007-09-24 19:25:06 +0000 | [diff] [blame] | 2835 | ".loc\t${file:debug} ${line:debug} ${col:debug}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2836 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
| 2837 | (i32 imm:$file))]>; |
| 2838 | |
| 2839 | //===----------------------------------------------------------------------===// |
| 2840 | // EH Pseudo Instructions |
| 2841 | // |
| 2842 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 2843 | hasCtrlDep = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2844 | def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2845 | "ret\t#eh_return, addr: $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2846 | [(X86ehret GR32:$addr)]>; |
| 2847 | |
| 2848 | } |
| 2849 | |
| 2850 | //===----------------------------------------------------------------------===// |
Andrew Lenharth | e44f390 | 2008-02-21 06:45:13 +0000 | [diff] [blame] | 2851 | // Atomic support |
| 2852 | // |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 2853 | |
Evan Cheng | 3e17156 | 2008-04-19 01:20:30 +0000 | [diff] [blame] | 2854 | // Atomic swap. These are just normal xchg instructions. But since a memory |
| 2855 | // operand is referenced, the atomicity is ensured. |
Dan Gohman | a41a1c09 | 2008-08-06 15:52:50 +0000 | [diff] [blame] | 2856 | let Constraints = "$val = $dst" in { |
Evan Cheng | 3e17156 | 2008-04-19 01:20:30 +0000 | [diff] [blame] | 2857 | def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val), |
| 2858 | "xchg{l}\t{$val, $ptr|$ptr, $val}", |
| 2859 | [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>; |
| 2860 | def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val), |
| 2861 | "xchg{w}\t{$val, $ptr|$ptr, $val}", |
| 2862 | [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>, |
| 2863 | OpSize; |
| 2864 | def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val), |
| 2865 | "xchg{b}\t{$val, $ptr|$ptr, $val}", |
| 2866 | [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>; |
| 2867 | } |
| 2868 | |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2869 | // Atomic compare and swap. |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 2870 | let Defs = [EAX, EFLAGS], Uses = [EAX] in { |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2871 | def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap), |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2872 | "lock\n\tcmpxchg{l}\t{$swap, $ptr|$ptr, $swap}", |
Evan Cheng | 09fbdee | 2008-03-04 03:20:06 +0000 | [diff] [blame] | 2873 | [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 2874 | } |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2875 | let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in { |
Anton Korobeynikov | c406739 | 2008-07-22 16:22:48 +0000 | [diff] [blame] | 2876 | def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr), |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2877 | "lock\n\tcmpxchg8b\t$ptr", |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 2878 | [(X86cas8 addr:$ptr)]>, TB, LOCK; |
| 2879 | } |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 2880 | |
| 2881 | let Defs = [AX, EFLAGS], Uses = [AX] in { |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2882 | def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap), |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2883 | "lock\n\tcmpxchg{w}\t{$swap, $ptr|$ptr, $swap}", |
Evan Cheng | 09fbdee | 2008-03-04 03:20:06 +0000 | [diff] [blame] | 2884 | [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 2885 | } |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 2886 | let Defs = [AL, EFLAGS], Uses = [AL] in { |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2887 | def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap), |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2888 | "lock\n\tcmpxchg{b}\t{$swap, $ptr|$ptr, $swap}", |
Evan Cheng | 09fbdee | 2008-03-04 03:20:06 +0000 | [diff] [blame] | 2889 | [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 2890 | } |
| 2891 | |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2892 | // Atomic exchange and add |
| 2893 | let Constraints = "$val = $dst", Defs = [EFLAGS] in { |
| 2894 | def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val), |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2895 | "lock\n\txadd{l}\t{$val, $ptr|$ptr, $val}", |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 2896 | [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>, |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2897 | TB, LOCK; |
| 2898 | def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val), |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2899 | "lock\n\txadd{w}\t{$val, $ptr|$ptr, $val}", |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 2900 | [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>, |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2901 | TB, OpSize, LOCK; |
| 2902 | def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val), |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2903 | "lock\n\txadd{b}\t{$val, $ptr|$ptr, $val}", |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 2904 | [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>, |
Evan Cheng | d49dbb8 | 2008-04-18 20:55:36 +0000 | [diff] [blame] | 2905 | TB, LOCK; |
Andrew Lenharth | 7a5a4b2 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 2906 | } |
| 2907 | |
Mon P Wang | 6bde9ec | 2008-06-25 08:15:39 +0000 | [diff] [blame] | 2908 | // Atomic exchange, and, or, xor |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 2909 | let Constraints = "$val = $dst", Defs = [EFLAGS], |
| 2910 | usesCustomDAGSchedInserter = 1 in { |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 2911 | def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2912 | "#ATOMAND32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2913 | [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 2914 | def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2915 | "#ATOMOR32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2916 | [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 2917 | def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2918 | "#ATOMXOR32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2919 | [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>; |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 2920 | def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2921 | "#ATOMNAND32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2922 | [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 2923 | def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2924 | "#ATOMMIN32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2925 | [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 2926 | def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2927 | "#ATOMMAX32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2928 | [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 2929 | def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2930 | "#ATOMUMIN32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2931 | [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>; |
Dan Gohman | 8aeb61f | 2008-05-12 20:22:45 +0000 | [diff] [blame] | 2932 | def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2933 | "#ATOMUMAX32 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2934 | [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2935 | |
| 2936 | def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2937 | "#ATOMAND16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2938 | [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2939 | def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2940 | "#ATOMOR16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2941 | [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2942 | def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2943 | "#ATOMXOR16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2944 | [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2945 | def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2946 | "#ATOMNAND16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2947 | [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2948 | def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2949 | "#ATOMMIN16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2950 | [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2951 | def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2952 | "#ATOMMAX16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2953 | [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2954 | def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2955 | "#ATOMUMIN16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2956 | [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2957 | def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2958 | "#ATOMUMAX16 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2959 | [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2960 | |
| 2961 | def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2962 | "#ATOMAND8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2963 | [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2964 | def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2965 | "#ATOMOR8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2966 | [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2967 | def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2968 | "#ATOMXOR8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2969 | [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>; |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 2970 | def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2971 | "#ATOMNAND8 PSEUDO!", |
Dale Johannesen | bc18766 | 2008-08-28 02:44:49 +0000 | [diff] [blame] | 2972 | [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 2973 | } |
| 2974 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2975 | let Constraints = "$val1 = $dst1, $val2 = $dst2", |
| 2976 | Defs = [EFLAGS, EAX, EBX, ECX, EDX], |
| 2977 | Uses = [EAX, EBX, ECX, EDX], |
Dale Johannesen | 44eb537 | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 2978 | mayLoad = 1, mayStore = 1, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2979 | usesCustomDAGSchedInserter = 1 in { |
| 2980 | def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 2981 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2982 | "#ATOMAND6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2983 | def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 2984 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2985 | "#ATOMOR6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2986 | def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 2987 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2988 | "#ATOMXOR6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2989 | def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 2990 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2991 | "#ATOMNAND6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2992 | def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 2993 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2994 | "#ATOMADD6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 2995 | def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 2996 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 2997 | "#ATOMSUB6432 PSEUDO!", []>; |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 2998 | def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2), |
| 2999 | (ins i64mem:$ptr, GR32:$val1, GR32:$val2), |
Nick Lewycky | bfb9fd2 | 2008-12-07 03:49:52 +0000 | [diff] [blame] | 3000 | "#ATOMSWAP6432 PSEUDO!", []>; |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 3001 | } |
| 3002 | |
Andrew Lenharth | e44f390 | 2008-02-21 06:45:13 +0000 | [diff] [blame] | 3003 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3004 | // Non-Instruction Patterns |
| 3005 | //===----------------------------------------------------------------------===// |
| 3006 | |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 3007 | // ConstantPool GlobalAddress, ExternalSymbol, and JumpTable |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3008 | def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>; |
| 3009 | def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>; |
Nate Begeman | b5294897 | 2008-04-12 00:47:57 +0000 | [diff] [blame] | 3010 | def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3011 | def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>; |
| 3012 | def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>; |
| 3013 | |
| 3014 | def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)), |
| 3015 | (ADD32ri GR32:$src1, tconstpool:$src2)>; |
| 3016 | def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)), |
| 3017 | (ADD32ri GR32:$src1, tjumptable:$src2)>; |
| 3018 | def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)), |
| 3019 | (ADD32ri GR32:$src1, tglobaladdr:$src2)>; |
| 3020 | def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)), |
| 3021 | (ADD32ri GR32:$src1, texternalsym:$src2)>; |
| 3022 | |
| 3023 | def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst), |
| 3024 | (MOV32mi addr:$dst, tglobaladdr:$src)>; |
| 3025 | def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst), |
| 3026 | (MOV32mi addr:$dst, texternalsym:$src)>; |
| 3027 | |
| 3028 | // Calls |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 3029 | // tailcall stuff |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3030 | def : Pat<(X86tailcall GR32:$dst), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 3031 | (TAILCALL)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3032 | |
| 3033 | def : Pat<(X86tailcall (i32 tglobaladdr:$dst)), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 3034 | (TAILCALL)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3035 | def : Pat<(X86tailcall (i32 texternalsym:$dst)), |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 3036 | (TAILCALL)>; |
| 3037 | |
| 3038 | def : Pat<(X86tcret GR32:$dst, imm:$off), |
| 3039 | (TCRETURNri GR32:$dst, imm:$off)>; |
| 3040 | |
| 3041 | def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off), |
| 3042 | (TCRETURNdi texternalsym:$dst, imm:$off)>; |
| 3043 | |
| 3044 | def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off), |
| 3045 | (TCRETURNdi texternalsym:$dst, imm:$off)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3046 | |
| 3047 | def : Pat<(X86call (i32 tglobaladdr:$dst)), |
| 3048 | (CALLpcrel32 tglobaladdr:$dst)>; |
| 3049 | def : Pat<(X86call (i32 texternalsym:$dst)), |
| 3050 | (CALLpcrel32 texternalsym:$dst)>; |
| 3051 | |
| 3052 | // X86 specific add which produces a flag. |
| 3053 | def : Pat<(addc GR32:$src1, GR32:$src2), |
| 3054 | (ADD32rr GR32:$src1, GR32:$src2)>; |
| 3055 | def : Pat<(addc GR32:$src1, (load addr:$src2)), |
| 3056 | (ADD32rm GR32:$src1, addr:$src2)>; |
| 3057 | def : Pat<(addc GR32:$src1, imm:$src2), |
| 3058 | (ADD32ri GR32:$src1, imm:$src2)>; |
| 3059 | def : Pat<(addc GR32:$src1, i32immSExt8:$src2), |
| 3060 | (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3061 | |
| 3062 | def : Pat<(subc GR32:$src1, GR32:$src2), |
| 3063 | (SUB32rr GR32:$src1, GR32:$src2)>; |
| 3064 | def : Pat<(subc GR32:$src1, (load addr:$src2)), |
| 3065 | (SUB32rm GR32:$src1, addr:$src2)>; |
| 3066 | def : Pat<(subc GR32:$src1, imm:$src2), |
| 3067 | (SUB32ri GR32:$src1, imm:$src2)>; |
| 3068 | def : Pat<(subc GR32:$src1, i32immSExt8:$src2), |
| 3069 | (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3070 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3071 | // Comparisons. |
| 3072 | |
| 3073 | // TEST R,R is smaller than CMP R,0 |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 3074 | def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3075 | (TEST8rr GR8:$src1, GR8:$src1)>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 3076 | def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3077 | (TEST16rr GR16:$src1, GR16:$src1)>; |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 3078 | def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3079 | (TEST32rr GR32:$src1, GR32:$src1)>; |
| 3080 | |
Dan Gohman | 0a3c522 | 2009-01-07 01:00:24 +0000 | [diff] [blame] | 3081 | // Conditional moves with folded loads with operands swapped and conditions |
| 3082 | // inverted. |
| 3083 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS), |
| 3084 | (CMOVAE16rm GR16:$src2, addr:$src1)>; |
| 3085 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS), |
| 3086 | (CMOVAE32rm GR32:$src2, addr:$src1)>; |
| 3087 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS), |
| 3088 | (CMOVB16rm GR16:$src2, addr:$src1)>; |
| 3089 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS), |
| 3090 | (CMOVB32rm GR32:$src2, addr:$src1)>; |
| 3091 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS), |
| 3092 | (CMOVNE16rm GR16:$src2, addr:$src1)>; |
| 3093 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS), |
| 3094 | (CMOVNE32rm GR32:$src2, addr:$src1)>; |
| 3095 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS), |
| 3096 | (CMOVE16rm GR16:$src2, addr:$src1)>; |
| 3097 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS), |
| 3098 | (CMOVE32rm GR32:$src2, addr:$src1)>; |
| 3099 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS), |
| 3100 | (CMOVA16rm GR16:$src2, addr:$src1)>; |
| 3101 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS), |
| 3102 | (CMOVA32rm GR32:$src2, addr:$src1)>; |
| 3103 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS), |
| 3104 | (CMOVBE16rm GR16:$src2, addr:$src1)>; |
| 3105 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS), |
| 3106 | (CMOVBE32rm GR32:$src2, addr:$src1)>; |
| 3107 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS), |
| 3108 | (CMOVGE16rm GR16:$src2, addr:$src1)>; |
| 3109 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS), |
| 3110 | (CMOVGE32rm GR32:$src2, addr:$src1)>; |
| 3111 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS), |
| 3112 | (CMOVL16rm GR16:$src2, addr:$src1)>; |
| 3113 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS), |
| 3114 | (CMOVL32rm GR32:$src2, addr:$src1)>; |
| 3115 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS), |
| 3116 | (CMOVG16rm GR16:$src2, addr:$src1)>; |
| 3117 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS), |
| 3118 | (CMOVG32rm GR32:$src2, addr:$src1)>; |
| 3119 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS), |
| 3120 | (CMOVLE16rm GR16:$src2, addr:$src1)>; |
| 3121 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS), |
| 3122 | (CMOVLE32rm GR32:$src2, addr:$src1)>; |
| 3123 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS), |
| 3124 | (CMOVNP16rm GR16:$src2, addr:$src1)>; |
| 3125 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS), |
| 3126 | (CMOVNP32rm GR32:$src2, addr:$src1)>; |
| 3127 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS), |
| 3128 | (CMOVP16rm GR16:$src2, addr:$src1)>; |
| 3129 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS), |
| 3130 | (CMOVP32rm GR32:$src2, addr:$src1)>; |
| 3131 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS), |
| 3132 | (CMOVNS16rm GR16:$src2, addr:$src1)>; |
| 3133 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS), |
| 3134 | (CMOVNS32rm GR32:$src2, addr:$src1)>; |
| 3135 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS), |
| 3136 | (CMOVS16rm GR16:$src2, addr:$src1)>; |
| 3137 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS), |
| 3138 | (CMOVS32rm GR32:$src2, addr:$src1)>; |
| 3139 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS), |
| 3140 | (CMOVNO16rm GR16:$src2, addr:$src1)>; |
| 3141 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS), |
| 3142 | (CMOVNO32rm GR32:$src2, addr:$src1)>; |
| 3143 | def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS), |
| 3144 | (CMOVO16rm GR16:$src2, addr:$src1)>; |
| 3145 | def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS), |
| 3146 | (CMOVO32rm GR32:$src2, addr:$src1)>; |
| 3147 | |
Duncan Sands | 082524c | 2008-01-23 20:39:46 +0000 | [diff] [blame] | 3148 | // zextload bool -> zextload byte |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3149 | def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>; |
| 3150 | def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>; |
| 3151 | def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>; |
| 3152 | |
| 3153 | // extload bool -> extload byte |
| 3154 | def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>; |
Bill Wendling | ce1c5c1 | 2008-08-22 20:51:05 +0000 | [diff] [blame] | 3155 | def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>, |
| 3156 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3157 | def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>; |
Bill Wendling | ce1c5c1 | 2008-08-22 20:51:05 +0000 | [diff] [blame] | 3158 | def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>, |
| 3159 | Requires<[In32BitMode]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3160 | def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>; |
| 3161 | def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>; |
| 3162 | |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3163 | // anyext |
Bill Wendling | ce1c5c1 | 2008-08-22 20:51:05 +0000 | [diff] [blame] | 3164 | def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>, |
| 3165 | Requires<[In32BitMode]>; |
| 3166 | def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>, |
| 3167 | Requires<[In32BitMode]>; |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3168 | def : Pat<(i32 (anyext GR16:$src)), |
| 3169 | (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3170 | |
Evan Cheng | f2abee7 | 2007-12-13 00:43:27 +0000 | [diff] [blame] | 3171 | // (and (i32 load), 255) -> (zextload i8) |
Evan Cheng | 1e5e545 | 2008-09-29 17:26:18 +0000 | [diff] [blame] | 3172 | def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))), |
| 3173 | (MOVZX32rm8 addr:$src)>; |
| 3174 | def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))), |
| 3175 | (MOVZX32rm16 addr:$src)>; |
Evan Cheng | f2abee7 | 2007-12-13 00:43:27 +0000 | [diff] [blame] | 3176 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3177 | //===----------------------------------------------------------------------===// |
| 3178 | // Some peepholes |
| 3179 | //===----------------------------------------------------------------------===// |
| 3180 | |
Dan Gohman | 5a5e6e9 | 2008-10-17 01:33:43 +0000 | [diff] [blame] | 3181 | // Odd encoding trick: -128 fits into an 8-bit immediate field while |
| 3182 | // +128 doesn't, so in this special case use a sub instead of an add. |
| 3183 | def : Pat<(add GR16:$src1, 128), |
| 3184 | (SUB16ri8 GR16:$src1, -128)>; |
| 3185 | def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst), |
| 3186 | (SUB16mi8 addr:$dst, -128)>; |
| 3187 | def : Pat<(add GR32:$src1, 128), |
| 3188 | (SUB32ri8 GR32:$src1, -128)>; |
| 3189 | def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst), |
| 3190 | (SUB32mi8 addr:$dst, -128)>; |
| 3191 | |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3192 | // r & (2^16-1) ==> movz |
| 3193 | def : Pat<(and GR32:$src1, 0xffff), |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3194 | (MOVZX32rr16 (i16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit)))>; |
Dan Gohman | 5beb1ff | 2008-08-06 18:27:21 +0000 | [diff] [blame] | 3195 | // r & (2^8-1) ==> movz |
| 3196 | def : Pat<(and GR32:$src1, 0xff), |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3197 | (MOVZX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src1), |
| 3198 | x86_subreg_8bit)))>, |
Dan Gohman | 5beb1ff | 2008-08-06 18:27:21 +0000 | [diff] [blame] | 3199 | Requires<[In32BitMode]>; |
| 3200 | // r & (2^8-1) ==> movz |
| 3201 | def : Pat<(and GR16:$src1, 0xff), |
Dan Gohman | dd612bb | 2008-08-20 21:27:32 +0000 | [diff] [blame] | 3202 | (MOVZX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src1), |
| 3203 | x86_subreg_8bit)))>, |
| 3204 | Requires<[In32BitMode]>; |
| 3205 | |
| 3206 | // sext_inreg patterns |
| 3207 | def : Pat<(sext_inreg GR32:$src, i16), |
| 3208 | (MOVSX32rr16 (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)))>; |
| 3209 | def : Pat<(sext_inreg GR32:$src, i8), |
| 3210 | (MOVSX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src), |
| 3211 | x86_subreg_8bit)))>, |
| 3212 | Requires<[In32BitMode]>; |
| 3213 | def : Pat<(sext_inreg GR16:$src, i8), |
| 3214 | (MOVSX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src), |
| 3215 | x86_subreg_8bit)))>, |
| 3216 | Requires<[In32BitMode]>; |
| 3217 | |
| 3218 | // trunc patterns |
| 3219 | def : Pat<(i16 (trunc GR32:$src)), |
| 3220 | (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>; |
| 3221 | def : Pat<(i8 (trunc GR32:$src)), |
| 3222 | (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src), x86_subreg_8bit))>, |
| 3223 | Requires<[In32BitMode]>; |
| 3224 | def : Pat<(i8 (trunc GR16:$src)), |
| 3225 | (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src), x86_subreg_8bit))>, |
Dan Gohman | 5beb1ff | 2008-08-06 18:27:21 +0000 | [diff] [blame] | 3226 | Requires<[In32BitMode]>; |
Dan Gohman | 9203ab4 | 2008-07-30 18:09:17 +0000 | [diff] [blame] | 3227 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3228 | // (shl x, 1) ==> (add x, x) |
| 3229 | def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>; |
| 3230 | def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>; |
| 3231 | def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>; |
| 3232 | |
Evan Cheng | 76a64c7 | 2008-08-30 02:03:58 +0000 | [diff] [blame] | 3233 | // (shl x (and y, 31)) ==> (shl x, y) |
| 3234 | def : Pat<(shl GR8:$src1, (and CL:$amt, 31)), |
| 3235 | (SHL8rCL GR8:$src1)>; |
| 3236 | def : Pat<(shl GR16:$src1, (and CL:$amt, 31)), |
| 3237 | (SHL16rCL GR16:$src1)>; |
| 3238 | def : Pat<(shl GR32:$src1, (and CL:$amt, 31)), |
| 3239 | (SHL32rCL GR32:$src1)>; |
| 3240 | def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3241 | (SHL8mCL addr:$dst)>; |
| 3242 | def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3243 | (SHL16mCL addr:$dst)>; |
| 3244 | def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3245 | (SHL32mCL addr:$dst)>; |
| 3246 | |
| 3247 | def : Pat<(srl GR8:$src1, (and CL:$amt, 31)), |
| 3248 | (SHR8rCL GR8:$src1)>; |
| 3249 | def : Pat<(srl GR16:$src1, (and CL:$amt, 31)), |
| 3250 | (SHR16rCL GR16:$src1)>; |
| 3251 | def : Pat<(srl GR32:$src1, (and CL:$amt, 31)), |
| 3252 | (SHR32rCL GR32:$src1)>; |
| 3253 | def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3254 | (SHR8mCL addr:$dst)>; |
| 3255 | def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3256 | (SHR16mCL addr:$dst)>; |
| 3257 | def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3258 | (SHR32mCL addr:$dst)>; |
| 3259 | |
| 3260 | def : Pat<(sra GR8:$src1, (and CL:$amt, 31)), |
| 3261 | (SAR8rCL GR8:$src1)>; |
| 3262 | def : Pat<(sra GR16:$src1, (and CL:$amt, 31)), |
| 3263 | (SAR16rCL GR16:$src1)>; |
| 3264 | def : Pat<(sra GR32:$src1, (and CL:$amt, 31)), |
| 3265 | (SAR32rCL GR32:$src1)>; |
| 3266 | def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3267 | (SAR8mCL addr:$dst)>; |
| 3268 | def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3269 | (SAR16mCL addr:$dst)>; |
| 3270 | def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst), |
| 3271 | (SAR32mCL addr:$dst)>; |
| 3272 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3273 | // (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c) |
| 3274 | def : Pat<(or (srl GR32:$src1, CL:$amt), |
| 3275 | (shl GR32:$src2, (sub 32, CL:$amt))), |
| 3276 | (SHRD32rrCL GR32:$src1, GR32:$src2)>; |
| 3277 | |
| 3278 | def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt), |
| 3279 | (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst), |
| 3280 | (SHRD32mrCL addr:$dst, GR32:$src2)>; |
| 3281 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3282 | def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))), |
| 3283 | (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3284 | (SHRD32rrCL GR32:$src1, GR32:$src2)>; |
| 3285 | |
| 3286 | def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))), |
| 3287 | (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3288 | addr:$dst), |
| 3289 | (SHRD32mrCL addr:$dst, GR32:$src2)>; |
| 3290 | |
| 3291 | def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)), |
| 3292 | (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>; |
| 3293 | |
| 3294 | def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1), |
| 3295 | GR32:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3296 | (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>; |
| 3297 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3298 | // (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c) |
| 3299 | def : Pat<(or (shl GR32:$src1, CL:$amt), |
| 3300 | (srl GR32:$src2, (sub 32, CL:$amt))), |
| 3301 | (SHLD32rrCL GR32:$src1, GR32:$src2)>; |
| 3302 | |
| 3303 | def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt), |
| 3304 | (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst), |
| 3305 | (SHLD32mrCL addr:$dst, GR32:$src2)>; |
| 3306 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3307 | def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))), |
| 3308 | (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3309 | (SHLD32rrCL GR32:$src1, GR32:$src2)>; |
| 3310 | |
| 3311 | def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))), |
| 3312 | (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))), |
| 3313 | addr:$dst), |
| 3314 | (SHLD32mrCL addr:$dst, GR32:$src2)>; |
| 3315 | |
| 3316 | def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)), |
| 3317 | (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>; |
| 3318 | |
| 3319 | def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1), |
| 3320 | GR32:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3321 | (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>; |
| 3322 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3323 | // (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c) |
| 3324 | def : Pat<(or (srl GR16:$src1, CL:$amt), |
| 3325 | (shl GR16:$src2, (sub 16, CL:$amt))), |
| 3326 | (SHRD16rrCL GR16:$src1, GR16:$src2)>; |
| 3327 | |
| 3328 | def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt), |
| 3329 | (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst), |
| 3330 | (SHRD16mrCL addr:$dst, GR16:$src2)>; |
| 3331 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3332 | def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))), |
| 3333 | (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3334 | (SHRD16rrCL GR16:$src1, GR16:$src2)>; |
| 3335 | |
| 3336 | def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))), |
| 3337 | (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3338 | addr:$dst), |
| 3339 | (SHRD16mrCL addr:$dst, GR16:$src2)>; |
| 3340 | |
| 3341 | def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)), |
| 3342 | (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>; |
| 3343 | |
| 3344 | def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1), |
| 3345 | GR16:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3346 | (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>; |
| 3347 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3348 | // (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c) |
| 3349 | def : Pat<(or (shl GR16:$src1, CL:$amt), |
| 3350 | (srl GR16:$src2, (sub 16, CL:$amt))), |
| 3351 | (SHLD16rrCL GR16:$src1, GR16:$src2)>; |
| 3352 | |
| 3353 | def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt), |
| 3354 | (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst), |
| 3355 | (SHLD16mrCL addr:$dst, GR16:$src2)>; |
| 3356 | |
Dan Gohman | 921581d | 2008-10-17 01:23:35 +0000 | [diff] [blame] | 3357 | def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))), |
| 3358 | (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3359 | (SHLD16rrCL GR16:$src1, GR16:$src2)>; |
| 3360 | |
| 3361 | def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))), |
| 3362 | (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))), |
| 3363 | addr:$dst), |
| 3364 | (SHLD16mrCL addr:$dst, GR16:$src2)>; |
| 3365 | |
| 3366 | def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)), |
| 3367 | (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>; |
| 3368 | |
| 3369 | def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1), |
| 3370 | GR16:$src2, (i8 imm:$amt2)), addr:$dst), |
| 3371 | (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>; |
| 3372 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3373 | //===----------------------------------------------------------------------===// |
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 3374 | // Overflow Patterns |
| 3375 | //===----------------------------------------------------------------------===// |
| 3376 | |
| 3377 | // Register-Register Addition with Overflow |
| 3378 | def : Pat<(parallel (X86add_ovf GR8:$src1, GR8:$src2), |
| 3379 | (implicit EFLAGS)), |
| 3380 | (ADD8rr GR8:$src1, GR8:$src2)>; |
| 3381 | |
| 3382 | // Register-Register Addition with Overflow |
| 3383 | def : Pat<(parallel (X86add_ovf GR16:$src1, GR16:$src2), |
| 3384 | (implicit EFLAGS)), |
| 3385 | (ADD16rr GR16:$src1, GR16:$src2)>; |
| 3386 | def : Pat<(parallel (X86add_ovf GR32:$src1, GR32:$src2), |
| 3387 | (implicit EFLAGS)), |
| 3388 | (ADD32rr GR32:$src1, GR32:$src2)>; |
| 3389 | |
| 3390 | // Register-Memory Addition with Overflow |
| 3391 | def : Pat<(parallel (X86add_ovf GR8:$src1, (load addr:$src2)), |
| 3392 | (implicit EFLAGS)), |
| 3393 | (ADD8rm GR8:$src1, addr:$src2)>; |
| 3394 | def : Pat<(parallel (X86add_ovf GR16:$src1, (load addr:$src2)), |
| 3395 | (implicit EFLAGS)), |
| 3396 | (ADD16rm GR16:$src1, addr:$src2)>; |
| 3397 | def : Pat<(parallel (X86add_ovf GR32:$src1, (load addr:$src2)), |
| 3398 | (implicit EFLAGS)), |
| 3399 | (ADD32rm GR32:$src1, addr:$src2)>; |
| 3400 | |
| 3401 | // Register-Integer Addition with Overflow |
| 3402 | def : Pat<(parallel (X86add_ovf GR8:$src1, imm:$src2), |
| 3403 | (implicit EFLAGS)), |
| 3404 | (ADD8ri GR8:$src1, imm:$src2)>; |
| 3405 | |
| 3406 | // Register-Integer Addition with Overflow |
| 3407 | def : Pat<(parallel (X86add_ovf GR16:$src1, imm:$src2), |
| 3408 | (implicit EFLAGS)), |
| 3409 | (ADD16ri GR16:$src1, imm:$src2)>; |
| 3410 | def : Pat<(parallel (X86add_ovf GR32:$src1, imm:$src2), |
| 3411 | (implicit EFLAGS)), |
| 3412 | (ADD32ri GR32:$src1, imm:$src2)>; |
| 3413 | def : Pat<(parallel (X86add_ovf GR16:$src1, i16immSExt8:$src2), |
| 3414 | (implicit EFLAGS)), |
| 3415 | (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>; |
| 3416 | def : Pat<(parallel (X86add_ovf GR32:$src1, i32immSExt8:$src2), |
| 3417 | (implicit EFLAGS)), |
| 3418 | (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3419 | |
| 3420 | // Memory-Register Addition with Overflow |
| 3421 | def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR8:$src2), |
| 3422 | addr:$dst), |
| 3423 | (implicit EFLAGS)), |
| 3424 | (ADD8mr addr:$dst, GR8:$src2)>; |
| 3425 | def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR16:$src2), |
| 3426 | addr:$dst), |
| 3427 | (implicit EFLAGS)), |
| 3428 | (ADD16mr addr:$dst, GR16:$src2)>; |
| 3429 | def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR32:$src2), |
| 3430 | addr:$dst), |
| 3431 | (implicit EFLAGS)), |
| 3432 | (ADD32mr addr:$dst, GR32:$src2)>; |
| 3433 | def : Pat<(parallel (store (X86add_ovf (loadi8 addr:$dst), imm:$src2), |
| 3434 | addr:$dst), |
| 3435 | (implicit EFLAGS)), |
| 3436 | (ADD8mi addr:$dst, imm:$src2)>; |
| 3437 | def : Pat<(parallel (store (X86add_ovf (loadi16 addr:$dst), imm:$src2), |
| 3438 | addr:$dst), |
| 3439 | (implicit EFLAGS)), |
| 3440 | (ADD16mi addr:$dst, imm:$src2)>; |
| 3441 | def : Pat<(parallel (store (X86add_ovf (loadi32 addr:$dst), imm:$src2), |
| 3442 | addr:$dst), |
| 3443 | (implicit EFLAGS)), |
| 3444 | (ADD32mi addr:$dst, imm:$src2)>; |
| 3445 | def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i16immSExt8:$src2), |
| 3446 | addr:$dst), |
| 3447 | (implicit EFLAGS)), |
| 3448 | (ADD16mi8 addr:$dst, i16immSExt8:$src2)>; |
| 3449 | def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i32immSExt8:$src2), |
| 3450 | addr:$dst), |
| 3451 | (implicit EFLAGS)), |
| 3452 | (ADD32mi8 addr:$dst, i32immSExt8:$src2)>; |
| 3453 | |
| 3454 | // Register-Register Subtraction with Overflow |
| 3455 | def : Pat<(parallel (X86sub_ovf GR8:$src1, GR8:$src2), |
| 3456 | (implicit EFLAGS)), |
| 3457 | (SUB8rr GR8:$src1, GR8:$src2)>; |
| 3458 | def : Pat<(parallel (X86sub_ovf GR16:$src1, GR16:$src2), |
| 3459 | (implicit EFLAGS)), |
| 3460 | (SUB16rr GR16:$src1, GR16:$src2)>; |
| 3461 | def : Pat<(parallel (X86sub_ovf GR32:$src1, GR32:$src2), |
| 3462 | (implicit EFLAGS)), |
| 3463 | (SUB32rr GR32:$src1, GR32:$src2)>; |
| 3464 | |
| 3465 | // Register-Memory Subtraction with Overflow |
| 3466 | def : Pat<(parallel (X86sub_ovf GR8:$src1, (load addr:$src2)), |
| 3467 | (implicit EFLAGS)), |
| 3468 | (SUB8rm GR8:$src1, addr:$src2)>; |
| 3469 | def : Pat<(parallel (X86sub_ovf GR16:$src1, (load addr:$src2)), |
| 3470 | (implicit EFLAGS)), |
| 3471 | (SUB16rm GR16:$src1, addr:$src2)>; |
| 3472 | def : Pat<(parallel (X86sub_ovf GR32:$src1, (load addr:$src2)), |
| 3473 | (implicit EFLAGS)), |
| 3474 | (SUB32rm GR32:$src1, addr:$src2)>; |
| 3475 | |
| 3476 | // Register-Integer Subtraction with Overflow |
| 3477 | def : Pat<(parallel (X86sub_ovf GR8:$src1, imm:$src2), |
| 3478 | (implicit EFLAGS)), |
| 3479 | (SUB8ri GR8:$src1, imm:$src2)>; |
| 3480 | def : Pat<(parallel (X86sub_ovf GR16:$src1, imm:$src2), |
| 3481 | (implicit EFLAGS)), |
| 3482 | (SUB16ri GR16:$src1, imm:$src2)>; |
| 3483 | def : Pat<(parallel (X86sub_ovf GR32:$src1, imm:$src2), |
| 3484 | (implicit EFLAGS)), |
| 3485 | (SUB32ri GR32:$src1, imm:$src2)>; |
| 3486 | def : Pat<(parallel (X86sub_ovf GR16:$src1, i16immSExt8:$src2), |
| 3487 | (implicit EFLAGS)), |
| 3488 | (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>; |
| 3489 | def : Pat<(parallel (X86sub_ovf GR32:$src1, i32immSExt8:$src2), |
| 3490 | (implicit EFLAGS)), |
| 3491 | (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3492 | |
| 3493 | // Memory-Register Subtraction with Overflow |
| 3494 | def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR8:$src2), |
| 3495 | addr:$dst), |
| 3496 | (implicit EFLAGS)), |
| 3497 | (SUB8mr addr:$dst, GR8:$src2)>; |
| 3498 | def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR16:$src2), |
| 3499 | addr:$dst), |
| 3500 | (implicit EFLAGS)), |
| 3501 | (SUB16mr addr:$dst, GR16:$src2)>; |
| 3502 | def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR32:$src2), |
| 3503 | addr:$dst), |
| 3504 | (implicit EFLAGS)), |
| 3505 | (SUB32mr addr:$dst, GR32:$src2)>; |
| 3506 | |
| 3507 | // Memory-Integer Subtraction with Overflow |
| 3508 | def : Pat<(parallel (store (X86sub_ovf (loadi8 addr:$dst), imm:$src2), |
| 3509 | addr:$dst), |
| 3510 | (implicit EFLAGS)), |
| 3511 | (SUB8mi addr:$dst, imm:$src2)>; |
| 3512 | def : Pat<(parallel (store (X86sub_ovf (loadi16 addr:$dst), imm:$src2), |
| 3513 | addr:$dst), |
| 3514 | (implicit EFLAGS)), |
| 3515 | (SUB16mi addr:$dst, imm:$src2)>; |
| 3516 | def : Pat<(parallel (store (X86sub_ovf (loadi32 addr:$dst), imm:$src2), |
| 3517 | addr:$dst), |
| 3518 | (implicit EFLAGS)), |
| 3519 | (SUB32mi addr:$dst, imm:$src2)>; |
| 3520 | def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i16immSExt8:$src2), |
| 3521 | addr:$dst), |
| 3522 | (implicit EFLAGS)), |
| 3523 | (SUB16mi8 addr:$dst, i16immSExt8:$src2)>; |
| 3524 | def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i32immSExt8:$src2), |
| 3525 | addr:$dst), |
| 3526 | (implicit EFLAGS)), |
| 3527 | (SUB32mi8 addr:$dst, i32immSExt8:$src2)>; |
| 3528 | |
| 3529 | |
| 3530 | // Register-Register Signed Integer Multiply with Overflow |
| 3531 | def : Pat<(parallel (X86smul_ovf GR16:$src1, GR16:$src2), |
| 3532 | (implicit EFLAGS)), |
| 3533 | (IMUL16rr GR16:$src1, GR16:$src2)>; |
| 3534 | def : Pat<(parallel (X86smul_ovf GR32:$src1, GR32:$src2), |
| 3535 | (implicit EFLAGS)), |
| 3536 | (IMUL32rr GR32:$src1, GR32:$src2)>; |
| 3537 | |
| 3538 | // Register-Memory Signed Integer Multiply with Overflow |
| 3539 | def : Pat<(parallel (X86smul_ovf GR16:$src1, (load addr:$src2)), |
| 3540 | (implicit EFLAGS)), |
| 3541 | (IMUL16rm GR16:$src1, addr:$src2)>; |
| 3542 | def : Pat<(parallel (X86smul_ovf GR32:$src1, (load addr:$src2)), |
| 3543 | (implicit EFLAGS)), |
| 3544 | (IMUL32rm GR32:$src1, addr:$src2)>; |
| 3545 | |
| 3546 | // Register-Integer Signed Integer Multiply with Overflow |
| 3547 | def : Pat<(parallel (X86smul_ovf GR16:$src1, imm:$src2), |
| 3548 | (implicit EFLAGS)), |
| 3549 | (IMUL16rri GR16:$src1, imm:$src2)>; |
| 3550 | def : Pat<(parallel (X86smul_ovf GR32:$src1, imm:$src2), |
| 3551 | (implicit EFLAGS)), |
| 3552 | (IMUL32rri GR32:$src1, imm:$src2)>; |
| 3553 | def : Pat<(parallel (X86smul_ovf GR16:$src1, i16immSExt8:$src2), |
| 3554 | (implicit EFLAGS)), |
| 3555 | (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>; |
| 3556 | def : Pat<(parallel (X86smul_ovf GR32:$src1, i32immSExt8:$src2), |
| 3557 | (implicit EFLAGS)), |
| 3558 | (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3559 | |
| 3560 | // Memory-Integer Signed Integer Multiply with Overflow |
| 3561 | def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2), |
| 3562 | (implicit EFLAGS)), |
| 3563 | (IMUL16rmi addr:$src1, imm:$src2)>; |
| 3564 | def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2), |
| 3565 | (implicit EFLAGS)), |
| 3566 | (IMUL32rmi addr:$src1, imm:$src2)>; |
| 3567 | def : Pat<(parallel (X86smul_ovf (load addr:$src1), i16immSExt8:$src2), |
| 3568 | (implicit EFLAGS)), |
| 3569 | (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>; |
| 3570 | def : Pat<(parallel (X86smul_ovf (load addr:$src1), i32immSExt8:$src2), |
| 3571 | (implicit EFLAGS)), |
| 3572 | (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>; |
| 3573 | |
| 3574 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3575 | // Floating Point Stack Support |
| 3576 | //===----------------------------------------------------------------------===// |
| 3577 | |
| 3578 | include "X86InstrFPStack.td" |
| 3579 | |
| 3580 | //===----------------------------------------------------------------------===// |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 3581 | // X86-64 Support |
| 3582 | //===----------------------------------------------------------------------===// |
| 3583 | |
Chris Lattner | 2de8d2b | 2008-01-10 05:50:42 +0000 | [diff] [blame] | 3584 | include "X86Instr64bit.td" |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 3585 | |
| 3586 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3587 | // XMM Floating point support (requires SSE / SSE2) |
| 3588 | //===----------------------------------------------------------------------===// |
| 3589 | |
| 3590 | include "X86InstrSSE.td" |
Evan Cheng | 5e4d1e7 | 2008-04-25 18:19:54 +0000 | [diff] [blame] | 3591 | |
| 3592 | //===----------------------------------------------------------------------===// |
| 3593 | // MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2) |
| 3594 | //===----------------------------------------------------------------------===// |
| 3595 | |
| 3596 | include "X86InstrMMX.td" |