blob: a1673934384cdfcce63f8882dc00a74f5364a3d2 [file] [log] [blame]
Andrei Popescu31002712010-02-23 13:46:05 +00001// Copyright (c) 1994-2006 Sun Microsystems Inc.
2// All Rights Reserved.
3//
4// Redistribution and use in source and binary forms, with or without
5// modification, are permitted provided that the following conditions are
6// met:
7//
8// - Redistributions of source code must retain the above copyright notice,
9// this list of conditions and the following disclaimer.
10//
11// - Redistribution in binary form must reproduce the above copyright
12// notice, this list of conditions and the following disclaimer in the
13// documentation and/or other materials provided with the distribution.
14//
15// - Neither the name of Sun Microsystems or the names of contributors may
16// be used to endorse or promote products derived from this software without
17// specific prior written permission.
18//
19// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
20// IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
21// THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22// PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
23// CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
24// EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
25// PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
26// PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
27// LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
28// NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
29// SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30
31// The original source code covered by the above license above has been
32// modified significantly by Google Inc.
Ben Murdoch257744e2011-11-30 15:57:28 +000033// Copyright 2011 the V8 project authors. All rights reserved.
Andrei Popescu31002712010-02-23 13:46:05 +000034
35
36#ifndef V8_MIPS_ASSEMBLER_MIPS_H_
37#define V8_MIPS_ASSEMBLER_MIPS_H_
38
39#include <stdio.h>
40#include "assembler.h"
41#include "constants-mips.h"
42#include "serialize.h"
43
Andrei Popescu31002712010-02-23 13:46:05 +000044namespace v8 {
45namespace internal {
46
47// CPU Registers.
48//
49// 1) We would prefer to use an enum, but enum values are assignment-
50// compatible with int, which has caused code-generation bugs.
51//
52// 2) We would prefer to use a class instead of a struct but we don't like
53// the register initialization to depend on the particular initialization
54// order (which appears to be different on OS X, Linux, and Windows for the
55// installed versions of C++ we tried). Using a struct permits C-style
56// "initialization". Also, the Register objects cannot be const as this
57// forces initialization stubs in MSVC, making us dependent on initialization
58// order.
59//
60// 3) By not using an enum, we are possibly preventing the compiler from
61// doing certain constant folds, which may significantly reduce the
62// code generated for some assembly instructions (because they boil down
63// to a few constants). If this is a problem, we could change the code
64// such that we use an enum in optimized mode, and the struct in debug
65// mode. This way we get the compile-time error checking in debug mode
66// and best performance in optimized code.
67
68
69// -----------------------------------------------------------------------------
Ben Murdoch257744e2011-11-30 15:57:28 +000070// Implementation of Register and FPURegister.
Andrei Popescu31002712010-02-23 13:46:05 +000071
72// Core register.
73struct Register {
Steve Block44f0eee2011-05-26 01:26:41 +010074 static const int kNumRegisters = v8::internal::kNumRegisters;
Ben Murdoch257744e2011-11-30 15:57:28 +000075 static const int kNumAllocatableRegisters = 14; // v0 through t7.
76 static const int kSizeInBytes = 4;
Steve Block44f0eee2011-05-26 01:26:41 +010077
78 static int ToAllocationIndex(Register reg) {
79 return reg.code() - 2; // zero_reg and 'at' are skipped.
80 }
81
82 static Register FromAllocationIndex(int index) {
83 ASSERT(index >= 0 && index < kNumAllocatableRegisters);
84 return from_code(index + 2); // zero_reg and 'at' are skipped.
85 }
86
87 static const char* AllocationIndexToString(int index) {
88 ASSERT(index >= 0 && index < kNumAllocatableRegisters);
89 const char* const names[] = {
90 "v0",
91 "v1",
92 "a0",
93 "a1",
94 "a2",
95 "a3",
96 "t0",
97 "t1",
98 "t2",
99 "t3",
100 "t4",
101 "t5",
102 "t6",
103 "t7",
104 };
105 return names[index];
106 }
107
108 static Register from_code(int code) {
109 Register r = { code };
110 return r;
111 }
112
Kristian Monsen0d5e1162010-09-30 15:31:59 +0100113 bool is_valid() const { return 0 <= code_ && code_ < kNumRegisters; }
114 bool is(Register reg) const { return code_ == reg.code_; }
115 int code() const {
Andrei Popescu31002712010-02-23 13:46:05 +0000116 ASSERT(is_valid());
117 return code_;
118 }
Kristian Monsen0d5e1162010-09-30 15:31:59 +0100119 int bit() const {
Andrei Popescu31002712010-02-23 13:46:05 +0000120 ASSERT(is_valid());
121 return 1 << code_;
122 }
123
124 // Unfortunately we can't make this private in a struct.
125 int code_;
126};
127
Steve Block44f0eee2011-05-26 01:26:41 +0100128const Register no_reg = { -1 };
Andrei Popescu31002712010-02-23 13:46:05 +0000129
Steve Block44f0eee2011-05-26 01:26:41 +0100130const Register zero_reg = { 0 };
131const Register at = { 1 };
132const Register v0 = { 2 };
133const Register v1 = { 3 };
134const Register a0 = { 4 };
135const Register a1 = { 5 };
136const Register a2 = { 6 };
137const Register a3 = { 7 };
138const Register t0 = { 8 };
139const Register t1 = { 9 };
140const Register t2 = { 10 };
141const Register t3 = { 11 };
142const Register t4 = { 12 };
143const Register t5 = { 13 };
144const Register t6 = { 14 };
145const Register t7 = { 15 };
146const Register s0 = { 16 };
147const Register s1 = { 17 };
148const Register s2 = { 18 };
149const Register s3 = { 19 };
150const Register s4 = { 20 };
151const Register s5 = { 21 };
152const Register s6 = { 22 };
153const Register s7 = { 23 };
154const Register t8 = { 24 };
155const Register t9 = { 25 };
156const Register k0 = { 26 };
157const Register k1 = { 27 };
158const Register gp = { 28 };
159const Register sp = { 29 };
160const Register s8_fp = { 30 };
161const Register ra = { 31 };
162
Andrei Popescu31002712010-02-23 13:46:05 +0000163
164int ToNumber(Register reg);
165
166Register ToRegister(int num);
167
168// Coprocessor register.
169struct FPURegister {
Steve Block44f0eee2011-05-26 01:26:41 +0100170 static const int kNumRegisters = v8::internal::kNumFPURegisters;
171 // f0 has been excluded from allocation. This is following ia32
172 // where xmm0 is excluded.
173 static const int kNumAllocatableRegisters = 15;
174
175 static int ToAllocationIndex(FPURegister reg) {
176 ASSERT(reg.code() != 0);
177 ASSERT(reg.code() % 2 == 0);
178 return (reg.code() / 2) - 1;
179 }
180
181 static FPURegister FromAllocationIndex(int index) {
182 ASSERT(index >= 0 && index < kNumAllocatableRegisters);
183 return from_code((index + 1) * 2);
184 }
185
186 static const char* AllocationIndexToString(int index) {
187 ASSERT(index >= 0 && index < kNumAllocatableRegisters);
188 const char* const names[] = {
189 "f2",
190 "f4",
191 "f6",
192 "f8",
193 "f10",
194 "f12",
195 "f14",
196 "f16",
197 "f18",
198 "f20",
199 "f22",
200 "f24",
201 "f26",
202 "f28",
203 "f30"
204 };
205 return names[index];
206 }
207
208 static FPURegister from_code(int code) {
209 FPURegister r = { code };
210 return r;
211 }
212
213 bool is_valid() const { return 0 <= code_ && code_ < kNumFPURegisters ; }
Kristian Monsen0d5e1162010-09-30 15:31:59 +0100214 bool is(FPURegister creg) const { return code_ == creg.code_; }
215 int code() const {
Andrei Popescu31002712010-02-23 13:46:05 +0000216 ASSERT(is_valid());
217 return code_;
218 }
Kristian Monsen0d5e1162010-09-30 15:31:59 +0100219 int bit() const {
Andrei Popescu31002712010-02-23 13:46:05 +0000220 ASSERT(is_valid());
221 return 1 << code_;
222 }
Steve Block44f0eee2011-05-26 01:26:41 +0100223 void setcode(int f) {
224 code_ = f;
225 ASSERT(is_valid());
226 }
Andrei Popescu31002712010-02-23 13:46:05 +0000227 // Unfortunately we can't make this private in a struct.
228 int code_;
229};
230
Steve Block44f0eee2011-05-26 01:26:41 +0100231typedef FPURegister DoubleRegister;
Andrei Popescu31002712010-02-23 13:46:05 +0000232
Steve Block44f0eee2011-05-26 01:26:41 +0100233const FPURegister no_creg = { -1 };
Andrei Popescu31002712010-02-23 13:46:05 +0000234
Steve Block44f0eee2011-05-26 01:26:41 +0100235const FPURegister f0 = { 0 }; // Return value in hard float mode.
236const FPURegister f1 = { 1 };
237const FPURegister f2 = { 2 };
238const FPURegister f3 = { 3 };
239const FPURegister f4 = { 4 };
240const FPURegister f5 = { 5 };
241const FPURegister f6 = { 6 };
242const FPURegister f7 = { 7 };
243const FPURegister f8 = { 8 };
244const FPURegister f9 = { 9 };
245const FPURegister f10 = { 10 };
246const FPURegister f11 = { 11 };
247const FPURegister f12 = { 12 }; // Arg 0 in hard float mode.
248const FPURegister f13 = { 13 };
249const FPURegister f14 = { 14 }; // Arg 1 in hard float mode.
250const FPURegister f15 = { 15 };
251const FPURegister f16 = { 16 };
252const FPURegister f17 = { 17 };
253const FPURegister f18 = { 18 };
254const FPURegister f19 = { 19 };
255const FPURegister f20 = { 20 };
256const FPURegister f21 = { 21 };
257const FPURegister f22 = { 22 };
258const FPURegister f23 = { 23 };
259const FPURegister f24 = { 24 };
260const FPURegister f25 = { 25 };
261const FPURegister f26 = { 26 };
262const FPURegister f27 = { 27 };
263const FPURegister f28 = { 28 };
264const FPURegister f29 = { 29 };
265const FPURegister f30 = { 30 };
266const FPURegister f31 = { 31 };
Andrei Popescu31002712010-02-23 13:46:05 +0000267
Steve Block44f0eee2011-05-26 01:26:41 +0100268// FPU (coprocessor 1) control registers.
269// Currently only FCSR (#31) is implemented.
270struct FPUControlRegister {
Steve Block44f0eee2011-05-26 01:26:41 +0100271 bool is_valid() const { return code_ == kFCSRRegister; }
272 bool is(FPUControlRegister creg) const { return code_ == creg.code_; }
273 int code() const {
274 ASSERT(is_valid());
275 return code_;
276 }
277 int bit() const {
278 ASSERT(is_valid());
279 return 1 << code_;
280 }
281 void setcode(int f) {
282 code_ = f;
283 ASSERT(is_valid());
284 }
285 // Unfortunately we can't make this private in a struct.
286 int code_;
Andrei Popescu31002712010-02-23 13:46:05 +0000287};
288
Ben Murdoch257744e2011-11-30 15:57:28 +0000289const FPUControlRegister no_fpucreg = { kInvalidFPUControlRegister };
Steve Block44f0eee2011-05-26 01:26:41 +0100290const FPUControlRegister FCSR = { kFCSRRegister };
Andrei Popescu31002712010-02-23 13:46:05 +0000291
292
293// -----------------------------------------------------------------------------
294// Machine instruction Operands.
295
296// Class Operand represents a shifter operand in data processing instructions.
297class Operand BASE_EMBEDDED {
298 public:
299 // Immediate.
300 INLINE(explicit Operand(int32_t immediate,
301 RelocInfo::Mode rmode = RelocInfo::NONE));
302 INLINE(explicit Operand(const ExternalReference& f));
303 INLINE(explicit Operand(const char* s));
304 INLINE(explicit Operand(Object** opp));
305 INLINE(explicit Operand(Context** cpp));
306 explicit Operand(Handle<Object> handle);
307 INLINE(explicit Operand(Smi* value));
308
309 // Register.
310 INLINE(explicit Operand(Register rm));
311
312 // Return true if this is a register operand.
313 INLINE(bool is_reg() const);
314
315 Register rm() const { return rm_; }
316
317 private:
318 Register rm_;
Ben Murdoch257744e2011-11-30 15:57:28 +0000319 int32_t imm32_; // Valid if rm_ == no_reg.
Andrei Popescu31002712010-02-23 13:46:05 +0000320 RelocInfo::Mode rmode_;
321
322 friend class Assembler;
323 friend class MacroAssembler;
324};
325
326
327// On MIPS we have only one adressing mode with base_reg + offset.
328// Class MemOperand represents a memory operand in load and store instructions.
329class MemOperand : public Operand {
330 public:
331
Steve Block44f0eee2011-05-26 01:26:41 +0100332 explicit MemOperand(Register rn, int32_t offset = 0);
Andrei Popescu31002712010-02-23 13:46:05 +0000333
334 private:
Steve Block44f0eee2011-05-26 01:26:41 +0100335 int32_t offset_;
Andrei Popescu31002712010-02-23 13:46:05 +0000336
337 friend class Assembler;
338};
339
340
Steve Block44f0eee2011-05-26 01:26:41 +0100341// CpuFeatures keeps track of which features are supported by the target CPU.
342// Supported features must be enabled by a Scope before use.
Ben Murdoch257744e2011-11-30 15:57:28 +0000343class CpuFeatures : public AllStatic {
Steve Block44f0eee2011-05-26 01:26:41 +0100344 public:
345 // Detect features of the target CPU. Set safe defaults if the serializer
346 // is enabled (snapshots must be portable).
Ben Murdoch257744e2011-11-30 15:57:28 +0000347 static void Probe();
Steve Block44f0eee2011-05-26 01:26:41 +0100348
349 // Check whether a feature is supported by the target CPU.
Ben Murdoch257744e2011-11-30 15:57:28 +0000350 static bool IsSupported(CpuFeature f) {
351 ASSERT(initialized_);
Steve Block44f0eee2011-05-26 01:26:41 +0100352 if (f == FPU && !FLAG_enable_fpu) return false;
353 return (supported_ & (1u << f)) != 0;
354 }
355
Ben Murdoch257744e2011-11-30 15:57:28 +0000356
357#ifdef DEBUG
Steve Block44f0eee2011-05-26 01:26:41 +0100358 // Check whether a feature is currently enabled.
Ben Murdoch257744e2011-11-30 15:57:28 +0000359 static bool IsEnabled(CpuFeature f) {
360 ASSERT(initialized_);
361 Isolate* isolate = Isolate::UncheckedCurrent();
362 if (isolate == NULL) {
363 // When no isolate is available, work as if we're running in
364 // release mode.
365 return IsSupported(f);
366 }
367 unsigned enabled = static_cast<unsigned>(isolate->enabled_cpu_features());
368 return (enabled & (1u << f)) != 0;
Steve Block44f0eee2011-05-26 01:26:41 +0100369 }
Ben Murdoch257744e2011-11-30 15:57:28 +0000370#endif
Steve Block44f0eee2011-05-26 01:26:41 +0100371
372 // Enable a specified feature within a scope.
373 class Scope BASE_EMBEDDED {
374#ifdef DEBUG
375 public:
Ben Murdoch257744e2011-11-30 15:57:28 +0000376 explicit Scope(CpuFeature f) {
377 unsigned mask = 1u << f;
378 ASSERT(CpuFeatures::IsSupported(f));
Steve Block44f0eee2011-05-26 01:26:41 +0100379 ASSERT(!Serializer::enabled() ||
Ben Murdoch257744e2011-11-30 15:57:28 +0000380 (CpuFeatures::found_by_runtime_probing_ & mask) == 0);
381 isolate_ = Isolate::UncheckedCurrent();
382 old_enabled_ = 0;
383 if (isolate_ != NULL) {
384 old_enabled_ = static_cast<unsigned>(isolate_->enabled_cpu_features());
385 isolate_->set_enabled_cpu_features(old_enabled_ | mask);
386 }
Steve Block44f0eee2011-05-26 01:26:41 +0100387 }
388 ~Scope() {
Ben Murdoch257744e2011-11-30 15:57:28 +0000389 ASSERT_EQ(Isolate::UncheckedCurrent(), isolate_);
390 if (isolate_ != NULL) {
391 isolate_->set_enabled_cpu_features(old_enabled_);
392 }
393 }
Steve Block44f0eee2011-05-26 01:26:41 +0100394 private:
Steve Block44f0eee2011-05-26 01:26:41 +0100395 Isolate* isolate_;
Ben Murdoch257744e2011-11-30 15:57:28 +0000396 unsigned old_enabled_;
Steve Block44f0eee2011-05-26 01:26:41 +0100397#else
398 public:
399 explicit Scope(CpuFeature f) {}
400#endif
401 };
402
Ben Murdoch257744e2011-11-30 15:57:28 +0000403 class TryForceFeatureScope BASE_EMBEDDED {
404 public:
405 explicit TryForceFeatureScope(CpuFeature f)
406 : old_supported_(CpuFeatures::supported_) {
407 if (CanForce()) {
408 CpuFeatures::supported_ |= (1u << f);
409 }
410 }
411
412 ~TryForceFeatureScope() {
413 if (CanForce()) {
414 CpuFeatures::supported_ = old_supported_;
415 }
416 }
417
418 private:
419 static bool CanForce() {
420 // It's only safe to temporarily force support of CPU features
421 // when there's only a single isolate, which is guaranteed when
422 // the serializer is enabled.
423 return Serializer::enabled();
424 }
425
426 const unsigned old_supported_;
427 };
428
Steve Block44f0eee2011-05-26 01:26:41 +0100429 private:
Ben Murdoch257744e2011-11-30 15:57:28 +0000430#ifdef DEBUG
431 static bool initialized_;
432#endif
433 static unsigned supported_;
434 static unsigned found_by_runtime_probing_;
Steve Block44f0eee2011-05-26 01:26:41 +0100435
436 DISALLOW_COPY_AND_ASSIGN(CpuFeatures);
437};
438
439
440class Assembler : public AssemblerBase {
Andrei Popescu31002712010-02-23 13:46:05 +0000441 public:
442 // Create an assembler. Instructions and relocation information are emitted
443 // into a buffer, with the instructions starting from the beginning and the
444 // relocation information starting from the end of the buffer. See CodeDesc
445 // for a detailed comment on the layout (globals.h).
446 //
447 // If the provided buffer is NULL, the assembler allocates and grows its own
448 // buffer, and buffer_size determines the initial buffer size. The buffer is
449 // owned by the assembler and deallocated upon destruction of the assembler.
450 //
451 // If the provided buffer is not NULL, the assembler uses the provided buffer
452 // for code generation and assumes its size to be buffer_size. If the buffer
453 // is too small, a fatal error occurs. No deallocation of the buffer is done
454 // upon destruction of the assembler.
Ben Murdoch257744e2011-11-30 15:57:28 +0000455 Assembler(Isolate* isolate, void* buffer, int buffer_size);
Andrei Popescu31002712010-02-23 13:46:05 +0000456 ~Assembler();
457
Steve Block44f0eee2011-05-26 01:26:41 +0100458 // Overrides the default provided by FLAG_debug_code.
459 void set_emit_debug_code(bool value) { emit_debug_code_ = value; }
460
Andrei Popescu31002712010-02-23 13:46:05 +0000461 // GetCode emits any pending (non-emitted) code and fills the descriptor
462 // desc. GetCode() is idempotent; it returns the same result if no other
463 // Assembler functions are invoked in between GetCode() calls.
464 void GetCode(CodeDesc* desc);
465
466 // Label operations & relative jumps (PPUM Appendix D).
467 //
468 // Takes a branch opcode (cc) and a label (L) and generates
469 // either a backward branch or a forward branch and links it
470 // to the label fixup chain. Usage:
471 //
472 // Label L; // unbound label
473 // j(cc, &L); // forward branch to unbound label
474 // bind(&L); // bind label to the current pc
475 // j(cc, &L); // backward branch to bound label
476 // bind(&L); // illegal: a label may be bound only once
477 //
478 // Note: The same Label can be used for forward and backward branches
479 // but it may be bound only once.
Ben Murdoch257744e2011-11-30 15:57:28 +0000480 void bind(Label* L); // Binds an unbound label L to current code position.
Andrei Popescu31002712010-02-23 13:46:05 +0000481
Ben Murdoch257744e2011-11-30 15:57:28 +0000482 // Returns the branch offset to the given label from the current code
483 // position. Links the label to the current position if it is still unbound.
Andrei Popescu31002712010-02-23 13:46:05 +0000484 // Manages the jump elimination optimization if the second parameter is true.
485 int32_t branch_offset(Label* L, bool jump_elimination_allowed);
486 int32_t shifted_branch_offset(Label* L, bool jump_elimination_allowed) {
487 int32_t o = branch_offset(L, jump_elimination_allowed);
488 ASSERT((o & 3) == 0); // Assert the offset is aligned.
489 return o >> 2;
490 }
491
492 // Puts a labels target address at the given position.
493 // The high 8 bits are set to zero.
494 void label_at_put(Label* L, int at_offset);
495
Andrei Popescu31002712010-02-23 13:46:05 +0000496 // Read/Modify the code target address in the branch/call instruction at pc.
497 static Address target_address_at(Address pc);
498 static void set_target_address_at(Address pc, Address target);
499
500 // This sets the branch destination (which gets loaded at the call address).
501 // This is for calls and branches within generated code.
502 inline static void set_target_at(Address instruction_payload,
503 Address target) {
504 set_target_address_at(instruction_payload, target);
505 }
506
507 // This sets the branch destination.
508 // This is for calls and branches to runtime code.
509 inline static void set_external_target_at(Address instruction_payload,
510 Address target) {
511 set_target_address_at(instruction_payload, target);
512 }
513
Steve Block44f0eee2011-05-26 01:26:41 +0100514 // Size of an instruction.
515 static const int kInstrSize = sizeof(Instr);
516
517 // Difference between address of current opcode and target address offset.
518 static const int kBranchPCOffset = 4;
519
520 // Here we are patching the address in the LUI/ORI instruction pair.
521 // These values are used in the serialization process and must be zero for
522 // MIPS platform, as Code, Embedded Object or External-reference pointers
523 // are split across two consecutive instructions and don't exist separately
524 // in the code, so the serializer should not step forwards in memory after
525 // a target is resolved and written.
526 static const int kCallTargetSize = 0 * kInstrSize;
527 static const int kExternalTargetSize = 0 * kInstrSize;
528
529 // Number of consecutive instructions used to store 32bit constant.
530 // Used in RelocInfo::target_address_address() function to tell serializer
531 // address of the instruction that follows LUI/ORI instruction pair.
532 static const int kInstructionsFor32BitConstant = 2;
Andrei Popescu31002712010-02-23 13:46:05 +0000533
534 // Distance between the instruction referring to the address of the call
535 // target and the return address.
536 static const int kCallTargetAddressOffset = 4 * kInstrSize;
537
538 // Distance between start of patched return sequence and the emitted address
539 // to jump to.
Steve Block44f0eee2011-05-26 01:26:41 +0100540 static const int kPatchReturnSequenceAddressOffset = 0;
Andrei Popescu31002712010-02-23 13:46:05 +0000541
Ben Murdoch7f4d5bd2010-06-15 11:15:29 +0100542 // Distance between start of patched debug break slot and the emitted address
543 // to jump to.
Steve Block44f0eee2011-05-26 01:26:41 +0100544 static const int kPatchDebugBreakSlotAddressOffset = 0 * kInstrSize;
545
546 // Difference between address of current opcode and value read from pc
547 // register.
548 static const int kPcLoadDelta = 4;
549
550 // Number of instructions used for the JS return sequence. The constant is
551 // used by the debugger to patch the JS return sequence.
552 static const int kJSReturnSequenceInstructions = 7;
553 static const int kDebugBreakSlotInstructions = 4;
554 static const int kDebugBreakSlotLength =
555 kDebugBreakSlotInstructions * kInstrSize;
556
Andrei Popescu31002712010-02-23 13:46:05 +0000557
558 // ---------------------------------------------------------------------------
559 // Code generation.
560
Steve Block44f0eee2011-05-26 01:26:41 +0100561 // Insert the smallest number of nop instructions
562 // possible to align the pc offset to a multiple
563 // of m. m must be a power of 2 (>= 4).
564 void Align(int m);
565 // Aligns code to something that's optimal for a jump target for the platform.
566 void CodeTargetAlign();
567
568 // Different nop operations are used by the code generator to detect certain
569 // states of the generated code.
570 enum NopMarkerTypes {
571 NON_MARKING_NOP = 0,
572 DEBUG_BREAK_NOP,
573 // IC markers.
574 PROPERTY_ACCESS_INLINED,
575 PROPERTY_ACCESS_INLINED_CONTEXT,
576 PROPERTY_ACCESS_INLINED_CONTEXT_DONT_DELETE,
577 // Helper values.
578 LAST_CODE_MARKER,
579 FIRST_IC_MARKER = PROPERTY_ACCESS_INLINED
580 };
581
Ben Murdoch257744e2011-11-30 15:57:28 +0000582 // Type == 0 is the default non-marking type.
Steve Block44f0eee2011-05-26 01:26:41 +0100583 void nop(unsigned int type = 0) {
584 ASSERT(type < 32);
585 sll(zero_reg, zero_reg, type, true);
586 }
Andrei Popescu31002712010-02-23 13:46:05 +0000587
588
Ben Murdoch257744e2011-11-30 15:57:28 +0000589 // --------Branch-and-jump-instructions----------
Andrei Popescu31002712010-02-23 13:46:05 +0000590 // We don't use likely variant of instructions.
591 void b(int16_t offset);
592 void b(Label* L) { b(branch_offset(L, false)>>2); }
593 void bal(int16_t offset);
594 void bal(Label* L) { bal(branch_offset(L, false)>>2); }
595
596 void beq(Register rs, Register rt, int16_t offset);
597 void beq(Register rs, Register rt, Label* L) {
598 beq(rs, rt, branch_offset(L, false) >> 2);
599 }
600 void bgez(Register rs, int16_t offset);
601 void bgezal(Register rs, int16_t offset);
602 void bgtz(Register rs, int16_t offset);
603 void blez(Register rs, int16_t offset);
604 void bltz(Register rs, int16_t offset);
605 void bltzal(Register rs, int16_t offset);
606 void bne(Register rs, Register rt, int16_t offset);
607 void bne(Register rs, Register rt, Label* L) {
608 bne(rs, rt, branch_offset(L, false)>>2);
609 }
610
611 // Never use the int16_t b(l)cond version with a branch offset
Ben Murdoch257744e2011-11-30 15:57:28 +0000612 // instead of using the Label* version.
Andrei Popescu31002712010-02-23 13:46:05 +0000613
614 // Jump targets must be in the current 256 MB-aligned region. ie 28 bits.
615 void j(int32_t target);
616 void jal(int32_t target);
617 void jalr(Register rs, Register rd = ra);
618 void jr(Register target);
619
620
621 //-------Data-processing-instructions---------
622
623 // Arithmetic.
Andrei Popescu31002712010-02-23 13:46:05 +0000624 void addu(Register rd, Register rs, Register rt);
Andrei Popescu31002712010-02-23 13:46:05 +0000625 void subu(Register rd, Register rs, Register rt);
626 void mult(Register rs, Register rt);
627 void multu(Register rs, Register rt);
628 void div(Register rs, Register rt);
629 void divu(Register rs, Register rt);
630 void mul(Register rd, Register rs, Register rt);
631
Andrei Popescu31002712010-02-23 13:46:05 +0000632 void addiu(Register rd, Register rs, int32_t j);
633
634 // Logical.
635 void and_(Register rd, Register rs, Register rt);
636 void or_(Register rd, Register rs, Register rt);
637 void xor_(Register rd, Register rs, Register rt);
638 void nor(Register rd, Register rs, Register rt);
639
640 void andi(Register rd, Register rs, int32_t j);
641 void ori(Register rd, Register rs, int32_t j);
642 void xori(Register rd, Register rs, int32_t j);
643 void lui(Register rd, int32_t j);
644
645 // Shifts.
Steve Block44f0eee2011-05-26 01:26:41 +0100646 // Please note: sll(zero_reg, zero_reg, x) instructions are reserved as nop
647 // and may cause problems in normal code. coming_from_nop makes sure this
648 // doesn't happen.
649 void sll(Register rd, Register rt, uint16_t sa, bool coming_from_nop = false);
Andrei Popescu31002712010-02-23 13:46:05 +0000650 void sllv(Register rd, Register rt, Register rs);
651 void srl(Register rd, Register rt, uint16_t sa);
652 void srlv(Register rd, Register rt, Register rs);
653 void sra(Register rt, Register rd, uint16_t sa);
654 void srav(Register rt, Register rd, Register rs);
Steve Block44f0eee2011-05-26 01:26:41 +0100655 void rotr(Register rd, Register rt, uint16_t sa);
656 void rotrv(Register rd, Register rt, Register rs);
Andrei Popescu31002712010-02-23 13:46:05 +0000657
658
659 //------------Memory-instructions-------------
660
661 void lb(Register rd, const MemOperand& rs);
662 void lbu(Register rd, const MemOperand& rs);
Steve Block44f0eee2011-05-26 01:26:41 +0100663 void lh(Register rd, const MemOperand& rs);
664 void lhu(Register rd, const MemOperand& rs);
Andrei Popescu31002712010-02-23 13:46:05 +0000665 void lw(Register rd, const MemOperand& rs);
Steve Block44f0eee2011-05-26 01:26:41 +0100666 void lwl(Register rd, const MemOperand& rs);
667 void lwr(Register rd, const MemOperand& rs);
Andrei Popescu31002712010-02-23 13:46:05 +0000668 void sb(Register rd, const MemOperand& rs);
Steve Block44f0eee2011-05-26 01:26:41 +0100669 void sh(Register rd, const MemOperand& rs);
Andrei Popescu31002712010-02-23 13:46:05 +0000670 void sw(Register rd, const MemOperand& rs);
Steve Block44f0eee2011-05-26 01:26:41 +0100671 void swl(Register rd, const MemOperand& rs);
672 void swr(Register rd, const MemOperand& rs);
Andrei Popescu31002712010-02-23 13:46:05 +0000673
674
675 //-------------Misc-instructions--------------
676
677 // Break / Trap instructions.
678 void break_(uint32_t code);
679 void tge(Register rs, Register rt, uint16_t code);
680 void tgeu(Register rs, Register rt, uint16_t code);
681 void tlt(Register rs, Register rt, uint16_t code);
682 void tltu(Register rs, Register rt, uint16_t code);
683 void teq(Register rs, Register rt, uint16_t code);
684 void tne(Register rs, Register rt, uint16_t code);
685
686 // Move from HI/LO register.
687 void mfhi(Register rd);
688 void mflo(Register rd);
689
690 // Set on less than.
691 void slt(Register rd, Register rs, Register rt);
692 void sltu(Register rd, Register rs, Register rt);
693 void slti(Register rd, Register rs, int32_t j);
694 void sltiu(Register rd, Register rs, int32_t j);
695
Steve Block44f0eee2011-05-26 01:26:41 +0100696 // Conditional move.
697 void movz(Register rd, Register rs, Register rt);
698 void movn(Register rd, Register rs, Register rt);
699 void movt(Register rd, Register rs, uint16_t cc = 0);
700 void movf(Register rd, Register rs, uint16_t cc = 0);
701
702 // Bit twiddling.
703 void clz(Register rd, Register rs);
704 void ins_(Register rt, Register rs, uint16_t pos, uint16_t size);
705 void ext_(Register rt, Register rs, uint16_t pos, uint16_t size);
Andrei Popescu31002712010-02-23 13:46:05 +0000706
707 //--------Coprocessor-instructions----------------
708
709 // Load, store, and move.
710 void lwc1(FPURegister fd, const MemOperand& src);
711 void ldc1(FPURegister fd, const MemOperand& src);
712
713 void swc1(FPURegister fs, const MemOperand& dst);
714 void sdc1(FPURegister fs, const MemOperand& dst);
715
Steve Block44f0eee2011-05-26 01:26:41 +0100716 void mtc1(Register rt, FPURegister fs);
717 void mfc1(Register rt, FPURegister fs);
718
719 void ctc1(Register rt, FPUControlRegister fs);
720 void cfc1(Register rt, FPUControlRegister fs);
721
722 // Arithmetic.
723 void add_d(FPURegister fd, FPURegister fs, FPURegister ft);
724 void sub_d(FPURegister fd, FPURegister fs, FPURegister ft);
725 void mul_d(FPURegister fd, FPURegister fs, FPURegister ft);
726 void div_d(FPURegister fd, FPURegister fs, FPURegister ft);
727 void abs_d(FPURegister fd, FPURegister fs);
728 void mov_d(FPURegister fd, FPURegister fs);
729 void neg_d(FPURegister fd, FPURegister fs);
730 void sqrt_d(FPURegister fd, FPURegister fs);
Andrei Popescu31002712010-02-23 13:46:05 +0000731
732 // Conversion.
733 void cvt_w_s(FPURegister fd, FPURegister fs);
734 void cvt_w_d(FPURegister fd, FPURegister fs);
Steve Block44f0eee2011-05-26 01:26:41 +0100735 void trunc_w_s(FPURegister fd, FPURegister fs);
736 void trunc_w_d(FPURegister fd, FPURegister fs);
737 void round_w_s(FPURegister fd, FPURegister fs);
738 void round_w_d(FPURegister fd, FPURegister fs);
739 void floor_w_s(FPURegister fd, FPURegister fs);
740 void floor_w_d(FPURegister fd, FPURegister fs);
741 void ceil_w_s(FPURegister fd, FPURegister fs);
742 void ceil_w_d(FPURegister fd, FPURegister fs);
Andrei Popescu31002712010-02-23 13:46:05 +0000743
744 void cvt_l_s(FPURegister fd, FPURegister fs);
745 void cvt_l_d(FPURegister fd, FPURegister fs);
Steve Block44f0eee2011-05-26 01:26:41 +0100746 void trunc_l_s(FPURegister fd, FPURegister fs);
747 void trunc_l_d(FPURegister fd, FPURegister fs);
748 void round_l_s(FPURegister fd, FPURegister fs);
749 void round_l_d(FPURegister fd, FPURegister fs);
750 void floor_l_s(FPURegister fd, FPURegister fs);
751 void floor_l_d(FPURegister fd, FPURegister fs);
752 void ceil_l_s(FPURegister fd, FPURegister fs);
753 void ceil_l_d(FPURegister fd, FPURegister fs);
Andrei Popescu31002712010-02-23 13:46:05 +0000754
755 void cvt_s_w(FPURegister fd, FPURegister fs);
756 void cvt_s_l(FPURegister fd, FPURegister fs);
757 void cvt_s_d(FPURegister fd, FPURegister fs);
758
759 void cvt_d_w(FPURegister fd, FPURegister fs);
760 void cvt_d_l(FPURegister fd, FPURegister fs);
761 void cvt_d_s(FPURegister fd, FPURegister fs);
762
763 // Conditions and branches.
764 void c(FPUCondition cond, SecondaryField fmt,
765 FPURegister ft, FPURegister fs, uint16_t cc = 0);
766
767 void bc1f(int16_t offset, uint16_t cc = 0);
768 void bc1f(Label* L, uint16_t cc = 0) { bc1f(branch_offset(L, false)>>2, cc); }
769 void bc1t(int16_t offset, uint16_t cc = 0);
770 void bc1t(Label* L, uint16_t cc = 0) { bc1t(branch_offset(L, false)>>2, cc); }
Steve Block44f0eee2011-05-26 01:26:41 +0100771 void fcmp(FPURegister src1, const double src2, FPUCondition cond);
Andrei Popescu31002712010-02-23 13:46:05 +0000772
773 // Check the code size generated from label to here.
774 int InstructionsGeneratedSince(Label* l) {
775 return (pc_offset() - l->pos()) / kInstrSize;
776 }
777
Steve Block44f0eee2011-05-26 01:26:41 +0100778 // Class for scoping postponing the trampoline pool generation.
779 class BlockTrampolinePoolScope {
780 public:
781 explicit BlockTrampolinePoolScope(Assembler* assem) : assem_(assem) {
782 assem_->StartBlockTrampolinePool();
783 }
784 ~BlockTrampolinePoolScope() {
785 assem_->EndBlockTrampolinePool();
786 }
787
788 private:
789 Assembler* assem_;
790
791 DISALLOW_IMPLICIT_CONSTRUCTORS(BlockTrampolinePoolScope);
792 };
793
Andrei Popescu31002712010-02-23 13:46:05 +0000794 // Debugging.
795
796 // Mark address of the ExitJSFrame code.
797 void RecordJSReturn();
798
Steve Block44f0eee2011-05-26 01:26:41 +0100799 // Mark address of a debug break slot.
800 void RecordDebugBreakSlot();
801
Ben Murdoch257744e2011-11-30 15:57:28 +0000802 // Record the AST id of the CallIC being compiled, so that it can be placed
803 // in the relocation information.
804 void RecordAstId(unsigned ast_id) { ast_id_for_reloc_info_ = ast_id; }
805
Andrei Popescu31002712010-02-23 13:46:05 +0000806 // Record a comment relocation entry that can be used by a disassembler.
Steve Block44f0eee2011-05-26 01:26:41 +0100807 // Use --code-comments to enable.
Andrei Popescu31002712010-02-23 13:46:05 +0000808 void RecordComment(const char* msg);
809
Steve Block44f0eee2011-05-26 01:26:41 +0100810 // Writes a single byte or word of data in the code stream. Used for
811 // inline tables, e.g., jump-tables.
812 void db(uint8_t data);
813 void dd(uint32_t data);
Andrei Popescu31002712010-02-23 13:46:05 +0000814
815 int32_t pc_offset() const { return pc_ - buffer_; }
Steve Block44f0eee2011-05-26 01:26:41 +0100816
817 PositionsRecorder* positions_recorder() { return &positions_recorder_; }
818
Steve Block44f0eee2011-05-26 01:26:41 +0100819 // Postpone the generation of the trampoline pool for the specified number of
820 // instructions.
821 void BlockTrampolinePoolFor(int instructions);
822
Andrei Popescu31002712010-02-23 13:46:05 +0000823 // Check if there is less than kGap bytes available in the buffer.
824 // If this is the case, we need to grow the buffer before emitting
825 // an instruction or relocation information.
826 inline bool overflow() const { return pc_ >= reloc_info_writer.pos() - kGap; }
827
828 // Get the number of bytes available in the buffer.
829 inline int available_space() const { return reloc_info_writer.pos() - pc_; }
830
Andrei Popescu31002712010-02-23 13:46:05 +0000831 // Read/patch instructions.
832 static Instr instr_at(byte* pc) { return *reinterpret_cast<Instr*>(pc); }
Steve Block44f0eee2011-05-26 01:26:41 +0100833 static void instr_at_put(byte* pc, Instr instr) {
Andrei Popescu31002712010-02-23 13:46:05 +0000834 *reinterpret_cast<Instr*>(pc) = instr;
835 }
836 Instr instr_at(int pos) { return *reinterpret_cast<Instr*>(buffer_ + pos); }
837 void instr_at_put(int pos, Instr instr) {
838 *reinterpret_cast<Instr*>(buffer_ + pos) = instr;
839 }
840
841 // Check if an instruction is a branch of some kind.
Steve Block44f0eee2011-05-26 01:26:41 +0100842 static bool IsBranch(Instr instr);
Ben Murdoch257744e2011-11-30 15:57:28 +0000843 static bool IsBeq(Instr instr);
844 static bool IsBne(Instr instr);
Steve Block44f0eee2011-05-26 01:26:41 +0100845
846 static bool IsNop(Instr instr, unsigned int type);
847 static bool IsPop(Instr instr);
848 static bool IsPush(Instr instr);
849 static bool IsLwRegFpOffset(Instr instr);
850 static bool IsSwRegFpOffset(Instr instr);
851 static bool IsLwRegFpNegOffset(Instr instr);
852 static bool IsSwRegFpNegOffset(Instr instr);
853
Ben Murdoch257744e2011-11-30 15:57:28 +0000854 static Register GetRtReg(Instr instr);
855 static Register GetRsReg(Instr instr);
856 static Register GetRdReg(Instr instr);
857
858 static uint32_t GetRt(Instr instr);
859 static uint32_t GetRtField(Instr instr);
860 static uint32_t GetRs(Instr instr);
861 static uint32_t GetRsField(Instr instr);
862 static uint32_t GetRd(Instr instr);
863 static uint32_t GetRdField(Instr instr);
864 static uint32_t GetSa(Instr instr);
865 static uint32_t GetSaField(Instr instr);
866 static uint32_t GetOpcodeField(Instr instr);
867 static uint32_t GetImmediate16(Instr instr);
868 static uint32_t GetLabelConst(Instr instr);
Steve Block44f0eee2011-05-26 01:26:41 +0100869
870 static int32_t GetBranchOffset(Instr instr);
871 static bool IsLw(Instr instr);
872 static int16_t GetLwOffset(Instr instr);
873 static Instr SetLwOffset(Instr instr, int16_t offset);
874
875 static bool IsSw(Instr instr);
876 static Instr SetSwOffset(Instr instr, int16_t offset);
877 static bool IsAddImmediate(Instr instr);
878 static Instr SetAddImmediateOffset(Instr instr, int16_t offset);
879
Ben Murdoch257744e2011-11-30 15:57:28 +0000880 static bool IsAndImmediate(Instr instr);
881
Steve Block44f0eee2011-05-26 01:26:41 +0100882 void CheckTrampolinePool(bool force_emit = false);
883
884 protected:
Ben Murdoch257744e2011-11-30 15:57:28 +0000885 // Relocation for a type-recording IC has the AST id added to it. This
886 // member variable is a way to pass the information from the call site to
887 // the relocation info.
888 unsigned ast_id_for_reloc_info_;
889
Steve Block44f0eee2011-05-26 01:26:41 +0100890 bool emit_debug_code() const { return emit_debug_code_; }
891
892 int32_t buffer_space() const { return reloc_info_writer.pos() - pc_; }
Andrei Popescu31002712010-02-23 13:46:05 +0000893
894 // Decode branch instruction at pos and return branch target pos.
895 int target_at(int32_t pos);
896
897 // Patch branch instruction at pos to branch to given branch target pos.
898 void target_at_put(int32_t pos, int32_t target_pos);
899
900 // Say if we need to relocate with this mode.
Steve Block44f0eee2011-05-26 01:26:41 +0100901 bool MustUseReg(RelocInfo::Mode rmode);
Andrei Popescu31002712010-02-23 13:46:05 +0000902
903 // Record reloc info for current pc_.
904 void RecordRelocInfo(RelocInfo::Mode rmode, intptr_t data = 0);
905
Steve Block44f0eee2011-05-26 01:26:41 +0100906 // Block the emission of the trampoline pool before pc_offset.
907 void BlockTrampolinePoolBefore(int pc_offset) {
908 if (no_trampoline_pool_before_ < pc_offset)
909 no_trampoline_pool_before_ = pc_offset;
910 }
911
912 void StartBlockTrampolinePool() {
913 trampoline_pool_blocked_nesting_++;
914 }
915 void EndBlockTrampolinePool() {
916 trampoline_pool_blocked_nesting_--;
917 }
918
919 bool is_trampoline_pool_blocked() const {
920 return trampoline_pool_blocked_nesting_ > 0;
921 }
922
Ben Murdoch257744e2011-11-30 15:57:28 +0000923 bool has_exception() const {
924 return internal_trampoline_exception_;
925 }
926
Andrei Popescu31002712010-02-23 13:46:05 +0000927 private:
928 // Code buffer:
929 // The buffer into which code and relocation info are generated.
930 byte* buffer_;
931 int buffer_size_;
932 // True if the assembler owns the buffer, false if buffer is external.
933 bool own_buffer_;
934
935 // Buffer size and constant pool distance are checked together at regular
936 // intervals of kBufferCheckInterval emitted bytes.
937 static const int kBufferCheckInterval = 1*KB/2;
938
939 // Code generation.
940 // The relocation writer's position is at least kGap bytes below the end of
941 // the generated instructions. This is so that multi-instruction sequences do
942 // not have to check for overflow. The same is true for writes of large
943 // relocation info entries.
944 static const int kGap = 32;
945 byte* pc_; // The program counter - moves forward.
946
Steve Block44f0eee2011-05-26 01:26:41 +0100947
948 // Repeated checking whether the trampoline pool should be emitted is rather
949 // expensive. By default we only check again once a number of instructions
950 // has been generated.
951 static const int kCheckConstIntervalInst = 32;
952 static const int kCheckConstInterval = kCheckConstIntervalInst * kInstrSize;
953
954 int next_buffer_check_; // pc offset of next buffer check.
955
956 // Emission of the trampoline pool may be blocked in some code sequences.
957 int trampoline_pool_blocked_nesting_; // Block emission if this is not zero.
958 int no_trampoline_pool_before_; // Block emission before this pc offset.
959
960 // Keep track of the last emitted pool to guarantee a maximal distance.
961 int last_trampoline_pool_end_; // pc offset of the end of the last pool.
962
Andrei Popescu31002712010-02-23 13:46:05 +0000963 // Relocation information generation.
964 // Each relocation is encoded as a variable size value.
965 static const int kMaxRelocSize = RelocInfoWriter::kMaxSize;
966 RelocInfoWriter reloc_info_writer;
967
968 // The bound position, before this we cannot do instruction elimination.
969 int last_bound_pos_;
970
Andrei Popescu31002712010-02-23 13:46:05 +0000971 // Code emission.
972 inline void CheckBuffer();
973 void GrowBuffer();
974 inline void emit(Instr x);
Steve Block44f0eee2011-05-26 01:26:41 +0100975 inline void CheckTrampolinePoolQuick();
Andrei Popescu31002712010-02-23 13:46:05 +0000976
977 // Instruction generation.
978 // We have 3 different kind of encoding layout on MIPS.
979 // However due to many different types of objects encoded in the same fields
980 // we have quite a few aliases for each mode.
981 // Using the same structure to refer to Register and FPURegister would spare a
982 // few aliases, but mixing both does not look clean to me.
983 // Anyway we could surely implement this differently.
984
985 void GenInstrRegister(Opcode opcode,
986 Register rs,
987 Register rt,
988 Register rd,
989 uint16_t sa = 0,
990 SecondaryField func = NULLSF);
991
992 void GenInstrRegister(Opcode opcode,
Steve Block44f0eee2011-05-26 01:26:41 +0100993 Register rs,
994 Register rt,
995 uint16_t msb,
996 uint16_t lsb,
997 SecondaryField func);
998
999 void GenInstrRegister(Opcode opcode,
Andrei Popescu31002712010-02-23 13:46:05 +00001000 SecondaryField fmt,
1001 FPURegister ft,
1002 FPURegister fs,
1003 FPURegister fd,
1004 SecondaryField func = NULLSF);
1005
1006 void GenInstrRegister(Opcode opcode,
1007 SecondaryField fmt,
1008 Register rt,
1009 FPURegister fs,
1010 FPURegister fd,
1011 SecondaryField func = NULLSF);
1012
Steve Block44f0eee2011-05-26 01:26:41 +01001013 void GenInstrRegister(Opcode opcode,
1014 SecondaryField fmt,
1015 Register rt,
1016 FPUControlRegister fs,
1017 SecondaryField func = NULLSF);
1018
Andrei Popescu31002712010-02-23 13:46:05 +00001019
1020 void GenInstrImmediate(Opcode opcode,
1021 Register rs,
1022 Register rt,
1023 int32_t j);
1024 void GenInstrImmediate(Opcode opcode,
1025 Register rs,
1026 SecondaryField SF,
1027 int32_t j);
1028 void GenInstrImmediate(Opcode opcode,
1029 Register r1,
1030 FPURegister r2,
1031 int32_t j);
1032
1033
1034 void GenInstrJump(Opcode opcode,
1035 uint32_t address);
1036
Steve Block44f0eee2011-05-26 01:26:41 +01001037 // Helpers.
1038 void LoadRegPlusOffsetToAt(const MemOperand& src);
Andrei Popescu31002712010-02-23 13:46:05 +00001039
1040 // Labels.
1041 void print(Label* L);
1042 void bind_to(Label* L, int pos);
1043 void link_to(Label* L, Label* appendix);
1044 void next(Label* L);
1045
Steve Block44f0eee2011-05-26 01:26:41 +01001046 // One trampoline consists of:
1047 // - space for trampoline slots,
1048 // - space for labels.
1049 //
1050 // Space for trampoline slots is equal to slot_count * 2 * kInstrSize.
1051 // Space for trampoline slots preceeds space for labels. Each label is of one
1052 // instruction size, so total amount for labels is equal to
1053 // label_count * kInstrSize.
1054 class Trampoline {
1055 public:
1056 Trampoline(int start, int slot_count, int label_count) {
1057 start_ = start;
1058 next_slot_ = start;
1059 free_slot_count_ = slot_count;
1060 next_label_ = start + slot_count * 2 * kInstrSize;
1061 free_label_count_ = label_count;
1062 end_ = next_label_ + (label_count - 1) * kInstrSize;
1063 }
1064 int start() {
1065 return start_;
1066 }
1067 int end() {
1068 return end_;
1069 }
1070 int take_slot() {
Ben Murdoch257744e2011-11-30 15:57:28 +00001071 int trampoline_slot = kInvalidSlotPos;
1072 if (free_slot_count_ <= 0) {
1073 // We have run out of space on trampolines.
1074 // Make sure we fail in debug mode, so we become aware of each case
1075 // when this happens.
1076 ASSERT(0);
1077 // Internal exception will be caught.
1078 } else {
1079 trampoline_slot = next_slot_;
1080 free_slot_count_--;
1081 next_slot_ += 2*kInstrSize;
1082 }
Steve Block44f0eee2011-05-26 01:26:41 +01001083 return trampoline_slot;
1084 }
1085 int take_label() {
1086 int label_pos = next_label_;
1087 ASSERT(free_label_count_ > 0);
1088 free_label_count_--;
1089 next_label_ += kInstrSize;
1090 return label_pos;
1091 }
1092 private:
1093 int start_;
1094 int end_;
1095 int next_slot_;
1096 int free_slot_count_;
1097 int next_label_;
1098 int free_label_count_;
1099 };
1100
1101 int32_t get_label_entry(int32_t pos, bool next_pool = true);
1102 int32_t get_trampoline_entry(int32_t pos, bool next_pool = true);
1103
1104 static const int kSlotsPerTrampoline = 2304;
1105 static const int kLabelsPerTrampoline = 8;
1106 static const int kTrampolineInst =
1107 2 * kSlotsPerTrampoline + kLabelsPerTrampoline;
1108 static const int kTrampolineSize = kTrampolineInst * kInstrSize;
1109 static const int kMaxBranchOffset = (1 << (18 - 1)) - 1;
1110 static const int kMaxDistBetweenPools =
1111 kMaxBranchOffset - 2 * kTrampolineSize;
Ben Murdoch257744e2011-11-30 15:57:28 +00001112 static const int kInvalidSlotPos = -1;
Steve Block44f0eee2011-05-26 01:26:41 +01001113
1114 List<Trampoline> trampolines_;
Ben Murdoch257744e2011-11-30 15:57:28 +00001115 bool internal_trampoline_exception_;
Steve Block44f0eee2011-05-26 01:26:41 +01001116
Andrei Popescu31002712010-02-23 13:46:05 +00001117 friend class RegExpMacroAssemblerMIPS;
1118 friend class RelocInfo;
Steve Block44f0eee2011-05-26 01:26:41 +01001119 friend class CodePatcher;
1120 friend class BlockTrampolinePoolScope;
1121
1122 PositionsRecorder positions_recorder_;
Steve Block44f0eee2011-05-26 01:26:41 +01001123 bool emit_debug_code_;
1124 friend class PositionsRecorder;
1125 friend class EnsureSpace;
1126};
1127
1128
1129class EnsureSpace BASE_EMBEDDED {
1130 public:
1131 explicit EnsureSpace(Assembler* assembler) {
1132 assembler->CheckBuffer();
1133 }
Andrei Popescu31002712010-02-23 13:46:05 +00001134};
1135
1136} } // namespace v8::internal
1137
1138#endif // V8_ARM_ASSEMBLER_MIPS_H_