blob: 705799667f64ea5896efb735e7ae92766f1c3805 [file] [log] [blame]
Greg Griscod6250552011-06-29 14:40:23 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Chandan Uddaraju78ae6752010-10-19 12:57:10 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of Code Aurora Forum, Inc. nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 */
29
30#include <reg.h>
Shashank Mittalcbd271d2011-01-14 15:18:33 -080031#include <endian.h>
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070032#include <mipi_dsi.h>
33#include <dev/fbcon.h>
Greg Griscod6250552011-06-29 14:40:23 -070034#include <stdlib.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070035#include <string.h>
Kinson Chike5c93432011-06-17 09:10:29 -070036#include <debug.h>
Kinson Chikfe931032011-07-21 10:01:34 -070037#include <target/display.h>
38#include <platform/iomap.h>
39#include <platform/clock.h>
Greg Grisco1073a5e2011-07-28 18:59:18 -070040#include <platform/timer.h>
Kinson Chikfe931032011-07-21 10:01:34 -070041
42extern void mdp_disable(void);
43extern int mipi_dsi_cmd_config(struct fbcon_config mipi_fb_cfg, unsigned short num_of_lanes);
44extern void mdp_shutdown(void);
45extern void mdp_start_dma(void);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070046
Chandan Uddarajufe93e822010-11-21 20:44:47 -080047#if DISPLAY_MIPI_PANEL_TOSHIBA
Chandan Uddaraju78ae6752010-10-19 12:57:10 -070048static struct fbcon_config mipi_fb_cfg = {
49 .height = TSH_MIPI_FB_HEIGHT,
50 .width = TSH_MIPI_FB_WIDTH,
51 .stride = TSH_MIPI_FB_WIDTH,
52 .format = FB_FORMAT_RGB888,
53 .bpp = 24,
54 .update_start = NULL,
55 .update_done = NULL,
56};
Kinson Chike5c93432011-06-17 09:10:29 -070057struct mipi_dsi_panel_config toshiba_panel_info = {
58 .mode = MIPI_VIDEO_MODE,
59 .num_of_lanes = 1,
60 .dsi_phy_config = &mipi_dsi_toshiba_panel_phy_ctrl,
61 .panel_cmds = toshiba_panel_video_mode_cmds,
62 .num_of_panel_cmds = ARRAY_SIZE(toshiba_panel_video_mode_cmds),
63};
Chandan Uddarajufe93e822010-11-21 20:44:47 -080064#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
65static struct fbcon_config mipi_fb_cfg = {
66 .height = NOV_MIPI_FB_HEIGHT,
67 .width = NOV_MIPI_FB_WIDTH,
68 .stride = NOV_MIPI_FB_WIDTH,
69 .format = FB_FORMAT_RGB888,
70 .bpp = 24,
71 .update_start = NULL,
72 .update_done = NULL,
73};
Kinson Chike5c93432011-06-17 09:10:29 -070074struct mipi_dsi_panel_config novatek_panel_info = {
75 .mode = MIPI_CMD_MODE,
76 .num_of_lanes = 2,
77 .dsi_phy_config = &mipi_dsi_novatek_panel_phy_ctrl,
78 .panel_cmds = novatek_panel_cmd_mode_cmds,
79 .num_of_panel_cmds = ARRAY_SIZE(novatek_panel_cmd_mode_cmds),
80};
81#elif DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
82static struct fbcon_config mipi_fb_cfg = {
83 .height = TSH_MDT61_MIPI_FB_HEIGHT,
84 .width = TSH_MDT61_MIPI_FB_WIDTH,
85 .stride = TSH_MDT61_MIPI_FB_WIDTH,
86 .format = FB_FORMAT_RGB888,
87 .bpp = 24,
88 .update_start = NULL,
89 .update_done = NULL,
90};
91struct mipi_dsi_panel_config toshiba_mdt61_panel_info = {
92 .mode = MIPI_VIDEO_MODE,
93 .num_of_lanes = 3,
94 .dsi_phy_config = &mipi_dsi_toshiba_mdt61_panel_phy_ctrl,
95 .panel_cmds = toshiba_mdt61_video_mode_cmds,
96 .num_of_panel_cmds = ARRAY_SIZE(toshiba_mdt61_video_mode_cmds),
97};
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +053098#elif DISPLAY_MIPI_PANEL_RENESAS
99static struct fbcon_config mipi_fb_cfg = {
100 .height = REN_MIPI_FB_HEIGHT,
101 .width = REN_MIPI_FB_WIDTH,
102 .stride = REN_MIPI_FB_WIDTH,
103 .format = FB_FORMAT_RGB888,
104 .bpp = 24,
105 .update_start = NULL,
106 .update_done = NULL,
107};
108struct mipi_dsi_panel_config renesas_panel_info = {
109 .mode = MIPI_VIDEO_MODE,
110 .num_of_lanes = 2,
111 .dsi_phy_config = &mipi_dsi_renesas_panel_phy_ctrl,
112 .panel_cmds = renesas_panel_video_mode_cmds,
113 .num_of_panel_cmds = ARRAY_SIZE(renesas_panel_video_mode_cmds),
114 .lane_swap = 1,
115};
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800116#else
117static struct fbcon_config mipi_fb_cfg = {
118 .height = 0,
119 .width = 0,
120 .stride = 0,
121 .format = 0,
122 .bpp = 0,
123 .update_start = NULL,
124 .update_done = NULL,
125};
126#endif
127
128static int cmd_mode_status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700129void secure_writel(uint32_t, uint32_t);
130uint32_t secure_readl(uint32_t);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700131
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800132int mipi_dsi_phy_ctrl_config(struct mipi_dsi_panel_config *pinfo)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700133{
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800134 unsigned i;
135 unsigned off = 0;
136 struct mipi_dsi_phy_ctrl *pd;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700137
Kinson Chikfe931032011-07-21 10:01:34 -0700138 writel(0x00000001, DSIPHY_SW_RESET);
139 writel(0x00000000, DSIPHY_SW_RESET);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700140
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800141 pd = (pinfo->dsi_phy_config);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700142
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800143 off = 0x02cc; /* regulator ctrl 0 */
144 for (i = 0; i < 4; i++) {
145 writel(pd->regulator[i], MIPI_DSI_BASE + off);
146 off += 4;
147 }
148
149 off = 0x0260; /* phy timig ctrl 0 */
150 for (i = 0; i < 11; i++) {
151 writel(pd->timing[i], MIPI_DSI_BASE + off);
152 off += 4;
153 }
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700154
155 // T_CLK_POST, T_CLK_PRE for CLK lane P/N HS 200 mV timing length should >
156 // data lane HS timing length
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800157 writel(0xa1e, DSI_CLKOUT_TIMING_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700158
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800159 off = 0x0290; /* ctrl 0 */
160 for (i = 0; i < 4; i++) {
161 writel(pd->ctrl[i], MIPI_DSI_BASE + off);
162 off += 4;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700163 }
164
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800165 off = 0x02a0; /* strength 0 */
166 for (i = 0; i < 4; i++) {
167 writel(pd->strength[i], MIPI_DSI_BASE + off);
168 off += 4;
169 }
170
171 off = 0x0204; /* pll ctrl 1, skip 0 */
172 for (i = 1; i < 21; i++) {
173 writel(pd->pll[i], MIPI_DSI_BASE + off);
174 off += 4;
175 }
176
177 /* pll ctrl 0 */
178 writel(pd->pll[0], MIPI_DSI_BASE + 0x200);
179 writel((pd->pll[0] | 0x01), MIPI_DSI_BASE + 0x200);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530180 /* lane swp ctrol */
181 if (pinfo->lane_swap)
182 writel(pinfo->lane_swap, MIPI_DSI_BASE + 0xac);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700183 return (0);
184}
185
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800186struct mipi_dsi_panel_config *get_panel_info(void)
187{
188#if DISPLAY_MIPI_PANEL_TOSHIBA
189 return &toshiba_panel_info;
190#elif DISPLAY_MIPI_PANEL_NOVATEK_BLUE
191 return &novatek_panel_info;
Kinson Chike5c93432011-06-17 09:10:29 -0700192#elif DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
193 return &toshiba_mdt61_panel_info;
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530194#elif DISPLAY_MIPI_PANEL_RENESAS
195 return &renesas_panel_info;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800196#endif
197 return NULL;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800198}
199
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700200int dsi_cmd_dma_trigger_for_panel()
201{
202 unsigned long ReadValue;
203 unsigned long count = 0;
204 int status = 0;
205
206 writel(0x03030303, DSI_INT_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700207 writel(0x1, DSI_CMD_MODE_DMA_SW_TRIGGER);
208 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
209 while (ReadValue != 0x00000001) {
210 ReadValue = readl(DSI_INT_CTRL) & 0x00000001;
211 count++;
212 if (count > 0xffff) {
213 status = FAIL;
Kinson Chike5c93432011-06-17 09:10:29 -0700214 dprintf(CRITICAL, "Panel CMD: command mode dma test failed\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700215 return status;
216 }
217 }
218
219 writel((readl(DSI_INT_CTRL) | 0x01000001), DSI_INT_CTRL);
Kinson Chike5c93432011-06-17 09:10:29 -0700220 dprintf
221 (SPEW, "Panel CMD: command mode dma tested successfully\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700222 return status;
223}
224
Chandan Uddarajuc1df5652011-03-03 21:15:51 -0800225
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800226int mipi_dsi_cmds_tx(struct mipi_dsi_cmd *cmds, int count)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700227{
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800228 int ret = 0;
229 struct mipi_dsi_cmd *cm;
230 int i = 0;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700231
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800232 cm = cmds;
233 for (i = 0; i < count; i++) {
Greg Grisco1073a5e2011-07-28 18:59:18 -0700234 memcpy((void *) DSI_CMD_DMA_MEM_START_ADDR_PANEL, (cm->payload), cm->size);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800235 writel(DSI_CMD_DMA_MEM_START_ADDR_PANEL, DSI_DMA_CMD_OFFSET);
236 writel(cm->size, DSI_DMA_CMD_LENGTH); // reg 0x48 for this build
237 ret += dsi_cmd_dma_trigger_for_panel();
Kinson Chikf91907f2011-07-15 10:06:48 -0700238 udelay(80);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800239 cm++;
240 }
241 return ret;
242}
243
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800244/*
245 * mipi_dsi_cmd_rx: can receive at most 16 bytes
246 * per transaction since it only have 4 32bits reigsters
247 * to hold data.
248 * therefore Maximum Return Packet Size need to be set to 16.
249 * any return data more than MRPS need to be break down
250 * to multiple transactions.
251 */
252int mipi_dsi_cmds_rx(char **rp, int len)
253{
254 uint32_t *lp, data;
255 char * dp;
256 int i, off, cnt;
257 int rlen, res;
258
259 if(len <= 2)
260 rlen = 4; /* short read */
261 else
262 rlen = MIPI_DSI_MRPS + 6; /* 4 bytes header + 2 bytes crc */
263
264 if (rlen > MIPI_DSI_REG_LEN) {
265 return 0;
266 }
267
268 res = rlen & 0x03;
269
270 rlen += res; /* 4 byte align */
271 lp = (uint32_t *)(*rp);
272
273 cnt = rlen;
274 cnt += 3;
275 cnt >>=2;
276
277 if (cnt > 4)
278 cnt = 4; /* 4 x 32 bits registers only */
279
280 off = 0x068; /* DSI_RDBK_DATA0 */
281 off += ((cnt - 1) * 4);
282
283 for (i = 0; i < cnt; i++) {
284 data = (uint32_t)readl(MIPI_DSI_BASE + off);
285 *lp++ = ntohl(data); /* to network byte order */
286 off -= 4;
287 }
288
289 if(len > 2)
290 {
291 /*First 4 bytes + paded bytes will be header next len bytes would be payload*/
292 for(i = 0; i < len; i++)
293 {
294 dp = *rp;
295 dp[i] = dp[4 + res + i];
296 }
297 }
298
299 return len;
300}
301
302static int mipi_dsi_cmd_bta_sw_trigger(void)
303{
304 uint32_t data;
305 int cnt = 0;
306 int err = 0;
307
308 writel(0x01, MIPI_DSI_BASE + 0x094); /* trigger */
309 while (cnt < 10000) {
310 data = readl(MIPI_DSI_BASE + 0x0004); /*DSI_STATUS*/
311 if ((data & 0x0010) == 0)
312 break;
313 cnt++;
314 }
315 if(cnt == 10000)
316 err = 1;
317 return err;
318}
319
320static uint32_t mipi_novatek_manufacture_id(void)
321{
322 char rec_buf[24];
323 char *rp = rec_buf;
324 uint32_t *lp, data;
325
326 mipi_dsi_cmds_tx(&novatek_panel_manufacture_id_cmd, 1);
327 mipi_dsi_cmds_rx(&rp, 3);
328
329 lp = (uint32_t *)rp;
330 data = (uint32_t)*lp;
331 data = ntohl(data);
332 data = data >> 8;
333 return data;
334}
335
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800336int mipi_dsi_panel_initialize(struct mipi_dsi_panel_config *pinfo)
337{
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700338 unsigned char DMA_STREAM1 = 0; // for mdp display processor path
339 unsigned char EMBED_MODE1 = 1; // from frame buffer
340 unsigned char POWER_MODE2 = 1; // from frame buffer
341 unsigned char PACK_TYPE1 = 1; // long packet
342 unsigned char VC1 = 0;
343 unsigned char DT1 = 0; // non embedded mode
344 unsigned short WC1 = 0; // for non embedded mode only
345 int status = 0;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800346 unsigned char DLNx_EN;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700347
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800348 switch (pinfo->num_of_lanes) {
349 default:
350 case 1:
351 DLNx_EN = 1; // 1 lane
352 break;
353 case 2:
354 DLNx_EN = 3; // 2 lane
355 break;
356 case 3:
357 DLNx_EN = 7; // 3 lane
358 break;
359 }
360
361 writel(0x0001, DSI_SOFT_RESET);
362 writel(0x0000, DSI_SOFT_RESET);
363
Kinson Chike5c93432011-06-17 09:10:29 -0700364 writel((0 << 16) | 0x3f, DSI_CLK_CTRL); /* Turn on all DSI Clks */
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700365 writel(DMA_STREAM1 << 8 | 0x04, DSI_TRIG_CTRL); // reg 0x80 dma trigger: sw
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800366 // trigger 0x4; dma stream1
Kinson Chike5c93432011-06-17 09:10:29 -0700367
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700368 writel(0 << 30 | DLNx_EN << 4 | 0x105, DSI_CTRL); // reg 0x00 for this
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800369 // build
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700370 writel(EMBED_MODE1 << 28 | POWER_MODE2 << 26
371 | PACK_TYPE1 << 24 | VC1 << 22 | DT1 << 16 | WC1,
372 DSI_COMMAND_MODE_DMA_CTRL);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700373
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800374 status = mipi_dsi_cmds_tx(pinfo->panel_cmds, pinfo->num_of_panel_cmds);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700375
376 return status;
377}
378
Kinson Chike5c93432011-06-17 09:10:29 -0700379//TODO: Clean up arguments being passed in not being used
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700380int config_dsi_video_mode(unsigned short disp_width, unsigned short disp_height,
381 unsigned short img_width, unsigned short img_height,
382 unsigned short hsync_porch0_fp,
383 unsigned short hsync_porch0_bp,
384 unsigned short vsync_porch0_fp,
385 unsigned short vsync_porch0_bp,
386 unsigned short hsync_width,
387 unsigned short vsync_width, unsigned short dst_format,
388 unsigned short traffic_mode,
389 unsigned short datalane_num)
390{
391
392 unsigned char DST_FORMAT;
393 unsigned char TRAFIC_MODE;
394 unsigned char DLNx_EN;
395 // video mode data ctrl
396 int status = 0;
397 unsigned long low_pwr_stop_mode = 0;
398 unsigned char eof_bllp_pwr = 0x9;
399 unsigned char interleav = 0;
400
401 // disable mdp first
Kinson Chikfe931032011-07-21 10:01:34 -0700402 mdp_disable();
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700403
404 writel(0x00000000, DSI_CLK_CTRL);
405 writel(0x00000000, DSI_CLK_CTRL);
406 writel(0x00000000, DSI_CLK_CTRL);
407 writel(0x00000000, DSI_CLK_CTRL);
408 writel(0x00000002, DSI_CLK_CTRL);
409 writel(0x00000006, DSI_CLK_CTRL);
410 writel(0x0000000e, DSI_CLK_CTRL);
411 writel(0x0000001e, DSI_CLK_CTRL);
412 writel(0x0000003e, DSI_CLK_CTRL);
413
414 writel(0, DSI_CTRL);
415
416 writel(0, DSI_ERR_INT_MASK0);
417
418 DST_FORMAT = 0; // RGB565
Kinson Chike5c93432011-06-17 09:10:29 -0700419 dprintf(SPEW, "DSI_Video_Mode - Dst Format: RGB565\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700420
421 DLNx_EN = 1; // 1 lane with clk programming
Kinson Chike5c93432011-06-17 09:10:29 -0700422 dprintf(SPEW, "Data Lane: 1 lane\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700423
424 TRAFIC_MODE = 0; // non burst mode with sync pulses
Kinson Chike5c93432011-06-17 09:10:29 -0700425 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700426
427 writel(0x02020202, DSI_INT_CTRL);
428
429 writel(((img_width + hsync_porch0_bp) << 16) | hsync_porch0_bp,
430 DSI_VIDEO_MODE_ACTIVE_H);
431
432 writel(((img_height + vsync_porch0_bp) << 16) | (vsync_porch0_bp),
433 DSI_VIDEO_MODE_ACTIVE_V);
434
435 writel(((img_height + vsync_porch0_fp + vsync_porch0_bp) << 16)
436 | img_width + hsync_porch0_fp + hsync_porch0_bp,
437 DSI_VIDEO_MODE_TOTAL);
438
439 writel((hsync_width << 16) | 0, DSI_VIDEO_MODE_HSYNC);
440
441 writel(0 << 16 | 0, DSI_VIDEO_MODE_VSYNC);
442
443 writel(vsync_width << 16 | 0, DSI_VIDEO_MODE_VSYNC_VPOS);
444
445 writel(1, DSI_EOT_PACKET_CTRL);
446
447 writel(0x00000100, DSI_MISR_VIDEO_CTRL);
448
449 writel(low_pwr_stop_mode << 16 | eof_bllp_pwr << 12 | TRAFIC_MODE << 8
450 | DST_FORMAT << 4 | 0x0, DSI_VIDEO_MODE_CTRL);
451
452 writel(0x67, DSI_CAL_STRENGTH_CTRL);
453
454 writel(0x80006711, DSI_CAL_CTRL);
455
456 writel(0x00010100, DSI_MISR_VIDEO_CTRL);
457
458 writel(0x00010100, DSI_INT_CTRL);
459 writel(0x02010202, DSI_INT_CTRL);
460
461 writel(0x02030303, DSI_INT_CTRL);
462
463 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4
464 | 0x103, DSI_CTRL);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800465 mdelay(10);
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700466
467 return status;
468}
469
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800470int config_dsi_cmd_mode(unsigned short disp_width, unsigned short disp_height,
471 unsigned short img_width, unsigned short img_height,
472 unsigned short dst_format,
473 unsigned short traffic_mode,
474 unsigned short datalane_num)
475{
476 unsigned char DST_FORMAT;
477 unsigned char TRAFIC_MODE;
478 unsigned char DLNx_EN;
479 // video mode data ctrl
480 int status = 0;
Greg Griscod6250552011-06-29 14:40:23 -0700481 unsigned char interleav = 0;
482 unsigned char ystride = 0x03;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800483 // disable mdp first
484
485 writel(0x00000000, DSI_CLK_CTRL);
486 writel(0x00000000, DSI_CLK_CTRL);
487 writel(0x00000000, DSI_CLK_CTRL);
488 writel(0x00000000, DSI_CLK_CTRL);
489 writel(0x00000002, DSI_CLK_CTRL);
490 writel(0x00000006, DSI_CLK_CTRL);
491 writel(0x0000000e, DSI_CLK_CTRL);
492 writel(0x0000001e, DSI_CLK_CTRL);
493 writel(0x0000003e, DSI_CLK_CTRL);
494
495 writel(0x10000000, DSI_ERR_INT_MASK0);
496
497 // writel(0, DSI_CTRL);
498
499 // writel(0, DSI_ERR_INT_MASK0);
500
501 DST_FORMAT = 8; // RGB888
Kinson Chike5c93432011-06-17 09:10:29 -0700502 dprintf(SPEW, "DSI_Cmd_Mode - Dst Format: RGB888\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800503
504 DLNx_EN = 3; // 2 lane with clk programming
Kinson Chike5c93432011-06-17 09:10:29 -0700505 dprintf(SPEW, "Data Lane: 2 lane\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800506
507 TRAFIC_MODE = 0; // non burst mode with sync pulses
Kinson Chike5c93432011-06-17 09:10:29 -0700508 dprintf(SPEW, "Traffic mode: non burst mode with sync pulses\n");
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800509
510 writel(0x02020202, DSI_INT_CTRL);
511
512 writel(0x00100000 | DST_FORMAT, DSI_COMMAND_MODE_MDP_CTRL);
513 writel((img_width * ystride + 1) << 16 | 0x0039,
514 DSI_COMMAND_MODE_MDP_STREAM0_CTRL);
515 writel((img_width * ystride + 1) << 16 | 0x0039,
516 DSI_COMMAND_MODE_MDP_STREAM1_CTRL);
517 writel(img_height << 16 | img_width, DSI_COMMAND_MODE_MDP_STREAM0_TOTAL);
518 writel(img_height << 16 | img_width, DSI_COMMAND_MODE_MDP_STREAM1_TOTAL);
519 writel(0xEE, DSI_CAL_STRENGTH_CTRL);
520 writel(0x80000000, DSI_CAL_CTRL);
521 writel(0x40, DSI_TRIG_CTRL);
522 writel(0x13c2c, DSI_COMMAND_MODE_MDP_DCS_CMD_CTRL);
523 writel(interleav << 30 | 0 << 24 | 0 << 20 | DLNx_EN << 4 | 0x105,
524 DSI_CTRL);
525 mdelay(10);
526 writel(0x10000000, DSI_COMMAND_MODE_DMA_CTRL);
527 writel(0x10000000, DSI_MISR_CMD_CTRL);
528 writel(0x00000040, DSI_ERR_INT_MASK0);
529 writel(0x1, DSI_EOT_PACKET_CTRL);
530 // writel(0x0, MDP_OVERLAYPROC0_START);
Kinson Chikfe931032011-07-21 10:01:34 -0700531 mdp_start_dma();
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800532 mdelay(10);
533 writel(0x1, DSI_CMD_MODE_MDP_SW_TRIGGER);
534
535 status = 1;
536 return status;
537}
538
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800539int mipi_dsi_video_config(unsigned short num_of_lanes)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700540{
541
542 int status = 0;
543 unsigned long ReadValue;
544 unsigned long count = 0;
545 unsigned long low_pwr_stop_mode = 0; // low power mode 0x1111 start from
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800546 // bit16, high spd mode 0x0
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700547 unsigned char eof_bllp_pwr = 0x9; // bit 12, 15, 1:low power stop mode or
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800548 // let cmd mode eng send packets in hs
549 // or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700550 unsigned short image_wd = mipi_fb_cfg.width;
551 unsigned short image_ht = mipi_fb_cfg.height;
Greg Grisco1073a5e2011-07-28 18:59:18 -0700552#if !DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
553 unsigned short display_wd = mipi_fb_cfg.width;
554 unsigned short display_ht = mipi_fb_cfg.height;
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700555 unsigned short hsync_porch_fp = MIPI_HSYNC_FRONT_PORCH_DCLK;
556 unsigned short hsync_porch_bp = MIPI_HSYNC_BACK_PORCH_DCLK;
557 unsigned short vsync_porch_fp = MIPI_VSYNC_FRONT_PORCH_LINES;
558 unsigned short vsync_porch_bp = MIPI_VSYNC_BACK_PORCH_LINES;
559 unsigned short hsync_width = MIPI_HSYNC_PULSE_WIDTH;
560 unsigned short vsync_width = MIPI_VSYNC_PULSE_WIDTH;
561 unsigned short dst_format = 0;
562 unsigned short traffic_mode = 0;
Greg Grisco1073a5e2011-07-28 18:59:18 -0700563#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700564 unsigned short pack_pattern = 0x12; //BGR
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700565 unsigned char ystride = 3;
566
567 low_pwr_stop_mode = 0x1111; // low pwr mode bit16:HSA, bit20:HBA,
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800568 // bit24:HFP, bit28:PULSE MODE, need enough
569 // time for swithc from LP to HS
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700570 eof_bllp_pwr = 0x9; // low power stop mode or let cmd mode eng send
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800571 // packets in hs or lp mode
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700572
Kinson Chike5c93432011-06-17 09:10:29 -0700573#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
574 pack_pattern = 0x21; //RGB
575 config_mdt61_dsi_video_mode();
576
577 /* Two functions make up mdp_setup_dma_p_video_mode with mdt61 panel functions*/
578 mdp_setup_dma_p_video_config(pack_pattern, image_wd, image_ht, MIPI_FB_ADDR, image_wd, ystride);
579 mdp_setup_mdt61_video_dsi_config();
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530580#elif DISPLAY_MIPI_PANEL_RENESAS
581 pack_pattern = 0x21; //RGB
582 config_renesas_dsi_video_mode();
583
584 status +=
585 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd, image_ht,
586 hsync_porch_fp, hsync_porch_bp,
587 vsync_porch_fp, vsync_porch_bp, hsync_width,
588 vsync_width, MIPI_FB_ADDR, image_wd,
589 pack_pattern, ystride);
Kinson Chike5c93432011-06-17 09:10:29 -0700590#else
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700591 status += config_dsi_video_mode(display_wd, display_ht, image_wd, image_ht,
592 hsync_porch_fp, hsync_porch_bp,
593 vsync_porch_fp, vsync_porch_bp, hsync_width,
594 vsync_width, dst_format, traffic_mode,
595 num_of_lanes);
596
597 status +=
598 mdp_setup_dma_p_video_mode(display_wd, display_ht, image_wd, image_ht,
599 hsync_porch_fp, hsync_porch_bp,
600 vsync_porch_fp, vsync_porch_bp, hsync_width,
601 vsync_width, MIPI_FB_ADDR, image_wd,
602 pack_pattern, ystride);
Kinson Chike5c93432011-06-17 09:10:29 -0700603#endif
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700604
605 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
606 while (ReadValue != 0x00010000) {
607 ReadValue = readl(DSI_INT_CTRL) & 0x00010000;
608 count++;
609 if (count > 0xffff) {
610 status = FAIL;
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530611 dprintf(CRITICAL, "Video lane test failed\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700612 return status;
613 }
614 }
615
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530616 dprintf(SPEW, "Video lane tested successfully\n");
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700617 return status;
618}
619
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800620int is_cmd_mode_enabled(void)
621{
622 return cmd_mode_status;
623}
624
Kinson Chike5c93432011-06-17 09:10:29 -0700625#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800626void mipi_dsi_cmd_mode_trigger(void)
627{
628 int status = 0;
629 unsigned short display_wd = mipi_fb_cfg.width;
630 unsigned short display_ht = mipi_fb_cfg.height;
631 unsigned short image_wd = mipi_fb_cfg.width;
632 unsigned short image_ht = mipi_fb_cfg.height;
633 unsigned short dst_format = 0;
634 unsigned short traffic_mode = 0;
635 struct mipi_dsi_panel_config *panel_info = &novatek_panel_info;
Kinson Chikfe931032011-07-21 10:01:34 -0700636 status += mipi_dsi_cmd_config(mipi_fb_cfg, panel_info->num_of_lanes);
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800637 mdelay(50);
638 config_dsi_cmd_mode(display_wd, display_ht, image_wd, image_ht,
639 dst_format, traffic_mode,
640 panel_info->num_of_lanes /* num_of_lanes */ );
641}
Kinson Chike5c93432011-06-17 09:10:29 -0700642#endif
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800643
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700644void mipi_dsi_shutdown(void)
645{
Kinson Chikfe931032011-07-21 10:01:34 -0700646 mdp_shutdown();
Ajay Dudani8fb36092011-01-27 18:09:50 -0800647 writel(0x01010101, DSI_INT_CTRL);
Chandan Uddarajuc1df5652011-03-03 21:15:51 -0800648 writel(0x13FF3BFF, DSI_ERR_INT_MASK0);
Kinson Chikfe931032011-07-21 10:01:34 -0700649 writel(0, DSIPHY_PLL_CTRL(0));
Ajay Dudani8fb36092011-01-27 18:09:50 -0800650 writel(0, DSI_CLK_CTRL);
651 writel(0, DSI_CTRL);
Kinson Chike5c93432011-06-17 09:10:29 -0700652#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
Kinson Chikfe931032011-07-21 10:01:34 -0700653 writel(0x0, DSI_CC_REG);
654 writel(0x0, PIXEL_CC_REG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530655#elif (!DISPLAY_MIPI_PANEL_RENESAS)
Kinson Chikfe931032011-07-21 10:01:34 -0700656 secure_writel(0x0, DSI_CC_REG);
657 secure_writel(0x0, PIXEL_CC_REG);
Kinson Chike5c93432011-06-17 09:10:29 -0700658#endif
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700659}
660
661struct fbcon_config *mipi_init(void)
662{
663 int status = 0;
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800664 struct mipi_dsi_panel_config *panel_info = get_panel_info();
Kinson Chike5c93432011-06-17 09:10:29 -0700665 /* Enable MMSS_AHB_ARB_MATER_PORT_E for arbiter master0 and master 1 request */
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530666#if (!DISPLAY_MIPI_PANEL_RENESAS)
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700667 writel(0x00001800, MMSS_SFPB_GPREG);
Aparna Mallavarapuf712f5e2011-08-04 21:11:00 +0530668#endif
Kinson Chike5c93432011-06-17 09:10:29 -0700669
670#if DISPLAY_MIPI_PANEL_TOSHIBA_MDT61
671 mipi_dsi_phy_init(panel_info);
672#else
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800673 mipi_dsi_phy_ctrl_config(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700674#endif
675
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800676 status += mipi_dsi_panel_initialize(panel_info);
Kinson Chike5c93432011-06-17 09:10:29 -0700677
Shashank Mittalcbd271d2011-01-14 15:18:33 -0800678#if DISPLAY_MIPI_PANEL_NOVATEK_BLUE
679 mipi_dsi_cmd_bta_sw_trigger();
680 mipi_novatek_manufacture_id();
681#endif
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700682 mipi_fb_cfg.base = MIPI_FB_ADDR;
683
Chandan Uddarajufe93e822010-11-21 20:44:47 -0800684 if (panel_info->mode == MIPI_VIDEO_MODE)
685 status += mipi_dsi_video_config(panel_info->num_of_lanes);
686
687 if (panel_info->mode == MIPI_CMD_MODE)
688 cmd_mode_status = 1;
689
Chandan Uddaraju78ae6752010-10-19 12:57:10 -0700690 return &mipi_fb_cfg;
691}