blob: 0098c0e28e66c220a8ecb8612cd1f6d00c186734 [file] [log] [blame]
Channagoud Kadabie86a40b2014-03-12 17:48:51 -07001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -07002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef __MMC_SDHCI_H__
30#define __MMC_SDHCI_H__
31
32#include <sdhci.h>
33
34/* Emmc Card bus commands */
35#define CMD0_GO_IDLE_STATE 0
36#define CMD1_SEND_OP_COND 1
37#define CMD2_ALL_SEND_CID 2
38#define CMD3_SEND_RELATIVE_ADDR 3
39#define CMD4_SET_DSR 4
Channagoud Kadabi9e3c3b92013-06-18 18:32:32 -070040#define CMD5_SLEEP_AWAKE 5
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -070041#define CMD6_SWITCH_FUNC 6
42#define CMD7_SELECT_DESELECT_CARD 7
43#define CMD8_SEND_EXT_CSD 8
44#define CMD9_SEND_CSD 9
45#define CMD10_SEND_CID 10
46#define CMD12_STOP_TRANSMISSION 12
47#define CMD13_SEND_STATUS 13
48#define CMD15_GO_INACTIVE_STATUS 15
49#define CMD16_SET_BLOCKLEN 16
50#define CMD17_READ_SINGLE_BLOCK 17
51#define CMD18_READ_MULTIPLE_BLOCK 18
Channagoud Kadabi9b8f8fc2013-07-26 12:02:49 -070052#define CMD21_SEND_TUNING_BLOCK 21
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -070053#define CMD23_SET_BLOCK_COUNT 23
54#define CMD24_WRITE_SINGLE_BLOCK 24
55#define CMD25_WRITE_MULTIPLE_BLOCK 25
56#define CMD28_SET_WRITE_PROTECT 28
57#define CMD29_CLEAR_WRITE_PROTECT 29
58#define CMD31_SEND_WRITE_PROT_TYPE 31
59#define CMD32_ERASE_WR_BLK_START 32
60#define CMD33_ERASE_WR_BLK_END 33
61#define CMD35_ERASE_GROUP_START 35
62#define CMD36_ERASE_GROUP_END 36
63#define CMD38_ERASE 38
64
65/* Card type */
66#define MMC_TYPE_STD_SD 0
67#define MMC_TYPE_SDHC 1
68#define MMC_TYPE_SDIO 2
69#define MMC_TYPE_MMCHC 3
70#define MMC_TYPE_STD_MMC 4
71
72/* OCR Register */
73#define MMC_OCR_17_19 (1 << 7)
74#define MMC_OCR_27_36 (0x1FF << 15)
75#define MMC_OCR_SEC_MODE (2 << 29)
76#define MMC_OCR_BUSY (1 << 31)
77
78/* Card status */
79#define MMC_CARD_STATUS(x) ((x >> 9) & 0x0F)
80#define MMC_TRAN_STATE 4
81#define MMC_PROG_STATE 7
82#define MMC_SWITCH_FUNC_ERR_FLAG (1 << 7)
83#define MMC_STATUS_INACTIVE 0
84#define MMC_STATUS_ACTIVE 1
Channagoud Kadabi003171e2013-05-29 15:21:12 -070085#define MMC_READY_FOR_DATA (1 << 8)
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -070086
87/* EXT_CSD */
88/* Offsets in the ext csd */
89#define MMC_EXT_MMC_BUS_WIDTH 183
90#define MMC_EXT_MMC_HS_TIMING 185
91#define MMC_DEVICE_TYPE 196
Channagoud Kadabie106d1f2014-04-25 18:26:26 -070092#define MMC_EXT_MMC_DRV_STRENGTH 197
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -070093#define MMC_EXT_HC_WP_GRP_SIZE 221
94#define MMC_SEC_COUNT4 215
95#define MMC_SEC_COUNT3 214
96#define MMC_SEC_COUNT2 213
97#define MMC_SEC_COUNT1 212
98#define MMC_PART_CONFIG 179
99#define MMC_ERASE_GRP_DEF 175
100#define MMC_USR_WP 171
Channagoud Kadabie86a40b2014-03-12 17:48:51 -0700101#define MMC_ERASE_TIMEOUT_MULT 223
Channagoud Kadabi003171e2013-05-29 15:21:12 -0700102#define MMC_HC_ERASE_GRP_SIZE 224
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700103
104/* Values for ext csd fields */
105#define MMC_HS_TIMING 0x1
106#define MMC_HS200_TIMING 0x2
Channagoud Kadabi9b8f8fc2013-07-26 12:02:49 -0700107#define MMC_HS400_TIMING 0x3
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700108#define MMC_ACCESS_WRITE 0x3
Channagoud Kadabi003171e2013-05-29 15:21:12 -0700109#define MMC_SET_BIT 0x1
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700110#define MMC_HS_DDR_MODE (BIT(2) | BIT(3))
111#define MMC_HS_HS200_MODE (BIT(4) | BIT(5))
Channagoud Kadabi9b8f8fc2013-07-26 12:02:49 -0700112#define MMC_HS_HS400_MODE (BIT(6) | BIT(7))
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700113#define MMC_SEC_COUNT4_SHIFT 24
114#define MMC_SEC_COUNT3_SHIFT 16
115#define MMC_SEC_COUNT2_SHIFT 8
Channagoud Kadabi003171e2013-05-29 15:21:12 -0700116#define MMC_HC_ERASE_MULT (512 * 1024)
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700117
118/* Command related */
119#define MMC_MAX_COMMAND_RETRY 1000
Channagoud Kadabi003171e2013-05-29 15:21:12 -0700120#define MMC_MAX_CARD_STAT_RETRY 10000
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700121#define MMC_RD_BLOCK_LEN 512
122#define MMC_WR_BLOCK_LEN 512
Channagoud Kadabi003171e2013-05-29 15:21:12 -0700123#define MMC_R1_WP_ERASE_SKIP BIT(15)
124#define MMC_US_PERM_WP_DIS BIT(4)
125#define MMC_US_PWR_WP_DIS BIT(3)
126#define MMC_US_PERM_WP_EN BIT(2)
127#define MMC_US_PWR_WP_EN BIT(0)
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700128
Channagoud Kadabi14fd2052013-10-17 18:00:50 -0700129/* MMC errors */
130#define MMC_R1_BLOCK_LEN_ERR (1 << 29)
131#define MMC_R1_ADDR_ERR (1 << 30)
132#define MMC_R1_GENERIC_ERR (1 << 19)
133#define MMC_R1_CC_ERROR (1 << 20)
134#define MMC_R1_WP_VIOLATION (1 << 26)
135#define MMC_R1_ADDR_OUT_OF_RANGE (1 << 31)
136
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700137/* RCA of the card */
138#define MMC_RCA 2
Channagoud Kadabi9e3c3b92013-06-18 18:32:32 -0700139#define MMC_CARD_RCA_BIT 16
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700140
141/* Misc card macros */
142#define MMC_BLK_SZ 512
Channagoud Kadabi9e3c3b92013-06-18 18:32:32 -0700143#define MMC_CARD_SLEEP (1 << 15)
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700144
145/* Clock rates */
146#define MMC_CLK_400KHZ 400000
147#define MMC_CLK_144KHZ 144000
148#define MMC_CLK_20MHZ 20000000
149#define MMC_CLK_25MHZ 25000000
150#define MMC_CLK_48MHZ 48000000
151#define MMC_CLK_50MHZ 49152000
152#define MMC_CLK_96MHZ 96000000
Aparna Mallavarapu20282d12014-02-27 21:48:27 -0800153#define MMC_CLK_177MHZ 177770000
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700154#define MMC_CLK_200MHZ 200000000
Channagoud Kadabi9b8f8fc2013-07-26 12:02:49 -0700155#define MMC_CLK_192MHZ 192000000
156#define MMC_CLK_400MHZ 400000000
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700157
Channagoud Kadabi003171e2013-05-29 15:21:12 -0700158#define MMC_ADDR_OUT_OF_RANGE(resp) ((resp >> 31) & 0x01)
159
Channagoud Kadabi4d13b2c2013-06-18 12:43:29 -0700160/* SD card related Macros */
161/* Arguments for commands */
162#define MMC_SD_HC_VOLT_SUPPLIED 0x000001AA
163#define MMC_SD_OCR 0x00FF8000
164#define MMC_SD_HC_HCS 0x40000000
165#define MMC_SD_DEV_READY 0x80000000
166#define MMC_CARD_TYPE_SDHC 0x1
167#define MMC_CARD_TYPE_STD_SD 0x0
168#define SD_CARD_RCA 0x0
169#define MMC_SD_SWITCH_HS 0x80FFFFF1
170
171#define SD_CMD8_MAX_RETRY 0x3
172#define SD_ACMD41_MAX_RETRY 0x14
173
174/* SCR(SD Card Register) related */
175#define SD_SCR_BUS_WIDTH 16
176#define SD_SCR_SD_SPEC 24
177#define SD_SCR_SD_SPEC3 15
178#define SD_SCR_BUS_WIDTH_MASK 0xf0000
179#define SD_SCR_SD_SPEC_MASK 0x0f000000
180#define SD_SCR_SD_SPEC3_MASK 0x8000
181#define SD_SCR_CMD23_SUPPORT BIT(1)
182#define SD_SCR_WIDTH_4BIT BIT(2)
183
184/* SSR related macros */
185#define MMC_SD_AU_SIZE_BIT 428
186#define MMC_SD_AU_SIZE_LEN 4
187#define MMC_SD_ERASE_SIZE_BIT 408
188#define MMC_SD_ERASE_SIZE_LEN 16
189
190/* Commands for SD card */
191#define CMD8_SEND_IF_COND 8
192#define ACMD6_SET_BUS_WIDTH 6
193#define ACMD13_SEND_SD_STATUS 13
194#define ACMD41_SEND_OP_COND 41
195#define ACMD51_READ_CARD_SCR 51
196#define CMD55_APP_CMD 55
197
Channagoud Kadabi9b8f8fc2013-07-26 12:02:49 -0700198#define MMC_SAVE_TIMING(host, TIMING) host->timing = TIMING
199
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700200/* Can be used to unpack array of upto 32 bits data */
201#define UNPACK_BITS(array, start, len, size_of) \
202 ({ \
203 uint32_t indx = (start) / (size_of); \
204 uint32_t offset = (start) % (size_of); \
205 uint32_t mask = (((len)<(size_of))? 1<<(len):0) - 1; \
206 uint32_t unpck = array[indx] >> offset; \
207 uint32_t indx2 = ((start) + (len) - 1) / (size_of); \
208 if(indx2 > indx) \
209 unpck |= array[indx2] << ((size_of) - offset); \
210 unpck & mask; \
211 })
212
Channagoud Kadabi4d13b2c2013-06-18 12:43:29 -0700213#define swap_endian32(x) \
214 ((uint32_t)( \
215 (((uint32_t)(x) & (uint32_t)0x000000ffUL) << 24) | \
216 (((uint32_t)(x) & (uint32_t)0x0000ff00UL) << 8) | \
217 (((uint32_t)(x) & (uint32_t)0x00ff0000UL) >> 8) | \
218 (((uint32_t)(x) & (uint32_t)0xff000000UL) >> 24) ))
219
220
221#define MMC_CARD_SD(card) ((card->type == MMC_CARD_TYPE_SDHC) || \
222 (card->type == MMC_CARD_TYPE_STD_SD))
223
224#define MMC_CARD_MMC(card) ((card->type == MMC_TYPE_STD_MMC) || \
225 (card->type == MMC_TYPE_MMCHC))
226
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700227/* CSD Register.
228 * Note: not all the fields have been defined here
229 */
230struct mmc_csd {
231 uint32_t cmmc_structure;
232 uint32_t spec_vers;
233 uint32_t card_cmd_class;
234 uint32_t write_blk_len;
235 uint32_t read_blk_len;
236 uint32_t r2w_factor;
237 uint32_t sector_size;
238 uint32_t c_size_mult;
239 uint32_t c_size;
240 uint32_t nsac_clk_cycle;
241 uint32_t taac_ns;
242 uint32_t tran_speed;
243 uint32_t erase_grp_size;
244 uint32_t erase_grp_mult;
245 uint32_t wp_grp_size;
246 uint32_t wp_grp_enable:1;
247 uint32_t perm_wp:1;
248 uint32_t temp_wp:1;
249 uint32_t erase_blk_len:1;
250 uint32_t read_blk_misalign:1;
251 uint32_t write_blk_misalign:1;
252 uint32_t read_blk_partial:1;
253 uint32_t write_blk_partial:1;
254};
255
256/* CID Register */
257struct mmc_cid {
258 uint32_t mid; /* 8 bit manufacturer id */
259 uint32_t oid; /* 16 bits 2 character ASCII - OEM ID */
260 uint8_t pnm[7]; /* 6 character ASCII - product name */
261 uint32_t prv; /* 8 bits - product revision */
262 uint32_t psn; /* 32 bits - product serial number */
263 uint32_t month; /* 4 bits manufacturing month */
264 uint32_t year; /* 4 bits manufacturing year */
265};
266
Channagoud Kadabi4d13b2c2013-06-18 12:43:29 -0700267/* SCR register for SD card */
268struct mmc_sd_scr {
269 uint32_t bus_widths; /* Bus width support, 8 or 1 bit */
270 uint32_t sd_spec; /* sd spec version */
271 uint32_t sd3_spec; /* sd spec 3 version */
272 uint32_t cmd23_support; /* cmd23 supported or not */
273};
274
275/* SD Status Register */
276struct mmc_sd_ssr {
277 uint32_t au_size; /* Allocation unit (AU) size */
278 uint32_t num_aus; /* Number of AUs */
279};
280
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700281/* mmc card register */
282struct mmc_card {
283 uint32_t rca; /* Relative addres of the card*/
284 uint32_t ocr; /* Operating range of the card*/
Channagoud Kadabi96c629e2013-09-10 14:21:30 -0700285 uint32_t block_size; /* Block size for the card */
vijay kumar697dbfd2014-04-24 17:12:49 +0530286 uint32_t wp_grp_size; /* WP group size for the card */
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700287 uint64_t capacity; /* card capacity */
288 uint32_t type; /* Type of the card */
289 uint32_t status; /* Card status */
290 uint8_t *ext_csd; /* Ext CSD for the card info */
291 uint32_t raw_csd[4]; /* Raw CSD for the card */
Channagoud Kadabi4d13b2c2013-06-18 12:43:29 -0700292 uint32_t raw_scr[2]; /* SCR for SD card */
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700293 struct mmc_cid cid; /* CID structure */
294 struct mmc_csd csd; /* CSD structure */
Channagoud Kadabi4d13b2c2013-06-18 12:43:29 -0700295 struct mmc_sd_scr scr; /* SCR structure */
296 struct mmc_sd_ssr ssr; /* SSR Register */
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700297};
298
299/* mmc device config data */
300struct mmc_config_data {
301 uint8_t slot; /* Sdcc slot used */
Channagoud Kadabi4b2f9672013-08-08 17:44:03 -0700302 uint32_t pwr_irq; /* Power Irq from card to host */
Channagoud Kadabi4d13b2c2013-06-18 12:43:29 -0700303 uint32_t sdhc_base; /* Base address for the sdhc */
304 uint32_t pwrctl_base; /* Base address for power control registers */
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700305 uint16_t bus_width; /* Bus width used */
306 uint32_t max_clk_rate; /* Max clock rate supported */
Aparna Mallavarapue1cdd302014-03-07 07:12:44 +0530307 uint8_t hs400_support; /* SDHC HS400 mode supported or not */
Channagoud Kadabi17e69972014-10-13 11:42:24 -0700308 uint8_t use_io_switch; /* IO pad switch flag for shared sdc controller */
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700309};
310
311/* mmc device structure */
312struct mmc_device {
313 struct sdhci_host host; /* Handle to host controller */
314 struct mmc_card card; /* Handle to mmc card */
315 struct mmc_config_data config; /* Handle for the mmc config data */
316};
317
318/*
319 * APIS exposed to block level driver
320 */
321/* API: Initialize the mmc card */
322struct mmc_device *mmc_init(struct mmc_config_data *);
323/* API: Read required number of blocks from card into destination */
324uint32_t mmc_sdhci_read(struct mmc_device *dev, void *dest, uint64_t blk_addr, uint32_t num_blocks);
325/* API: Write requried number of blocks from source to card */
326uint32_t mmc_sdhci_write(struct mmc_device *dev, void *src, uint64_t blk_addr, uint32_t num_blocks);
Channagoud Kadabi003171e2013-05-29 15:21:12 -0700327/* API: Erase len bytes (after converting to number of erase groups), from specified address */
328uint32_t mmc_sdhci_erase(struct mmc_device *dev, uint32_t blk_addr, uint64_t len);
329/* API: Write protect or release len bytes (after converting to number of write protect groups) from specified start address*/
330uint32_t mmc_set_clr_power_on_wp_user(struct mmc_device *dev, uint32_t addr, uint64_t len, uint8_t set_clr);
331/* API: Get the WP status of write protect groups starting at addr */
332uint32_t mmc_get_wp_status(struct mmc_device *dev, uint32_t addr, uint8_t *wp_status);
Channagoud Kadabi9e3c3b92013-06-18 18:32:32 -0700333/* API: Put the mmc card in sleep mode */
334void mmc_put_card_to_sleep(struct mmc_device *dev);
Channagoud Kadabie106d1f2014-04-25 18:26:26 -0700335/* API: Change the driver type of the card */
336bool mmc_set_drv_type(struct sdhci_host *host, struct mmc_card *card, uint8_t drv_type);
Channagoud Kadabiec0f7f72013-03-11 15:21:36 -0700337#endif