blob: 0e185d35e818b33db3917247ba5372512ead4429 [file] [log] [blame]
Umang Agrawalabccfc92017-12-19 12:05:27 +05301/* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +05302 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <platform/iomap.h>
31#include <reg.h>
32#include <target.h>
33#include <platform.h>
34#include <uart_dm.h>
35#include <mmc.h>
36#include <platform/gpio.h>
37#include <dev/keys.h>
38#include <spmi_v2.h>
39#include <pm8x41.h>
P.V. Phani Kumara053a322015-08-13 18:36:05 +053040#include <pm8x41_hw.h>
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053041#include <board.h>
42#include <baseband.h>
43#include <hsusb.h>
44#include <scm.h>
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053045#include <platform/irqs.h>
46#include <platform/clock.h>
P.V. Phani Kumara053a322015-08-13 18:36:05 +053047#include <platform/timer.h>
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053048#include <crypto5_wrapper.h>
49#include <partition_parser.h>
50#include <stdlib.h>
P.V. Phani Kumara053a322015-08-13 18:36:05 +053051#include <rpm-smd.h>
52#include <spmi.h>
53#include <sdhci_msm.h>
54#include <clock.h>
P.V. Phani Kumar77826d32015-12-26 20:56:35 +053055#include <boot_device.h>
56#include <secapp_loader.h>
57#include <rpmb.h>
58#include <smem.h>
59#include <qmp_phy.h>
60#include <qusb2_phy.h>
Padmanabhan Komanduru0104a892016-01-22 16:58:10 +053061#include "target/display.h"
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053062
63#if LONG_PRESS_POWER_ON
64#include <shutdown_detect.h>
65#endif
66
c_wufeng41310ae2016-01-14 17:59:22 +080067#if PON_VIB_SUPPORT
68#include <vibrator.h>
69#define VIBRATE_TIME 250
70#endif
71
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053072#define PMIC_ARB_CHANNEL_NUM 0
73#define PMIC_ARB_OWNER_ID 0
74#define TLMM_VOL_UP_BTN_GPIO 85
75
76#define FASTBOOT_MODE 0x77665500
P.V. Phani Kumar77826d32015-12-26 20:56:35 +053077#define RECOVERY_MODE 0x77665502
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053078#define PON_SOFT_RB_SPARE 0x88F
anisha agarwalebc52bc2016-07-08 15:50:00 -070079#define EXT4_CMDLINE " rootfstype=ext4 root=/dev/mmcblk0p"
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053080
P.V. Phani Kumar77826d32015-12-26 20:56:35 +053081#define CE1_INSTANCE 1
82#define CE_EE 1
83#define CE_FIFO_SIZE 64
84#define CE_READ_PIPE 3
85#define CE_WRITE_PIPE 2
86#define CE_READ_PIPE_LOCK_GRP 0
87#define CE_WRITE_PIPE_LOCK_GRP 0
88#define CE_ARRAY_SIZE 20
89
Vijay Kumar Pendoti7e9226c2016-09-21 20:49:21 +053090#define SMBCHG_USB_RT_STS 0x21310
91#define USBIN_UV_RT_STS BIT(0)
Umang Agrawalabccfc92017-12-19 12:05:27 +053092#define USBIN_UV_RT_STS_PMI632 BIT(2)
Vijay Kumar Pendoti7e9226c2016-09-21 20:49:21 +053093
P.V. Phani Kumara053a322015-08-13 18:36:05 +053094struct mmc_device *dev;
95
96static uint32_t mmc_pwrctl_base[] =
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +053097 { MSM_SDC1_BASE, MSM_SDC2_BASE };
98
P.V. Phani Kumara053a322015-08-13 18:36:05 +053099static uint32_t mmc_sdhci_base[] =
100 { MSM_SDC1_SDHCI_BASE, MSM_SDC2_SDHCI_BASE };
101
102static uint32_t mmc_sdc_pwrctl_irq[] =
103 { SDCC1_PWRCTL_IRQ, SDCC2_PWRCTL_IRQ };
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530104
105void target_early_init(void)
106{
107#if WITH_DEBUG_UART
P.V. Phani Kumar2e4eeae2015-12-31 16:52:54 +0530108 uart_dm_init(1, 0, BLSP1_UART0_BASE);
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530109#endif
110}
111
anisha agarwalebc52bc2016-07-08 15:50:00 -0700112#if _APPEND_CMDLINE
113int get_target_boot_params(const char *cmdline, const char *part, char **buf)
114{
115 int system_ptn_index = -1;
116 uint32_t buflen;
117 int ret = -1;
118
119 if (!cmdline || !part ) {
120 dprintf(CRITICAL, "WARN: Invalid input param\n");
121 return -1;
122 }
123
124 if (!strstr(cmdline, "root=/dev/ram")) /* This check is to handle kdev boot */
125 {
126 if (target_is_emmc_boot()) {
127 buflen = strlen(EXT4_CMDLINE) + sizeof(int) +1;
128 *buf = (char *)malloc(buflen);
129 if(!(*buf)) {
130 dprintf(CRITICAL,"Unable to allocate memory for boot params\n");
131 return -1;
132 }
133 /* Below is for emmc boot */
134 system_ptn_index = partition_get_index(part) + 1; /* Adding +1 as offsets for eMMC start at 1 and NAND at 0 */
135 if (system_ptn_index < 0) {
136 dprintf(CRITICAL,
137 "WARN: Cannot get partition index for %s\n", part);
138 free(*buf);
139 return -1;
140 }
141 snprintf(*buf, buflen, EXT4_CMDLINE"%d", system_ptn_index);
142 ret = 0;
143 }
144 }
145 /*in success case buf will be freed in the calling function of this*/
146 return ret;
147}
148#endif
149
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530150static void set_sdc_power_ctrl()
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530151{
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530152 /* Drive strength configs for sdc pins */
153 struct tlmm_cfgs sdc1_hdrv_cfg[] =
154 {
155 { SDC1_CLK_HDRV_CTL_OFF, TLMM_CUR_VAL_16MA, TLMM_HDRV_MASK, 0},
156 { SDC1_CMD_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK, 0},
157 { SDC1_DATA_HDRV_CTL_OFF, TLMM_CUR_VAL_10MA, TLMM_HDRV_MASK , 0},
158 };
159
160 /* Pull configs for sdc pins */
161 struct tlmm_cfgs sdc1_pull_cfg[] =
162 {
163 { SDC1_CLK_PULL_CTL_OFF, TLMM_NO_PULL, TLMM_PULL_MASK, 0},
164 { SDC1_CMD_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
165 { SDC1_DATA_PULL_CTL_OFF, TLMM_PULL_UP, TLMM_PULL_MASK, 0},
166 };
167
168 struct tlmm_cfgs sdc1_rclk_cfg[] =
169 {
170 { SDC1_RCLK_PULL_CTL_OFF, TLMM_PULL_DOWN, TLMM_PULL_MASK, 0},
171 };
172
173 /* Set the drive strength & pull control values */
174 tlmm_set_hdrive_ctrl(sdc1_hdrv_cfg, ARRAY_SIZE(sdc1_hdrv_cfg));
175 tlmm_set_pull_ctrl(sdc1_pull_cfg, ARRAY_SIZE(sdc1_pull_cfg));
176 tlmm_set_pull_ctrl(sdc1_rclk_cfg, ARRAY_SIZE(sdc1_rclk_cfg));
177}
178
179void target_sdc_init()
180{
181 struct mmc_config_data config;
182
183 /* Set drive strength & pull ctrl values */
184 set_sdc_power_ctrl();
185
186 config.slot = MMC_SLOT;
187 config.bus_width = DATA_BUS_WIDTH_8BIT;
188 config.max_clk_rate = MMC_CLK_192MHZ;
189 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
190 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
191 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
192 config.hs400_support = 1;
193
194 if (!(dev = mmc_init(&config))) {
195 /* Try different config. values */
196 config.max_clk_rate = MMC_CLK_200MHZ;
197 config.sdhc_base = mmc_sdhci_base[config.slot - 1];
198 config.pwrctl_base = mmc_pwrctl_base[config.slot - 1];
199 config.pwr_irq = mmc_sdc_pwrctl_irq[config.slot - 1];
200 config.hs400_support = 0;
201
202 if (!(dev = mmc_init(&config))) {
203 dprintf(CRITICAL, "mmc init failed!");
204 ASSERT(0);
205 }
206 }
207}
208
209void *target_mmc_device()
210{
211 return (void *) dev;
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530212}
213
214/* Return 1 if vol_up pressed */
Gaurav Nebhwanid9dd0342016-01-28 16:35:55 +0530215int target_volume_up()
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530216{
217 uint8_t status = 0;
218
219 gpio_tlmm_config(TLMM_VOL_UP_BTN_GPIO, 0, GPIO_INPUT, GPIO_PULL_UP, GPIO_2MA, GPIO_ENABLE);
220
221 /* Wait for the gpio config to take effect - debounce time */
222 thread_sleep(10);
223
224 /* Get status of GPIO */
225 status = gpio_status(TLMM_VOL_UP_BTN_GPIO);
226
227 /* Active high signal. */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530228 return !status;
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530229}
230
231/* Return 1 if vol_down pressed */
232uint32_t target_volume_down()
233{
234 /* Volume down button tied in with PMIC RESIN. */
235 return pm8x41_resin_status();
236}
237
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530238uint32_t target_is_pwrkey_pon_reason()
239{
Umang Agrawalabccfc92017-12-19 12:05:27 +0530240 uint32_t pmic = target_get_pmic();
241 uint8_t pon_reason = 0;
Umang Agrawalabccfc92017-12-19 12:05:27 +0530242 bool usb_present_sts = 1;
243
244 if (pmic == PMIC_IS_PMI632)
245 {
Umang Agrawal5f14ae42018-02-21 15:51:18 +0530246 pon_reason = pmi632_get_pon_reason();
Umang Agrawalabccfc92017-12-19 12:05:27 +0530247 usb_present_sts = !(USBIN_UV_RT_STS_PMI632 &
Vijay Kumar Pendoti7e9226c2016-09-21 20:49:21 +0530248 pm8x41_reg_read(SMBCHG_USB_RT_STS));
Umang Agrawalabccfc92017-12-19 12:05:27 +0530249 }
250 else
251 {
252 pon_reason = pm8950_get_pon_reason();
Umang Agrawal5f14ae42018-02-21 15:51:18 +0530253 usb_present_sts = !(USBIN_UV_RT_STS &
Umang Agrawalabccfc92017-12-19 12:05:27 +0530254 pm8x41_reg_read(SMBCHG_USB_RT_STS));
255 }
256
Umang Agrawal5f14ae42018-02-21 15:51:18 +0530257 if (pm8x41_get_is_cold_boot() && ((pon_reason == KPDPWR_N) ||
Umang Agrawalabccfc92017-12-19 12:05:27 +0530258 (pon_reason == (KPDPWR_N|PON1))))
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530259 return 1;
Vijay Kumar Pendoti7e9226c2016-09-21 20:49:21 +0530260 else if ((pon_reason == PON1) && (!usb_present_sts))
261 return 1;
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530262 else
263 return 0;
264}
265
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530266static void target_keystatus()
267{
268 keys_init();
269
270 if(target_volume_down())
271 keys_post_event(KEY_VOLUMEDOWN, 1);
272
273 if(target_volume_up())
274 keys_post_event(KEY_VOLUMEUP, 1);
275}
276
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530277void target_init(void)
278{
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530279 dprintf(INFO, "target_init()\n");
280
281 spmi_init(PMIC_ARB_CHANNEL_NUM, PMIC_ARB_OWNER_ID);
282
283 target_keystatus();
284
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530285 target_sdc_init();
286 if (partition_read_table())
287 {
288 dprintf(CRITICAL, "Error reading the partition table info\n");
289 ASSERT(0);
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530290 }
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530291
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530292#if LONG_PRESS_POWER_ON
Umang Agrawalabccfc92017-12-19 12:05:27 +0530293 if (target_is_pmi_enabled())
294 shutdown_detect();
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530295#endif
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530296
c_wufeng41310ae2016-01-14 17:59:22 +0800297#if PON_VIB_SUPPORT
Umang Agrawalabccfc92017-12-19 12:05:27 +0530298 if (target_is_pmi_enabled())
299 vib_timed_turn_on(VIBRATE_TIME);
c_wufeng41310ae2016-01-14 17:59:22 +0800300#endif
301
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530302
303 if (target_use_signed_kernel())
304 target_crypto_init_params();
305
306#if VERIFIED_BOOT
Mayank Grover8b2f19a2017-10-26 12:12:17 +0530307 if (VB_M <= target_get_vb_version())
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530308 {
Mayank Grover6878e012017-09-06 11:04:03 +0530309 clock_ce_enable(CE1_INSTANCE);
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530310
Mayank Grover6878e012017-09-06 11:04:03 +0530311 /* Initialize Qseecom */
312 if (qseecom_init() < 0)
313 {
314 dprintf(CRITICAL, "Failed to initialize qseecom\n");
315 ASSERT(0);
316 }
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530317
Mayank Grover6878e012017-09-06 11:04:03 +0530318 /* Start Qseecom */
319 if (qseecom_tz_init() < 0)
320 {
321 dprintf(CRITICAL, "Failed to start qseecom\n");
322 ASSERT(0);
323 }
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530324
Mayank Grover6878e012017-09-06 11:04:03 +0530325 if (rpmb_init() < 0)
326 {
327 dprintf(CRITICAL, "RPMB init failed\n");
328 ASSERT(0);
329 }
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530330
Mayank Grover6878e012017-09-06 11:04:03 +0530331 /*
332 * Load the sec app for first time
333 */
334 if (load_sec_app() < 0)
335 {
336 dprintf(CRITICAL, "Failed to load App for verified\n");
337 ASSERT(0);
338 }
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530339 }
340#endif
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530341
342#if SMD_SUPPORT
343 rpm_smd_init();
344#endif
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530345}
346
347void target_serialno(unsigned char *buf)
348{
349 uint32_t serialno;
350 if (target_is_emmc_boot()) {
351 serialno = mmc_get_psn();
352 snprintf((char *)buf, 13, "%x", serialno);
353 }
354}
355
356unsigned board_machtype(void)
357{
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530358 return LINUX_MACHTYPE_UNKNOWN;
359}
360
361/* Detect the target type */
362void target_detect(struct board_data *board)
363{
364 /* This is already filled as part of board.c */
365}
366
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530367/* Detect the modem type */
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530368void target_baseband_detect(struct board_data *board)
369{
370 uint32_t platform;
371
372 platform = board->platform;
373
374 switch(platform) {
Gaurav Nebhwani6c945a42016-02-16 17:26:51 +0530375 case MSM8953:
Mayank Grover759e0b02017-04-11 11:59:06 +0530376 case SDM450:
lijuang2f1c1f52017-12-12 14:44:32 +0800377 case SDM632:
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530378 board->baseband = BASEBAND_MSM;
379 break;
Gaurav Nebhwani6c945a42016-02-16 17:26:51 +0530380 case APQ8053:
Mayank Grover3dc285c2017-12-26 12:47:09 +0530381 case SDA450:
lijuang2f1c1f52017-12-12 14:44:32 +0800382 case SDA632:
Gaurav Nebhwani22a0d9f2015-12-29 13:49:26 +0530383 board->baseband = BASEBAND_APQ;
384 break;
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530385 default:
386 dprintf(CRITICAL, "Platform type: %u is not supported\n",platform);
387 ASSERT(0);
388 };
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530389}
390
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530391unsigned target_baseband()
392{
393 return board_baseband();
394}
lijuang395b5e62015-11-19 17:39:44 +0800395
396int set_download_mode(enum reboot_reason mode)
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530397{
398 int ret = 0;
399 ret = scm_dload_mode(mode);
400
401 pm8x41_clear_pmic_watchdog();
402
403 return ret;
404}
405
406int emmc_recovery_init(void)
407{
408 return _emmc_recovery_init();
409}
410
411unsigned target_pause_for_battery_charge(void)
412{
Umang Agrawalabccfc92017-12-19 12:05:27 +0530413 uint32_t pmic = target_get_pmic();
Umang Agrawal5f14ae42018-02-21 15:51:18 +0530414 uint8_t pon_reason = pm8x41_get_pon_reason();
415 uint8_t is_cold_boot = pm8x41_get_is_cold_boot();
Umang Agrawalabccfc92017-12-19 12:05:27 +0530416 bool usb_present_sts = 1;
417
Umang Agrawal5f14ae42018-02-21 15:51:18 +0530418 if (target_is_pmi_enabled())
Umang Agrawalabccfc92017-12-19 12:05:27 +0530419 {
Umang Agrawal5f14ae42018-02-21 15:51:18 +0530420 if (pmic == PMIC_IS_PMI632)
421 usb_present_sts = !(USBIN_UV_RT_STS_PMI632 &
Zhenhua Huangcf812d72016-01-27 17:27:47 +0800422 pm8x41_reg_read(SMBCHG_USB_RT_STS));
Umang Agrawal5f14ae42018-02-21 15:51:18 +0530423 else
Umang Agrawalabccfc92017-12-19 12:05:27 +0530424 usb_present_sts = !(USBIN_UV_RT_STS &
425 pm8x41_reg_read(SMBCHG_USB_RT_STS));
426 }
427
Zhenhua Huangcf812d72016-01-27 17:27:47 +0800428 dprintf(INFO, "%s : pon_reason is:0x%x cold_boot:%d usb_sts:%d\n", __func__,
429 pon_reason, is_cold_boot, usb_present_sts);
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530430 /* In case of fastboot reboot,adb reboot or if we see the power key
431 * pressed we do not want go into charger mode.
432 * fastboot reboot is warm boot with PON hard reset bit not set
433 * adb reboot is a cold boot with PON hard reset bit set
434 */
435 if (is_cold_boot &&
436 (!(pon_reason & HARD_RST)) &&
437 (!(pon_reason & KPDPWR_N)) &&
Zhenhua Huangcf812d72016-01-27 17:27:47 +0800438 usb_present_sts)
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530439 return 1;
440 else
441 return 0;
442}
443
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530444void target_uninit(void)
445{
446 mmc_put_card_to_sleep(dev);
447 sdhci_mode_disable(&dev->host);
448 if (crypto_initialized())
449 crypto_eng_cleanup();
450
451 if (target_is_ssd_enabled())
452 clock_ce_disable(CE1_INSTANCE);
453
454#if VERIFIED_BOOT
Mayank Grover8b2f19a2017-10-26 12:12:17 +0530455 if (VB_M <= target_get_vb_version())
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530456 {
Mayank Grover6878e012017-09-06 11:04:03 +0530457 if (is_sec_app_loaded())
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530458 {
Mayank Grover6878e012017-09-06 11:04:03 +0530459 if (send_milestone_call_to_tz() < 0)
460 {
461 dprintf(CRITICAL, "Failed to unload App for rpmb\n");
462 ASSERT(0);
463 }
464 }
465
466 if (rpmb_uninit() < 0)
467 {
468 dprintf(CRITICAL, "RPMB uninit failed\n");
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530469 ASSERT(0);
470 }
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530471
Mayank Grover6878e012017-09-06 11:04:03 +0530472 clock_ce_disable(CE1_INSTANCE);
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530473 }
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530474#endif
475
476#if SMD_SUPPORT
477 rpm_smd_uninit();
478#endif
479}
480
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530481/* UTMI MUX configuration to connect PHY to SNPS controller:
482 * Configure primary HS phy mux to use UTMI interface
483 * (connected to usb30 controller).
484 */
485static void tcsr_hs_phy_mux_configure(void)
486{
487 uint32_t reg;
488
489 reg = readl(USB2_PHY_SEL);
490
491 writel(reg | 0x1, USB2_PHY_SEL);
492}
493
494/* configure hs phy mux if using dwc controller */
495void target_usb_phy_mux_configure(void)
496{
497 if(!strcmp(target_usb_controller(), "dwc"))
498 {
499 tcsr_hs_phy_mux_configure();
500 }
501}
502
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530503void target_usb_phy_reset()
504{
505
506 usb30_qmp_phy_reset();
507 qusb2_phy_reset();
508}
509
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530510/* Initialize target specific USB handlers */
511target_usb_iface_t* target_usb30_init()
512{
513 target_usb_iface_t *t_usb_iface;
514
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530515 t_usb_iface = (target_usb_iface_t *) calloc(1, sizeof(target_usb_iface_t));
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530516 ASSERT(t_usb_iface);
517
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530518 t_usb_iface->mux_config = NULL;
519 t_usb_iface->phy_init = usb30_qmp_phy_init;
520 t_usb_iface->phy_reset = target_usb_phy_reset;
521 t_usb_iface->clock_init = clock_usb30_init;
522 t_usb_iface->vbus_override = 1;
Aparna Mallavarapu01fc00a2015-06-01 20:37:05 +0530523
524 return t_usb_iface;
525}
526
527/* identify the usb controller to be used for the target */
528const char * target_usb_controller()
529{
530 return "dwc";
531}
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530532
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530533/* Do any target specific intialization needed before entering fastboot mode */
534void target_fastboot_init(void)
535{
536 if (target_is_ssd_enabled()) {
537 clock_ce_enable(CE1_INSTANCE);
538 target_load_ssd_keystore();
539 }
540}
541
542void target_load_ssd_keystore(void)
543{
544 uint64_t ptn;
545 int index;
546 uint64_t size;
547 uint32_t *buffer = NULL;
548
549 if (!target_is_ssd_enabled())
550 return;
551
552 index = partition_get_index("ssd");
553
554 ptn = partition_get_offset(index);
555 if (ptn == 0){
556 dprintf(CRITICAL, "Error: ssd partition not found\n");
557 return;
558 }
559
560 size = partition_get_size(index);
561 if (size == 0) {
562 dprintf(CRITICAL, "Error: invalid ssd partition size\n");
563 return;
564 }
565
566 buffer = memalign(CACHE_LINE, ROUNDUP(size, CACHE_LINE));
567 if (!buffer) {
568 dprintf(CRITICAL, "Error: allocating memory for ssd buffer\n");
569 return;
570 }
571
572 if (mmc_read(ptn, buffer, size)) {
573 dprintf(CRITICAL, "Error: cannot read data\n");
574 free(buffer);
575 return;
576 }
577
578 clock_ce_enable(CE1_INSTANCE);
579 scm_protect_keystore(buffer, size);
580 clock_ce_disable(CE1_INSTANCE);
581 free(buffer);
582}
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530583
584crypto_engine_type board_ce_type(void)
585{
586 return CRYPTO_ENGINE_TYPE_HW;
587}
588
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530589/* Set up params for h/w CE. */
590void target_crypto_init_params()
591{
592 struct crypto_init_params ce_params;
593
594 /* Set up base addresses and instance. */
595 ce_params.crypto_instance = CE1_INSTANCE;
596 ce_params.crypto_base = MSM_CE1_BASE;
597 ce_params.bam_base = MSM_CE1_BAM_BASE;
598
599 /* Set up BAM config. */
600 ce_params.bam_ee = CE_EE;
601 ce_params.pipes.read_pipe = CE_READ_PIPE;
602 ce_params.pipes.write_pipe = CE_WRITE_PIPE;
603 ce_params.pipes.read_pipe_grp = CE_READ_PIPE_LOCK_GRP;
604 ce_params.pipes.write_pipe_grp = CE_WRITE_PIPE_LOCK_GRP;
605
606 /* Assign buffer sizes. */
607 ce_params.num_ce = CE_ARRAY_SIZE;
608 ce_params.read_fifo_size = CE_FIFO_SIZE;
609 ce_params.write_fifo_size = CE_FIFO_SIZE;
610
611 /* BAM is initialized by TZ for this platform.
612 * Do not do it again as the initialization address space
613 * is locked.
614 */
615 ce_params.do_bam_init = 0;
616
617 crypto_init_params(&ce_params);
618}
P.V. Phani Kumara053a322015-08-13 18:36:05 +0530619
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530620uint32_t target_get_pmic()
621{
Umang Agrawalabccfc92017-12-19 12:05:27 +0530622 if (target_is_pmi_enabled()) {
623 uint32_t pmi_type = board_pmic_target(1) & 0xffff;
624 if (pmi_type == PMIC_IS_PMI632)
625 return PMIC_IS_PMI632;
626 else
627 return PMIC_IS_PMI8950;
628 }
629 else {
630 return PMIC_IS_UNKNOWN;
631 }
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530632}
633
Umang Agrawal89f6dcb2018-01-03 19:07:47 +0530634void pmic_reset_configure(uint8_t reset_type)
635{
636 uint32_t pmi_type;
637
638 pmi_type = target_get_pmic();
639 if (pmi_type == PMIC_IS_PMI632)
640 pmi632_reset_configure(reset_type);
641 else
642 pm8994_reset_configure(reset_type);
643}
644
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530645struct qmp_reg qmp_settings[] =
646{
Mayank Grovere55fe622016-10-13 18:39:05 +0530647 {0x804, 0x01}, /* USB3PHY_PCIE_USB3_PCS_POWER_DOWN_CONTROL */
648
649 /* Common block settings */
650 {0xAC, 0x14}, /* QSERDES_COM_SYSCLK_EN_SEL */
651 {0x34, 0x08}, /* QSERDES_COM_BIAS_EN_CLKBUFLR_EN */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530652 {0x174, 0x30}, /* QSERDES_COM_CLK_SELECT */
Mayank Grovere55fe622016-10-13 18:39:05 +0530653 {0x70, 0x0F}, /* USB3PHY_QSERDES_COM_BG_TRIM */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530654 {0x19c, 0x01}, /* QSERDES_COM_SVS_MODE_CLK_SEL */
655 {0x178, 0x00}, /* QSERDES_COM_HSCLK_SEL */
Mayank Grovere55fe622016-10-13 18:39:05 +0530656 {0x194, 0x06}, /* QSERDES_COM_CMN_CONFIG */
657 {0x48, 0x0F}, /* USB3PHY_QSERDES_COM_PLL_IVCO */
658 {0x3C, 0x02}, /* QSERDES_COM_SYS_CLK_CTRL */
659
660 /* PLL & Loop filter settings */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530661 {0xd0, 0x82}, /* QSERDES_COM_DEC_START_MODE0 */
662 {0xdc, 0x55}, /* QSERDES_COM_DIV_FRAC_START1_MODE0 */
663 {0xe0, 0x55}, /* QSERDES_COM_DIV_FRAC_START2_MODE0 */
664 {0xe4, 0x03}, /* QSERDES_COM_DIV_FRAC_START3_MODE0 */
665 {0x78, 0x0b}, /* QSERDES_COM_CP_CTRL_MODE0 */
666 {0x84, 0x16}, /* QSERDES_COM_PLL_RCTRL_MODE0 */
667 {0x90, 0x28}, /* QSERDES_COM_PLL_CCTRL_MODE0 */
668 {0x108, 0x80}, /* QSERDES_COM_INTEGLOOP_GAIN0_MODE0 */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530669 {0x4c, 0x15}, /* QSERDES_COM_LOCK_CMP1_MODE0 */
670 {0x50, 0x34}, /* QSERDES_COM_LOCK_CMP2_MODE0 */
671 {0x54, 0x00}, /* QSERDES_COM_LOCK_CMP3_MODE0 */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530672 {0x18c, 0x00}, /* QSERDES_COM_CORE_CLK_EN */
673 {0xcc, 0x00}, /* QSERDES_COM_LOCK_CMP_CFG */
674 {0x128, 0x00}, /* QSERDES_COM_VCO_TUNE_MAP */
675 {0x0C, 0x0A}, /* QSERDES_COM_BG_TIMER */
Mayank Grovere55fe622016-10-13 18:39:05 +0530676
677 /* SSC Settings */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530678 {0x10, 0x01}, /* QSERDES_COM_SSC_EN_CENTER */
679 {0x1c, 0x31}, /* QSERDES_COM_SSC_PER1 */
680 {0x20, 0x01}, /* QSERDES_COM_SSC_PER2 */
681 {0x14, 0x00}, /* QSERDES_COM_SSC_ADJ_PER1 */
682 {0x18, 0x00}, /* QSERDES_COM_SSC_ADJ_PER2 */
683 {0x24, 0xde}, /* QSERDES_COM_SSC_STEP_SIZE1 */
684 {0x28, 0x07}, /* QSERDES_COM_SSC_STEP_SIZE2 */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530685
686 /* Rx Settings */
Mayank Grovere55fe622016-10-13 18:39:05 +0530687 {0x41C, 0x06}, /* QSERDES_RX_UCDR_SO_GAIN */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530688 {0x4d8, 0x02}, /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2 */
Mayank Grovere55fe622016-10-13 18:39:05 +0530689 {0x4dc, 0x4c}, /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3 */
690 {0x4e0, 0xb8}, /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4 */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530691 {0x508, 0x77}, /* QSERDES_RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
692 {0x50c, 0x80}, /* QSERDES_RX_RX_OFFSET_ADAPTOR_CNTRL2 */
693 {0x514, 0x03}, /* QSERDES_RX_SIGDET_CNTRL */
694 {0x51c, 0x16}, /* QSERDES_RX_SIGDET_DEGLITCH_CNTRL */
Mayank Grovere55fe622016-10-13 18:39:05 +0530695 {0x510, 0x0C}, /* QSERDES_RX_SIGDET_ENABLES */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530696
697 /* Tx settings */
698 {0x268, 0x45}, /* QSERDES_TX_HIGHZ_TRANSCEIVEREN_BIAS_DRVR_EN */
699 {0x2ac, 0x12}, /* QSERDES_TX_RCV_DETECT_LVL_2 */
700 {0x294, 0x06}, /* QSERDES_TX_LANE_MODE */
Mayank Grovere55fe622016-10-13 18:39:05 +0530701 {0x824, 0x15}, /* PCIE_USB3_PCS_TXDEEMPH_M6DB_V0 */
702 {0x828, 0x0E}, /* PCIE_USB3_PCS_TXDEEMPH_M3P5DB_V0 */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530703
704 /* FLL settings */
705 {0x8c8, 0x83}, /* PCIE_USB3_PCS_FLL_CNTRL2 */
706 {0x8c4, 0x02}, /* PCIE_USB3_PCS_FLL_CNTRL1 */
707 {0x8cc, 0x09}, /* PCIE_USB3_PCS_FLL_CNT_VAL_L */
708 {0x8D0, 0xA2}, /* PCIE_USB3_PCS_FLL_CNT_VAL_H_TOL */
709 {0x8D4, 0x85}, /* PCIE_USB3_PCS_FLL_MAN_CODE */
710
711 /* PCS Settings */
712 {0x880, 0xD1}, /* PCIE_USB3_PCS_LOCK_DETECT_CONFIG1 */
713 {0x884, 0x1F}, /* PCIE_USB3_PCS_LOCK_DETECT_CONFIG2 */
714 {0x888, 0x47}, /* PCIE_USB3_PCS_LOCK_DETECT_CONFIG3 */
Mayank Grovere55fe622016-10-13 18:39:05 +0530715 {0x864, 0x1B}, /* PCIE_USB3_PCS_POWER_STATE_CONFIG2 */
P.V. Phani Kumar77826d32015-12-26 20:56:35 +0530716 {0x8B8, 0x75}, /* PCIE_USB3_PCS_RXEQTRAINING_WAIT_TIME */
717 {0x8BC, 0x13}, /* PCIE_USB3_PCS_RXEQTRAINING_RUN_TIME */
718 {0x8B0, 0x86}, /* PCIE_USB3_PCS_LFPS_TX_ECSTART_EQTLOCK */
719 {0x8A0, 0x04}, /* PCIE_USB3_PCS_PWRUP_RESET_DLY_TIME_AUXCLK */
720 {0x88C, 0x44}, /* PCIE_USB3_PCS_TSYNC_RSYNC_TIME */
721 {0x870, 0xE7}, /* PCIE_USB3_PCS_RCVR_DTCT_DLY_P1U2_L */
722 {0x874, 0x03}, /* PCIE_USB3_PCS_RCVR_DTCT_DLY_P1U2_H */
723 {0x878, 0x40}, /* PCIE_USB3_PCS_RCVR_DTCT_DLY_U3_L */
724 {0x87c, 0x00}, /* PCIE_USB3_PCS_RCVR_DTCT_DLY_U3_H */
725 {0x9D8, 0x88}, /* PCIE_USB3_PCS_RX_SIGDET_LVL */
726 {0x808, 0x03}, /* PCIE_USB3_PCS_START_CONTROL */
727 {0x800, 0x00}, /* PCIE_USB3_PCS_SW_RESET */
728};
729
730struct qmp_reg *target_get_qmp_settings()
731{
732 return qmp_settings;
733}
734
735int target_get_qmp_regsize()
736{
737 return ARRAY_SIZE(qmp_settings);
738}
Padmanabhan Komanduru0104a892016-01-22 16:58:10 +0530739static uint8_t splash_override;
740/* Returns 1 if target supports continuous splash screen. */
741int target_cont_splash_screen()
742{
743 uint8_t splash_screen = 0;
744 if (!splash_override) {
745 switch (board_hardware_id()) {
746 case HW_PLATFORM_MTP:
747 case HW_PLATFORM_SURF:
748 case HW_PLATFORM_RCM:
749 case HW_PLATFORM_QRD:
750 splash_screen = 1;
751 break;
752 default:
753 splash_screen = 0;
754 break;
755 }
756 dprintf(SPEW, "Target_cont_splash=%d\n", splash_screen);
757 }
758 return splash_screen;
759}
760
761void target_force_cont_splash_disable(uint8_t override)
762{
763 splash_override = override;
764}