blob: da7e222495b06eec9c94589c03eec77643247de5 [file] [log] [blame]
Unnati Gandhib3820bc2014-07-04 16:56:27 +05301/* Copyright (c) 2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <assert.h>
30#include <reg.h>
31#include <err.h>
32#include <clock.h>
33#include <clock_pll.h>
34#include <clock_lib2.h>
35#include <platform/clock.h>
36#include <platform/iomap.h>
37
38
39/* Mux source select values */
40#define cxo_source_val 0
41#define gpll0_source_val 1
42#define cxo_mm_source_val 0
43#define gpll0_mm_source_val 1
Unnati Gandhif4cb6622014-08-28 13:54:56 +053044#define gpll1_mm_source_val 3
45
Unnati Gandhib3820bc2014-07-04 16:56:27 +053046struct clk_freq_tbl rcg_dummy_freq = F_END;
47
48
49/* Clock Operations */
50static struct clk_ops clk_ops_branch =
51{
52 .enable = clock_lib2_branch_clk_enable,
53 .disable = clock_lib2_branch_clk_disable,
54 .set_rate = clock_lib2_branch_set_rate,
55};
56
57static struct clk_ops clk_ops_rcg_mnd =
58{
59 .enable = clock_lib2_rcg_enable,
60 .set_rate = clock_lib2_rcg_set_rate,
61};
62
63static struct clk_ops clk_ops_rcg =
64{
65 .enable = clock_lib2_rcg_enable,
66 .set_rate = clock_lib2_rcg_set_rate,
67};
68
69static struct clk_ops clk_ops_cxo =
70{
71 .enable = cxo_clk_enable,
72 .disable = cxo_clk_disable,
73};
74
75static struct clk_ops clk_ops_pll_vote =
76{
77 .enable = pll_vote_clk_enable,
78 .disable = pll_vote_clk_disable,
79 .auto_off = pll_vote_clk_disable,
80 .is_enabled = pll_vote_clk_is_enabled,
81};
82
83static struct clk_ops clk_ops_vote =
84{
85 .enable = clock_lib2_vote_clk_enable,
86 .disable = clock_lib2_vote_clk_disable,
87};
88
89/* Clock Sources */
90static struct fixed_clk cxo_clk_src =
91{
92 .c = {
93 .rate = 19200000,
94 .dbg_name = "cxo_clk_src",
95 .ops = &clk_ops_cxo,
96 },
97};
98
99static struct pll_vote_clk gpll0_clk_src =
100{
101 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
102 .en_mask = BIT(0),
Aparna Mallavarapubabab6d2014-10-16 14:32:40 -0700103 .status_reg = (void *) GPLL0_MODE,
104 .status_mask = BIT(30),
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530105 .parent = &cxo_clk_src.c,
106
107 .c = {
108 .rate = 800000000,
109 .dbg_name = "gpll0_clk_src",
110 .ops = &clk_ops_pll_vote,
111 },
112};
113
Unnati Gandhif4cb6622014-08-28 13:54:56 +0530114static struct pll_vote_clk gpll1_clk_src =
115{
116 .en_reg = (void *) APCS_GPLL_ENA_VOTE,
117 .en_mask = BIT(1),
118 .status_reg = (void *) GPLL1_STATUS,
119 .status_mask = BIT(17),
120 .parent = &cxo_clk_src.c,
121
122 .c = {
123 .rate = 614400000,
124 .dbg_name = "gpll1_clk_src",
125 .ops = &clk_ops_pll_vote,
126 },
127};
128
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530129/* SDCC Clocks */
130static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] =
131{
132 F( 144000, cxo, 16, 3, 25),
133 F( 400000, cxo, 12, 1, 4),
134 F( 20000000, gpll0, 10, 1, 4),
135 F( 25000000, gpll0, 16, 1, 2),
136 F( 50000000, gpll0, 16, 0, 0),
137 F(100000000, gpll0, 8, 0, 0),
138 F(177770000, gpll0, 4.5, 0, 0),
139 F(200000000, gpll0, 4, 0, 0),
140 F_END
141};
142
143static struct rcg_clk sdcc1_apps_clk_src =
144{
145 .cmd_reg = (uint32_t *) SDCC1_CMD_RCGR,
146 .cfg_reg = (uint32_t *) SDCC1_CFG_RCGR,
147 .m_reg = (uint32_t *) SDCC1_M,
148 .n_reg = (uint32_t *) SDCC1_N,
149 .d_reg = (uint32_t *) SDCC1_D,
150
151 .set_rate = clock_lib2_rcg_set_rate_mnd,
152 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
153 .current_freq = &rcg_dummy_freq,
154
155 .c = {
156 .dbg_name = "sdc1_clk",
157 .ops = &clk_ops_rcg_mnd,
158 },
159};
160
161/* BLSP1_QUP2 Clocks */
162static struct clk_freq_tbl ftbl_gcc_blsp1_qup2_i2c_apps_clk_src[] =
163{
164 F( 96000, cxo, 10, 1, 2),
165 F( 4800000, cxo, 4, 0, 0),
166 F( 9600000, cxo, 2, 0, 0),
167 F( 16000000, gpll0, 10, 1, 5),
168 F( 19200000, gpll0, 1, 0, 0),
169 F( 25000000, gpll0, 16, 1, 2),
170 F( 50000000, gpll0, 16, 0, 0),
171 F_END
172};
173
174static struct branch_clk gcc_sdcc1_apps_clk =
175{
176 .cbcr_reg = (uint32_t *) SDCC1_APPS_CBCR,
177 .parent = &sdcc1_apps_clk_src.c,
178
179 .c = {
180 .dbg_name = "gcc_sdcc1_apps_clk",
181 .ops = &clk_ops_branch,
182 },
183};
184
185static struct branch_clk gcc_sdcc1_ahb_clk =
186{
187 .cbcr_reg = (uint32_t *) SDCC1_AHB_CBCR,
188 .has_sibling = 1,
189
190 .c = {
191 .dbg_name = "gcc_sdcc1_ahb_clk",
192 .ops = &clk_ops_branch,
193 },
194};
195
196static struct rcg_clk sdcc2_apps_clk_src =
197{
198 .cmd_reg = (uint32_t *) SDCC2_CMD_RCGR,
199 .cfg_reg = (uint32_t *) SDCC2_CFG_RCGR,
200 .m_reg = (uint32_t *) SDCC2_M,
201 .n_reg = (uint32_t *) SDCC2_N,
202 .d_reg = (uint32_t *) SDCC2_D,
203
204 .set_rate = clock_lib2_rcg_set_rate_mnd,
205 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
206 .current_freq = &rcg_dummy_freq,
207
208 .c = {
209 .dbg_name = "sdc2_clk",
210 .ops = &clk_ops_rcg_mnd,
211 },
212};
213
214static struct branch_clk gcc_sdcc2_apps_clk =
215{
216 .cbcr_reg = (uint32_t *) SDCC2_APPS_CBCR,
217 .parent = &sdcc2_apps_clk_src.c,
218
219 .c = {
220 .dbg_name = "gcc_sdcc2_apps_clk",
221 .ops = &clk_ops_branch,
222 },
223};
224
225static struct branch_clk gcc_sdcc2_ahb_clk =
226{
227 .cbcr_reg = (uint32_t *) SDCC2_AHB_CBCR,
228 .has_sibling = 1,
229
230 .c = {
231 .dbg_name = "gcc_sdcc2_ahb_clk",
232 .ops = &clk_ops_branch,
233 },
234};
235
236/* UART Clocks */
237static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] =
238{
239 F( 3686400, gpll0, 1, 72, 15625),
240 F( 7372800, gpll0, 1, 144, 15625),
241 F(14745600, gpll0, 1, 288, 15625),
242 F(16000000, gpll0, 10, 1, 5),
243 F(19200000, cxo, 1, 0, 0),
244 F(24000000, gpll0, 1, 3, 100),
245 F(25000000, gpll0, 16, 1, 2),
246 F(32000000, gpll0, 1, 1, 25),
247 F(40000000, gpll0, 1, 1, 20),
248 F(46400000, gpll0, 1, 29, 500),
249 F(48000000, gpll0, 1, 3, 50),
250 F(51200000, gpll0, 1, 8, 125),
251 F(56000000, gpll0, 1, 7, 100),
252 F(58982400, gpll0, 1,1152, 15625),
253 F(60000000, gpll0, 1, 3, 40),
254 F_END
255};
256
Unnati Gandhid119ebc2014-10-14 03:41:46 -0700257static struct rcg_clk blsp1_uart1_apps_clk_src =
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530258{
Unnati Gandhid119ebc2014-10-14 03:41:46 -0700259 .cmd_reg = (uint32_t *) BLSP1_UART1_APPS_CMD_RCGR,
260 .cfg_reg = (uint32_t *) BLSP1_UART1_APPS_CFG_RCGR,
261 .m_reg = (uint32_t *) BLSP1_UART1_APPS_M,
262 .n_reg = (uint32_t *) BLSP1_UART1_APPS_N,
263 .d_reg = (uint32_t *) BLSP1_UART1_APPS_D,
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530264
265 .set_rate = clock_lib2_rcg_set_rate_mnd,
266 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
267 .current_freq = &rcg_dummy_freq,
268
269 .c = {
Unnati Gandhid119ebc2014-10-14 03:41:46 -0700270 .dbg_name = "blsp1_uart1_apps_clk",
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530271 .ops = &clk_ops_rcg_mnd,
272 },
273};
274
Unnati Gandhid119ebc2014-10-14 03:41:46 -0700275static struct branch_clk gcc_blsp1_uart1_apps_clk =
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530276{
Unnati Gandhid119ebc2014-10-14 03:41:46 -0700277 .cbcr_reg = (uint32_t *) BLSP1_UART1_APPS_CBCR,
278 .parent = &blsp1_uart1_apps_clk_src.c,
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530279
280 .c = {
Unnati Gandhid119ebc2014-10-14 03:41:46 -0700281 .dbg_name = "gcc_blsp1_uart1_apps_clk",
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530282 .ops = &clk_ops_branch,
283 },
284};
285
286static struct vote_clk gcc_blsp1_ahb_clk = {
287 .cbcr_reg = (uint32_t *) BLSP1_AHB_CBCR,
288 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
289 .en_mask = BIT(10),
290
291 .c = {
292 .dbg_name = "gcc_blsp1_ahb_clk",
293 .ops = &clk_ops_vote,
294 },
295};
296
297/* USB Clocks */
298static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] =
299{
300 F(80000000, gpll0, 10, 0, 0),
301 F_END
302};
303
304static struct rcg_clk usb_hs_system_clk_src =
305{
306 .cmd_reg = (uint32_t *) USB_HS_SYSTEM_CMD_RCGR,
307 .cfg_reg = (uint32_t *) USB_HS_SYSTEM_CFG_RCGR,
308
309 .set_rate = clock_lib2_rcg_set_rate_hid,
310 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
311 .current_freq = &rcg_dummy_freq,
312
313 .c = {
314 .dbg_name = "usb_hs_system_clk",
315 .ops = &clk_ops_rcg,
316 },
317};
318
319static struct branch_clk gcc_usb_hs_system_clk =
320{
321 .cbcr_reg = (uint32_t *) USB_HS_SYSTEM_CBCR,
322 .parent = &usb_hs_system_clk_src.c,
323
324 .c = {
325 .dbg_name = "gcc_usb_hs_system_clk",
326 .ops = &clk_ops_branch,
327 },
328};
329
330static struct branch_clk gcc_usb_hs_ahb_clk =
331{
332 .cbcr_reg = (uint32_t *) USB_HS_AHB_CBCR,
333 .has_sibling = 1,
334
335 .c = {
336 .dbg_name = "gcc_usb_hs_ahb_clk",
337 .ops = &clk_ops_branch,
338 },
339};
340
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530341static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
342 F(160000000, gpll0, 5, 0, 0),
343 F_END
344};
345
346static struct rcg_clk ce1_clk_src = {
347 .cmd_reg = (uint32_t *) GCC_CRYPTO_CMD_RCGR,
348 .cfg_reg = (uint32_t *) GCC_CRYPTO_CFG_RCGR,
349 .set_rate = clock_lib2_rcg_set_rate_hid,
350 .freq_tbl = ftbl_gcc_ce1_clk,
351 .current_freq = &rcg_dummy_freq,
352
353 .c = {
354 .dbg_name = "ce1_clk_src",
355 .ops = &clk_ops_rcg,
356 },
357};
358
359static struct vote_clk gcc_ce1_clk = {
360 .cbcr_reg = (uint32_t *) GCC_CRYPTO_CBCR,
361 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
362 .en_mask = BIT(2),
363
364 .c = {
365 .dbg_name = "gcc_ce1_clk",
366 .ops = &clk_ops_vote,
367 },
368};
369
370static struct vote_clk gcc_ce1_ahb_clk = {
371 .cbcr_reg = (uint32_t *) GCC_CRYPTO_AHB_CBCR,
372 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
373 .en_mask = BIT(0),
374
375 .c = {
376 .dbg_name = "gcc_ce1_ahb_clk",
377 .ops = &clk_ops_vote,
378 },
379};
380
381static struct vote_clk gcc_ce1_axi_clk = {
382 .cbcr_reg = (uint32_t *) GCC_CRYPTO_AXI_CBCR,
383 .vote_reg = (uint32_t *) APCS_CLOCK_BRANCH_ENA_VOTE,
384 .en_mask = BIT(1),
385
386 .c = {
387 .dbg_name = "gcc_ce1_axi_clk",
388 .ops = &clk_ops_vote,
389 },
390};
391
Unnati Gandhi88cf23b2014-12-10 15:39:12 +0530392static struct rcg_clk gcc_blsp1_qup1_i2c_apps_clk_src =
393{
394 .cmd_reg = (uint32_t *) GCC_BLSP1_QUP1_CMD_RCGR,
395 .cfg_reg = (uint32_t *) GCC_BLSP1_QUP1_CFG_RCGR,
396 .set_rate = clock_lib2_rcg_set_rate_hid,
397 .freq_tbl = ftbl_gcc_blsp1_qup2_i2c_apps_clk_src,
398 .current_freq = &rcg_dummy_freq,
399
400 .c = {
401 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk_src",
402 .ops = &clk_ops_rcg,
403 },
404};
405
406static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
407 .cbcr_reg = GCC_BLSP1_QUP1_APPS_CBCR,
408 .parent = &gcc_blsp1_qup1_i2c_apps_clk_src.c,
409
410 .c = {
411 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
412 .ops = &clk_ops_branch,
413 },
414};
415
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530416
417static struct rcg_clk gcc_blsp1_qup2_i2c_apps_clk_src =
418{
419 .cmd_reg = (uint32_t *) GCC_BLSP1_QUP2_CMD_RCGR,
420 .cfg_reg = (uint32_t *) GCC_BLSP1_QUP2_CFG_RCGR,
421 .set_rate = clock_lib2_rcg_set_rate_hid,
422 .freq_tbl = ftbl_gcc_blsp1_qup2_i2c_apps_clk_src,
423 .current_freq = &rcg_dummy_freq,
424
425 .c = {
426 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk_src",
427 .ops = &clk_ops_rcg,
428 },
429};
430
431static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
432 .cbcr_reg = GCC_BLSP1_QUP2_APPS_CBCR,
433 .parent = &gcc_blsp1_qup2_i2c_apps_clk_src.c,
434
435 .c = {
436 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
437 .ops = &clk_ops_branch,
438 },
439};
Shivaraj Shetty720fd6b2014-10-30 19:15:26 +0530440
Unnati Gandhi88cf23b2014-12-10 15:39:12 +0530441static struct rcg_clk gcc_blsp1_qup3_i2c_apps_clk_src =
442{
443 .cmd_reg = (uint32_t *) GCC_BLSP1_QUP3_CMD_RCGR,
444 .cfg_reg = (uint32_t *) GCC_BLSP1_QUP3_CFG_RCGR,
445 .set_rate = clock_lib2_rcg_set_rate_hid,
446 .freq_tbl = ftbl_gcc_blsp1_qup2_i2c_apps_clk_src,
447 .current_freq = &rcg_dummy_freq,
448
449 .c = {
450 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk_src",
451 .ops = &clk_ops_rcg,
452 },
453};
454
455static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
456 .cbcr_reg = GCC_BLSP1_QUP3_APPS_CBCR,
457 .parent = &gcc_blsp1_qup3_i2c_apps_clk_src.c,
458
459 .c = {
460 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
461 .ops = &clk_ops_branch,
462 },
463};
464
465static struct rcg_clk gcc_blsp1_qup4_i2c_apps_clk_src =
466{
467 .cmd_reg = (uint32_t *) GCC_BLSP1_QUP4_CMD_RCGR,
468 .cfg_reg = (uint32_t *) GCC_BLSP1_QUP4_CFG_RCGR,
469 .set_rate = clock_lib2_rcg_set_rate_hid,
470 .freq_tbl = ftbl_gcc_blsp1_qup2_i2c_apps_clk_src,
471 .current_freq = &rcg_dummy_freq,
472
473 .c = {
474 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk_src",
475 .ops = &clk_ops_rcg,
476 },
477};
478
479static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
480 .cbcr_reg = GCC_BLSP1_QUP4_APPS_CBCR,
481 .parent = &gcc_blsp1_qup4_i2c_apps_clk_src.c,
482
483 .c = {
484 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
485 .ops = &clk_ops_branch,
486 },
487};
488
489static struct rcg_clk gcc_blsp1_qup5_i2c_apps_clk_src =
490{
491 .cmd_reg = (uint32_t *) GCC_BLSP1_QUP5_CMD_RCGR,
492 .cfg_reg = (uint32_t *) GCC_BLSP1_QUP5_CFG_RCGR,
493 .set_rate = clock_lib2_rcg_set_rate_hid,
494 .freq_tbl = ftbl_gcc_blsp1_qup2_i2c_apps_clk_src,
495 .current_freq = &rcg_dummy_freq,
496
497 .c = {
498 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk_src",
499 .ops = &clk_ops_rcg,
500 },
501};
502
503static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
504 .cbcr_reg = GCC_BLSP1_QUP5_APPS_CBCR,
505 .parent = &gcc_blsp1_qup5_i2c_apps_clk_src.c,
506
507 .c = {
508 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
509 .ops = &clk_ops_branch,
510 },
511};
512
513static struct rcg_clk gcc_blsp1_qup6_i2c_apps_clk_src =
514{
515 .cmd_reg = (uint32_t *) GCC_BLSP1_QUP6_CMD_RCGR,
516 .cfg_reg = (uint32_t *) GCC_BLSP1_QUP6_CFG_RCGR,
517 .set_rate = clock_lib2_rcg_set_rate_hid,
518 .freq_tbl = ftbl_gcc_blsp1_qup2_i2c_apps_clk_src,
519 .current_freq = &rcg_dummy_freq,
520
521 .c = {
522 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk_src",
523 .ops = &clk_ops_rcg,
524 },
525};
526
527static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
528 .cbcr_reg = GCC_BLSP1_QUP6_APPS_CBCR,
529 .parent = &gcc_blsp1_qup6_i2c_apps_clk_src.c,
530
531 .c = {
532 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
533 .ops = &clk_ops_branch,
534 },
535};
536
Shivaraj Shetty720fd6b2014-10-30 19:15:26 +0530537/* Display clocks */
538static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
539 F_MM(19200000, cxo, 1, 0, 0),
540 F_END
541};
542
543static struct clk_freq_tbl ftbl_mdp_clk[] = {
544 F_MM( 50000000, gpll0, 16, 0, 0),
545 F_MM( 80000000, gpll0, 10, 0, 0),
546 F_MM( 100000000, gpll0, 8, 0, 0),
547 F_MM( 160000000, gpll0, 5, 0, 0),
548 F_MM( 177780000, gpll0, 4.5, 0, 0),
549 F_MM( 200000000, gpll0, 4, 0, 0),
550 F_MM( 266670000, gpll0, 3, 0, 0),
551 F_MM( 307200000, gpll1, 4, 0, 0),
552 F_END
553};
554
555static struct rcg_clk dsi_esc0_clk_src = {
556 .cmd_reg = (uint32_t *) DSI_ESC0_CMD_RCGR,
557 .cfg_reg = (uint32_t *) DSI_ESC0_CFG_RCGR,
558 .set_rate = clock_lib2_rcg_set_rate_hid,
559 .freq_tbl = ftbl_mdss_esc0_1_clk,
560
561 .c = {
562 .dbg_name = "dsi_esc0_clk_src",
563 .ops = &clk_ops_rcg,
564 },
565};
566
567static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
568 F_MM(19200000, cxo, 1, 0, 0),
569 F_END
570};
571
572static struct rcg_clk vsync_clk_src = {
573 .cmd_reg = (uint32_t *) VSYNC_CMD_RCGR,
574 .cfg_reg = (uint32_t *) VSYNC_CFG_RCGR,
575 .set_rate = clock_lib2_rcg_set_rate_hid,
576 .freq_tbl = ftbl_mdss_vsync_clk,
577
578 .c = {
579 .dbg_name = "vsync_clk_src",
580 .ops = &clk_ops_rcg,
581 },
582};
583
584static struct branch_clk mdss_esc0_clk = {
585 .cbcr_reg = (uint32_t *) DSI_ESC0_CBCR,
586 .parent = &dsi_esc0_clk_src.c,
587 .has_sibling = 0,
588
589 .c = {
590 .dbg_name = "mdss_esc0_clk",
591 .ops = &clk_ops_branch,
592 },
593};
594
595static struct branch_clk mdss_axi_clk = {
596 .cbcr_reg = (uint32_t *) MDP_AXI_CBCR,
597 .has_sibling = 1,
598
599 .c = {
600 .dbg_name = "mdss_axi_clk",
601 .ops = &clk_ops_branch,
602 },
603};
604
605static struct branch_clk mdp_ahb_clk = {
606 .cbcr_reg = (uint32_t *) MDP_AHB_CBCR,
607 .has_sibling = 1,
608
609 .c = {
610 .dbg_name = "mdp_ahb_clk",
611 .ops = &clk_ops_branch,
612 },
613};
614
615static struct rcg_clk mdss_mdp_clk_src = {
616 .cmd_reg = (uint32_t *) MDP_CMD_RCGR,
617 .cfg_reg = (uint32_t *) MDP_CFG_RCGR,
618 .set_rate = clock_lib2_rcg_set_rate_hid,
619 .freq_tbl = ftbl_mdp_clk,
620 .current_freq = &rcg_dummy_freq,
621
622 .c = {
623 .dbg_name = "mdss_mdp_clk_src",
624 .ops = &clk_ops_rcg,
625 },
626};
627
628static struct branch_clk mdss_mdp_clk = {
629 .cbcr_reg = (uint32_t *) MDP_CBCR,
630 .parent = &mdss_mdp_clk_src.c,
631 .has_sibling = 0,
632
633 .c = {
634 .dbg_name = "mdss_mdp_clk",
635 .ops = &clk_ops_branch,
636 },
637};
638
639static struct branch_clk mdss_vsync_clk = {
640 .cbcr_reg = MDSS_VSYNC_CBCR,
641 .parent = &vsync_clk_src.c,
642 .has_sibling = 0,
643
644 .c = {
645 .dbg_name = "mdss_vsync_clk",
646 .ops = &clk_ops_branch,
647 },
648};
649
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530650/* Clock lookup table */
Unnati Gandhi89d71a12014-09-18 12:01:08 +0530651static struct clk_lookup msm_clocks_msm8909[] =
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530652{
653 CLK_LOOKUP("sdc1_iface_clk", gcc_sdcc1_ahb_clk.c),
654 CLK_LOOKUP("sdc1_core_clk", gcc_sdcc1_apps_clk.c),
655
656 CLK_LOOKUP("sdc2_iface_clk", gcc_sdcc2_ahb_clk.c),
657 CLK_LOOKUP("sdc2_core_clk", gcc_sdcc2_apps_clk.c),
658
Unnati Gandhid119ebc2014-10-14 03:41:46 -0700659 CLK_LOOKUP("uart1_iface_clk", gcc_blsp1_ahb_clk.c),
660 CLK_LOOKUP("uart1_core_clk", gcc_blsp1_uart1_apps_clk.c),
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530661
662 CLK_LOOKUP("usb_iface_clk", gcc_usb_hs_ahb_clk.c),
663 CLK_LOOKUP("usb_core_clk", gcc_usb_hs_system_clk.c),
664
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530665 CLK_LOOKUP("ce1_ahb_clk", gcc_ce1_ahb_clk.c),
666 CLK_LOOKUP("ce1_axi_clk", gcc_ce1_axi_clk.c),
667 CLK_LOOKUP("ce1_core_clk", gcc_ce1_clk.c),
668 CLK_LOOKUP("ce1_src_clk", ce1_clk_src.c),
669
670 CLK_LOOKUP("blsp1_qup2_ahb_iface_clk", gcc_blsp1_ahb_clk.c),
Unnati Gandhi88cf23b2014-12-10 15:39:12 +0530671 CLK_LOOKUP("gcc_blsp1_qup1_i2c_apps_clk_src", gcc_blsp1_qup1_i2c_apps_clk_src.c),
672 CLK_LOOKUP("gcc_blsp1_qup1_i2c_apps_clk", gcc_blsp1_qup1_i2c_apps_clk.c),
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530673 CLK_LOOKUP("gcc_blsp1_qup2_i2c_apps_clk_src", gcc_blsp1_qup2_i2c_apps_clk_src.c),
674 CLK_LOOKUP("gcc_blsp1_qup2_i2c_apps_clk", gcc_blsp1_qup2_i2c_apps_clk.c),
Unnati Gandhi88cf23b2014-12-10 15:39:12 +0530675 CLK_LOOKUP("gcc_blsp1_qup3_i2c_apps_clk_src", gcc_blsp1_qup3_i2c_apps_clk_src.c),
676 CLK_LOOKUP("gcc_blsp1_qup3_i2c_apps_clk", gcc_blsp1_qup3_i2c_apps_clk.c),
677 CLK_LOOKUP("gcc_blsp1_qup4_i2c_apps_clk_src", gcc_blsp1_qup4_i2c_apps_clk_src.c),
678 CLK_LOOKUP("gcc_blsp1_qup4_i2c_apps_clk", gcc_blsp1_qup4_i2c_apps_clk.c),
679 CLK_LOOKUP("gcc_blsp1_qup5_i2c_apps_clk_src", gcc_blsp1_qup5_i2c_apps_clk_src.c),
680 CLK_LOOKUP("gcc_blsp1_qup5_i2c_apps_clk", gcc_blsp1_qup5_i2c_apps_clk.c),
681 CLK_LOOKUP("gcc_blsp1_qup6_i2c_apps_clk_src", gcc_blsp1_qup5_i2c_apps_clk_src.c),
682 CLK_LOOKUP("gcc_blsp1_qup6_i2c_apps_clk", gcc_blsp1_qup5_i2c_apps_clk.c),
Shivaraj Shetty720fd6b2014-10-30 19:15:26 +0530683
684 CLK_LOOKUP("mdp_ahb_clk", mdp_ahb_clk.c),
685 CLK_LOOKUP("mdss_esc0_clk", mdss_esc0_clk.c),
686 CLK_LOOKUP("mdss_axi_clk", mdss_axi_clk.c),
687 CLK_LOOKUP("mdss_vsync_clk", mdss_vsync_clk.c),
688 CLK_LOOKUP("mdss_mdp_clk_src", mdss_mdp_clk_src.c),
689 CLK_LOOKUP("mdss_mdp_clk", mdss_mdp_clk.c),
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530690};
691
692void platform_clock_init(void)
693{
Unnati Gandhi89d71a12014-09-18 12:01:08 +0530694 clk_init(msm_clocks_msm8909, ARRAY_SIZE(msm_clocks_msm8909));
Unnati Gandhib3820bc2014-07-04 16:56:27 +0530695}