blob: e86c8dff008f1172576ef2281f07319350ffd985 [file] [log] [blame]
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
43int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080044
45static int mdp_rev;
46
47void mdp_set_revision(int rev)
48{
49 mdp_rev = rev;
50}
51
52int mdp_get_revision()
53{
54 return mdp_rev;
55}
56
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080057uint32_t mdss_mdp_intf_offset()
58{
59 uint32_t mdss_mdp_intf_off;
60 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
61
Chandan Uddarajuaab58512013-06-25 17:47:39 -070062 if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080063 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070064 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070065 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080066
67 return mdss_mdp_intf_off;
68}
69
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080070void mdp_clk_gating_ctrl(void)
71{
72 writel(0x40000000, MDP_CLK_CTRL0);
73 udelay(20);
74 writel(0x40000040, MDP_CLK_CTRL0);
75 writel(0x40000000, MDP_CLK_CTRL1);
76 writel(0x00400000, MDP_CLK_CTRL3);
77 udelay(20);
78 writel(0x00404000, MDP_CLK_CTRL3);
79 writel(0x40000000, MDP_CLK_CTRL4);
80}
81
Siddhartha Agrawald3893392013-06-11 15:32:19 -070082static void mdss_rgb_pipe_config(struct fbcon_config *fb, struct msm_panel_info
83 *pinfo, uint32_t pipe_base)
84{
85 uint32_t src_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -070086 uint32_t fb_off = 0;
Siddhartha Agrawald3893392013-06-11 15:32:19 -070087
88 /* write active region size*/
89 src_size = (fb->height << 16) + fb->width;
90 out_size = src_size;
91
92 if (pinfo->lcdc.dual_pipe) {
93 out_size = (fb->height << 16) + (fb->width / 2);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -070094 if ((pinfo->lcdc.pipe_swap == TRUE) && (pipe_base ==
95 MDP_VP_0_RGB_0_BASE))
96 fb_off = (pinfo->xres / 2);
97 else if ((pinfo->lcdc.pipe_swap != TRUE) && (pipe_base ==
98 MDP_VP_0_RGB_1_BASE))
99 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700100 }
101
102 stride = (fb->stride * fb->bpp/8);
103
104 writel(fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
105 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
106 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
107 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
108 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700109 writel(fb_off, pipe_base + PIPE_SSPP_SRC_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700110 writel(0x00, pipe_base + PIPE_SSPP_OUT_XY);
111
112 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
113 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
114 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
115 writel(0x00, pipe_base + PIPE_SSPP_SRC_OP_MODE);
116}
117
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700118static void mdss_vbif_setup()
119{
120 int access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700121 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700122
123 /* TZ returns an errornous ret val even if the VBIF registers were
124 * successfully unlocked. Ignore TZ return value till it's fixed */
125 if (!access_secure || 1) {
126 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700127 /* Force VBIF Clocks on */
128 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
129
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700130 if (mdp_hw_rev == MDSS_MDP_HW_REV_100
Chandan Uddarajuaab58512013-06-25 17:47:39 -0700131 || mdp_hw_rev >= MDSS_MDP_HW_REV_102) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700132 /* Configure DDR burst length */
133 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
134 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
135 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
136 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
137 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
138 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
139 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Chandan Uddarajuaab58512013-06-25 17:47:39 -0700140 } else if (mdp_hw_rev >= MDSS_MDP_HW_REV_101) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700141 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
142 writel(0x00000003, VBIF_VBIF_DDR_ARB_CTRL);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700143 }
144 }
145}
146
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700147void mdss_smp_setup(struct msm_panel_info *pinfo)
148{
149 uint32_t smp_cnt = 0, reg_rgb0 = 0, reg_rgb1 = 0, shift = 0;
150 uint32_t xres, bpp;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700151 uint32_t rgb0_client_id = MMSS_MDP_CLIENT_ID_UNUSED;
152 uint32_t rgb1_client_id = MMSS_MDP_1_2_CLIENT_ID_RGB1;
153 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700154
155 xres = pinfo->xres;
156 bpp = pinfo->bpp;
157
Chandan Uddarajuaab58512013-06-25 17:47:39 -0700158 if (mdss_mdp_rev == MDSS_MDP_HW_REV_100
159 || mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700160 rgb0_client_id = MMSS_MDP_1_2_CLIENT_ID_RGB0;
Chandan Uddarajuaab58512013-06-25 17:47:39 -0700161 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_101)
162 rgb0_client_id = MMSS_MDP_1_1_CLIENT_ID_RGB0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700163
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700164 if (pinfo->lcdc.dual_pipe) {
165 /* Each pipe driving half the screen */
166 xres /= 2;
167 }
168
169 smp_cnt = ((xres) * (bpp / 8) * 2) +
170 MMSS_MDP_MAX_SMP_SIZE - 1;
171
172 smp_cnt /= MMSS_MDP_MAX_SMP_SIZE;
173
174 if (smp_cnt > 4) {
175 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
176 smp_cnt);
177 ASSERT(0); /* Max 4 SMPs can be allocated per client */
178 }
179
180 writel(smp_cnt * 0x40, RGB0_REQPRIORITY_FIFO_WATERMARK0);
181 writel(smp_cnt * 0x80, RGB0_REQPRIORITY_FIFO_WATERMARK1);
182 writel(smp_cnt * 0xc0, RGB0_REQPRIORITY_FIFO_WATERMARK2);
183
184 if (pinfo->lcdc.dual_pipe) {
185 writel(smp_cnt * 0x40, RGB1_REQPRIORITY_FIFO_WATERMARK0);
186 writel(smp_cnt * 0x80, RGB1_REQPRIORITY_FIFO_WATERMARK1);
187 writel(smp_cnt * 0xc0, RGB1_REQPRIORITY_FIFO_WATERMARK2);
188 }
189
190 while((smp_cnt > 0) && !(shift > 16)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700191 reg_rgb0 |= ((rgb0_client_id) << (shift));
192 reg_rgb1 |= ((rgb1_client_id) << (shift));
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700193 smp_cnt--;
194 shift += 8;
195 }
196
197 /* Allocate SMP blocks */
198 writel(reg_rgb0, MMSS_MDP_SMP_ALLOC_W_0);
199 writel(reg_rgb0, MMSS_MDP_SMP_ALLOC_R_0);
200
201 if (pinfo->lcdc.dual_pipe) {
202 writel(reg_rgb1, MMSS_MDP_SMP_ALLOC_W_1);
203 writel(reg_rgb1, MMSS_MDP_SMP_ALLOC_R_1);
204 }
205}
206
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700207void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800208{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800209 uint32_t hsync_period, vsync_period;
210 uint32_t hsync_start_x, hsync_end_x;
211 uint32_t display_hctl, active_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700212 uint32_t mdss_mdp_intf_off;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700213 uint32_t adjust_xres = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700214
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800215 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800216
217 if (pinfo == NULL)
218 return ERR_INVALID_ARGS;
219
220 lcdc = &(pinfo->lcdc);
221 if (lcdc == NULL)
222 return ERR_INVALID_ARGS;
223
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700224 adjust_xres = pinfo->xres;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700225 if (pinfo->lcdc.dual_pipe) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700226 adjust_xres /= 2;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700227 if (intf_base == MDP_INTF_1_BASE) {
228 writel(BIT(8), MDP_TG_SINK);
229 writel(0x0, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
230 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
231 }
232 }
233
234 mdss_mdp_intf_off = intf_base + mdss_mdp_intf_offset();
235
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800236 hsync_period = lcdc->h_pulse_width +
237 lcdc->h_back_porch +
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700238 adjust_xres + lcdc->xres_pad + lcdc->h_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800239 vsync_period = (lcdc->v_pulse_width +
240 lcdc->v_back_porch +
241 pinfo->yres + lcdc->yres_pad +
242 lcdc->v_front_porch);
243
244 hsync_start_x =
245 lcdc->h_pulse_width +
246 lcdc->h_back_porch;
247 hsync_end_x =
248 hsync_period - lcdc->h_front_porch - 1;
249
250 display_vstart = (lcdc->v_pulse_width +
251 lcdc->v_back_porch)
252 * hsync_period + lcdc->hsync_skew;
253 display_vend = ((vsync_period - lcdc->v_front_porch) * hsync_period)
254 +lcdc->hsync_skew - 1;
255
256 hsync_ctl = (hsync_period << 16) | lcdc->h_pulse_width;
257 display_hctl = (hsync_end_x << 16) | hsync_start_x;
258
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700259 writel(hsync_ctl, MDP_HSYNC_CTL + mdss_mdp_intf_off);
260 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
261 mdss_mdp_intf_off);
262 writel(0x00, MDP_VSYNC_PERIOD_F1 + mdss_mdp_intf_off);
263 writel(lcdc->v_pulse_width*hsync_period,
264 MDP_VSYNC_PULSE_WIDTH_F0 +
265 mdss_mdp_intf_off);
266 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + mdss_mdp_intf_off);
267 writel(display_hctl, MDP_DISPLAY_HCTL + mdss_mdp_intf_off);
268 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
269 mdss_mdp_intf_off);
270 writel(0x00, MDP_DISPLAY_V_START_F1 + mdss_mdp_intf_off);
271 writel(display_vend, MDP_DISPLAY_V_END_F0 +
272 mdss_mdp_intf_off);
273 writel(0x00, MDP_DISPLAY_V_END_F1 + mdss_mdp_intf_off);
274 writel(0x00, MDP_ACTIVE_HCTL + mdss_mdp_intf_off);
275 writel(0x00, MDP_ACTIVE_V_START_F0 + mdss_mdp_intf_off);
276 writel(0x00, MDP_ACTIVE_V_START_F1 + mdss_mdp_intf_off);
277 writel(0x00, MDP_ACTIVE_V_END_F0 + mdss_mdp_intf_off);
278 writel(0x00, MDP_ACTIVE_V_END_F1 + mdss_mdp_intf_off);
279 writel(0xFF, MDP_UNDERFFLOW_COLOR + mdss_mdp_intf_off);
280
281 writel(0x213F, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
282
283}
284
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700285void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
286 *pinfo)
287{
288 uint32_t mdp_rgb_size, height, width;
289
290 height = (fb->height << 16);
291 width = fb->width;
292
293 if (pinfo->lcdc.dual_pipe)
294 width /= 2;
295
296 /* write active region size*/
297 mdp_rgb_size = (height << 16) | width;
298
299 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
300 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
301 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
302 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
303 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
304 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
305 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
306 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
307 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
308 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
309
310 /* Baselayer for layer mixer 0 */
311 writel(0x0000200, MDP_CTL_0_BASE + CTL_LAYER_0);
312
313 if (pinfo->lcdc.dual_pipe) {
314 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
315 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
316 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
317 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
318 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
319 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
320 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
321 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
322 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
323 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
324
325 /* Baselayer for layer mixer 0 */
326 writel(0x04000, MDP_CTL_1_BASE + CTL_LAYER_1);
327 }
328}
329
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700330int mdp_dsi_video_config(struct msm_panel_info *pinfo,
331 struct fbcon_config *fb)
332{
333 int ret = NO_ERROR;
334 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700335 uint32_t intf_sel = 0x100;
336
337 mdss_intf_tg_setup(pinfo, MDP_INTF_1_BASE);
338
339 if (pinfo->mipi.dual_dsi)
340 mdss_intf_tg_setup(pinfo, MDP_INTF_2_BASE);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800341
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800342 mdp_clk_gating_ctrl();
343
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700344 mdss_vbif_setup();
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700345 mdss_smp_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700346
347 writel(0x0E9, MDP_QOS_REMAPPER_CLASS_0);
348
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700349 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_0_BASE);
350 if (pinfo->lcdc.dual_pipe)
351 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_1_BASE);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800352
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700353 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800354
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700355 writel(0x1F20, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800356
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700357 if (pinfo->mipi.dual_dsi) {
358 writel(0x1F30, MDP_CTL_1_BASE + CTL_TOP);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700359 intf_sel |= BIT(16); /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700360 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700361
362 writel(intf_sel, MDP_DISP_INTF_SEL);
363
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800364 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
365 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
366 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
367
368 return 0;
369}
370
371int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
372 struct fbcon_config *fb)
373{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700374 int ret = NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800375
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700376 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700377 uint32_t mdss_mdp_intf_off = 0;
378
379 if (pinfo == NULL)
380 return ERR_INVALID_ARGS;
381
382 lcdc = &(pinfo->lcdc);
383 if (lcdc == NULL)
384 return ERR_INVALID_ARGS;
385
386 mdss_mdp_intf_off = mdss_mdp_intf_offset();
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700387
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700388 mdp_clk_gating_ctrl();
389
390 writel(0x0100, MDP_DISP_INTF_SEL);
391
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700392 mdss_vbif_setup();
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700393 mdss_smp_setup(pinfo);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700394 mdss_rgb_pipe_config(fb, pinfo, MDP_VP_0_RGB_0_BASE);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700395
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700396 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700397
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700398 writel(0x213F, MDP_INTF_1_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700399
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700400 writel(0x20020, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700401
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800402 return ret;
403}
404
405int mdp_dsi_video_on(void)
406{
407 int ret = NO_ERROR;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700408 writel(0x32048, MDP_CTL_0_BASE + CTL_FLUSH);
409 writel(0x32090, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800410 writel(0x01, MDP_INTF_1_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800411 return ret;
412}
413
414int mdp_dsi_video_off()
415{
416 if(!target_cont_splash_screen())
417 {
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800418 writel(0x00000000, MDP_INTF_1_TIMING_ENGINE_EN +
419 mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800420 mdelay(60);
421 /* Ping-Pong done Tear Check Read/Write */
422 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
423 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800424 }
425
Siddhartha Agrawal6a598222013-02-17 18:33:27 -0800426 writel(0x00000000, MDP_INTR_EN);
427
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800428 return NO_ERROR;
429}
430
431int mdp_dsi_cmd_off()
432{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700433 if(!target_cont_splash_screen())
434 {
435 /* Ping-Pong done Tear Check Read/Write */
436 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
437 writel(0xFF777713, MDP_INTR_CLEAR);
438 }
439 writel(0x00000000, MDP_INTR_EN);
440
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800441 return NO_ERROR;
442}
443
444int mdp_dma_on(void)
445{
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700446 writel(0x32048, MDP_CTL_0_BASE + CTL_FLUSH);
447 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800448 return NO_ERROR;
449}
450
451void mdp_disable(void)
452{
453
454}