blob: 32beb52d9892d73bcb59de4adb9cc70a0951eff3 [file] [log] [blame]
Gaurav Nebhwanie0e4ed92016-03-21 12:52:28 +05301/* Copyright (c) 2014-2016, The Linux Foundation. All rights reserved.
Joonwoo Park8ef69192014-06-09 16:54:15 -07002
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation. nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
Channagoud Kadabi4517eb12015-09-02 18:43:13 -070028#include <arch/defines.h>
Joonwoo Park8ef69192014-06-09 16:54:15 -070029#include <platform/iomap.h>
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -070030#include <qusb2_phy.h>
Joonwoo Park8ef69192014-06-09 16:54:15 -070031#include <reg.h>
32#include <bits.h>
33#include <debug.h>
Veera Sundaram Sankaran00181512014-12-09 11:23:39 -080034#include <qtimer.h>
Channagoud Kadabi0a98d002015-10-07 11:57:53 -070035#include <platform.h>
Joonwoo Park8ef69192014-06-09 16:54:15 -070036
Channagoud Kadabi12b96932014-09-23 15:18:11 -070037__WEAK int platform_is_msm8994()
38{
39 return 0;
40}
41
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -070042__WEAK int platform_is_msm8996()
43{
44 return 0;
45}
46
Parth Dixitadf539f2016-09-16 23:26:16 +053047__WEAK int platform_is_msm8996sg()
48{
49 return 0;
50}
51
Channagoud Kadabi0a98d002015-10-07 11:57:53 -070052__WEAK int platform_is_mdmcalifornium()
53{
54 return 0;
55}
56
Gaurav Nebhwanie0e4ed92016-03-21 12:52:28 +053057__WEAK int platform_is_msm8953()
58{
59 return 0;
60}
61
Joonwoo Park8ef69192014-06-09 16:54:15 -070062void qusb2_phy_reset(void)
63{
64 uint32_t val;
Channagoud Kadabid1e2cc22015-08-13 12:48:37 -070065 /* Default tune value */
66 uint8_t tune2 = 0xB3;
Channagoud Kadabi0a98d002015-10-07 11:57:53 -070067 int retry = 100;
68 int se_clock = 1;
Joonwoo Park8ef69192014-06-09 16:54:15 -070069
Channagoud Kadabid33824f2015-09-24 15:17:53 -070070 /* Disable the ref clock before phy reset */
71#if GCC_RX2_USB2_CLKREF_EN
72 writel((readl(GCC_RX2_USB2_CLKREF_EN) & ~0x1), GCC_RX2_USB2_CLKREF_EN);
73 dmb();
74#endif
Joonwoo Park8ef69192014-06-09 16:54:15 -070075 /* Block Reset */
76 val = readl(GCC_QUSB2_PHY_BCR) | BIT(0);
77 writel(val, GCC_QUSB2_PHY_BCR);
78 udelay(10);
79 writel(val & ~BIT(0), GCC_QUSB2_PHY_BCR);
80
Channagoud Kadabi4517eb12015-09-02 18:43:13 -070081 /* configure the abh2 phy to wait state */
82 writel(0x11, PERIPH_SS_AHB2PHY_TOP_CFG);
83 dmb();
84
Tanya Finkele7aa4272014-08-08 23:41:34 +030085 /* set CLAMP_N_EN and stay with disabled USB PHY */
86 writel(0x23, QUSB2PHY_PORT_POWERDOWN);
87
Gaurav Nebhwanie0e4ed92016-03-21 12:52:28 +053088 if (platform_is_msm8996() || platform_is_mdmcalifornium() || platform_is_msm8953())
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -070089 {
Parth Dixitadf539f2016-09-16 23:26:16 +053090 if(platform_is_msm8996sg())
91 writel(0xD0, QUSB2PHY_PORT_TUNE1);
92 else
93 writel(0xF8, QUSB2PHY_PORT_TUNE1);
94
Channagoud Kadabid1e2cc22015-08-13 12:48:37 -070095 /* Upper nibble of tune2 register should be updated based on the fuse value.
96 * Read the bits 21..24 from fuse and update the upper nibble with this value
97 */
98#if QFPROM_CORR_CALIB_ROW12_MSB
99 uint8_t fuse_val = (readl(QFPROM_CORR_CALIB_ROW12_MSB) & 0x1E00000) >> 21;
100 /* If fuse value is non zero then update the upper nibble with the fuse value
101 * otherwise use the default value
102 */
103 if (fuse_val)
104 tune2 = (tune2 & 0x0f) | (fuse_val << 4);
105#endif
106 writel(tune2, QUSB2PHY_PORT_TUNE2);
Channagoud Kadabif0d9ef02015-09-24 14:52:02 -0700107 writel(0x83, QUSB2PHY_PORT_TUNE3);
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700108 writel(0xC0, QUSB2PHY_PORT_TUNE4);
Parth Dixitadf539f2016-09-16 23:26:16 +0530109 if(platform_is_msm8996sg())
110 writel(0x02, QUSB2PHY_PORT_TUNE5);
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700111 writel(0x30, QUSB2PHY_PLL_TUNE);
112 writel(0x79, QUSB2PHY_PLL_USER_CTL1);
113 writel(0x21, QUSB2PHY_PLL_USER_CTL2);
114 writel(0x14, QUSB2PHY_PORT_TEST2);
Channagoud Kadabif0d9ef02015-09-24 14:52:02 -0700115 writel(0x9F, QUSB2PHY_PLL_AUTOPGM_CTL1);
116 writel(0x00, QUSB2PHY_PLL_PWR_CTL);
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700117 }
118 else
119 {
120 /* Set HS impedance to 42ohms */
121 writel(0xA0, QUSB2PHY_PORT_TUNE1);
Tanya Finkele7aa4272014-08-08 23:41:34 +0300122
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700123 /* Set TX current to 19mA, TX SR and TX bias current to 1, 1 */
124 writel(0xA5, QUSB2PHY_PORT_TUNE2);
Tanya Finkele7aa4272014-08-08 23:41:34 +0300125
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700126 /* Increase autocalibration bias circuit settling time
127 * and enable utocalibration */
128 writel(0x81, QUSB2PHY_PORT_TUNE3);
Tanya Finkele7aa4272014-08-08 23:41:34 +0300129
Channagoud Kadabi7164ddf2015-04-09 16:27:36 -0700130 writel(0x85, QUSB2PHY_PORT_TUNE4);
131 }
132
Tanya Finkele7aa4272014-08-08 23:41:34 +0300133 /* Enable ULPI mode */
Channagoud Kadabi12b96932014-09-23 15:18:11 -0700134 if (platform_is_msm8994())
135 writel(0x0, QUSB2PHY_PORT_UTMI_CTRL2);
Tanya Finkele7aa4272014-08-08 23:41:34 +0300136 /* set CLAMP_N_EN and USB PHY is enabled*/
Joonwoo Park8ef69192014-06-09 16:54:15 -0700137 writel(0x22, QUSB2PHY_PORT_POWERDOWN);
Channagoud Kadabie80224a2015-10-15 21:55:07 -0700138 udelay(150);
Channagoud Kadabid33824f2015-09-24 15:17:53 -0700139
Channagoud Kadabie80224a2015-10-15 21:55:07 -0700140 /* TCSR register bit 0 indicates whether single ended clock
141 * or differential clock configuration is enabled. Based on the
142 * configuration set the PLL_TEST register.
143 */
144#if TCSR_PHY_CLK_SCHEME_SEL
145 se_clock = readl(TCSR_PHY_CLK_SCHEME_SEL) & 0x1;
Channagoud Kadabid33824f2015-09-24 15:17:53 -0700146#endif
Channagoud Kadabie80224a2015-10-15 21:55:07 -0700147 /* By default consider differential clock configuration and if TCSR
148 * register bit 0 is not set then use single ended setting
149 */
150 if (se_clock)
151 {
152 writel(0x80, QUSB2PHY_PLL_TEST);
153 }
154 else
155 {
156 /* turn the ref clock on for differential clocks */
157#if GCC_RX2_USB2_CLKREF_EN
158 writel((readl(GCC_RX2_USB2_CLKREF_EN) | 0x1), GCC_RX2_USB2_CLKREF_EN);
159 dmb();
160#endif
161 }
162 udelay(100);
Channagoud Kadabi0a98d002015-10-07 11:57:53 -0700163
164 /* Check PLL status */
165 while (!(readl(QUSB2PHY_PLL_STATUS) & QUSB2PHY_PLL_LOCK))
166 {
167 retry--;
Channagoud Kadabi0a98d002015-10-07 11:57:53 -0700168 if (!retry)
169 {
170 dprintf(CRITICAL, "QUSB2PHY failed to lock: %d", readl(QUSB2PHY_PLL_STATUS));
171 break;
172 }
Channagoud Kadabie80224a2015-10-15 21:55:07 -0700173 /* As per recommendation form hw team wait for 5 us before reading the status */
174 udelay(5);
Channagoud Kadabi0a98d002015-10-07 11:57:53 -0700175 }
Joonwoo Park8ef69192014-06-09 16:54:15 -0700176}