blob: b7e7844e91cd777f3032440212faad9b5cda07cb [file] [log] [blame]
Brian Swetland9a477532009-01-01 11:40:02 -08001/*
2 * Copyright (c) 2008, Google Inc.
3 * All rights reserved.
4 *
Shashank Mittal52525ff2010-04-13 11:11:10 -07005 * Copyright (c) 2009-2010, Code Aurora Forum. All rights reserved.
6 *
Brian Swetland9a477532009-01-01 11:40:02 -08007 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in
14 * the documentation and/or other materials provided with the
15 * distribution.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
20 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
21 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS
24 * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
27 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 */
30
31#include <debug.h>
32#include <reg.h>
Greg Griscod2471ef2011-07-14 13:00:42 -070033#include <dev/gpio.h>
Brian Swetland9a477532009-01-01 11:40:02 -080034
35#include <platform/iomap.h>
Brian Swetland9a477532009-01-01 11:40:02 -080036#define ACPU_CLK 0 /* Applications processor clock */
37#define ADM_CLK 1 /* Applications data mover clock */
38#define ADSP_CLK 2 /* ADSP clock */
39#define EBI1_CLK 3 /* External bus interface 1 clock */
40#define EBI2_CLK 4 /* External bus interface 2 clock */
41#define ECODEC_CLK 5 /* External CODEC clock */
42#define EMDH_CLK 6 /* External MDDI host clock */
43#define GP_CLK 7 /* General purpose clock */
44#define GRP_CLK 8 /* Graphics clock */
45#define I2C_CLK 9 /* I2C clock */
46#define ICODEC_RX_CLK 10 /* Internal CODEX RX clock */
47#define ICODEC_TX_CLK 11 /* Internal CODEX TX clock */
48#define IMEM_CLK 12 /* Internal graphics memory clock */
49#define MDC_CLK 13 /* MDDI client clock */
50#define MDP_CLK 14 /* Mobile display processor clock */
51#define PBUS_CLK 15 /* Peripheral bus clock */
52#define PCM_CLK 16 /* PCM clock */
53#define PMDH_CLK 17 /* Primary MDDI host clock */
54#define SDAC_CLK 18 /* Stereo DAC clock */
55#define SDC1_CLK 19 /* Secure Digital Card clocks */
56#define SDC1_PCLK 20
57#define SDC2_CLK 21
58#define SDC2_PCLK 22
59#define SDC3_CLK 23
60#define SDC3_PCLK 24
61#define SDC4_CLK 25
62#define SDC4_PCLK 26
63#define TSIF_CLK 27 /* Transport Stream Interface clocks */
64#define TSIF_REF_CLK 28
65#define TV_DAC_CLK 29 /* TV clocks */
66#define TV_ENC_CLK 30
67#define UART1_CLK 31 /* UART clocks */
68#define UART2_CLK 32
69#define UART3_CLK 33
70#define UART1DM_CLK 34
71#define UART2DM_CLK 35
72#define USB_HS_CLK 36 /* High speed USB core clock */
73#define USB_HS_PCLK 37 /* High speed USB pbus clock */
74#define USB_OTG_CLK 38 /* Full speed USB clock */
75#define VDC_CLK 39 /* Video controller clock */
76#define VFE_CLK 40 /* Camera / Video Front End clock */
77#define VFE_MDC_CLK 41 /* VFE MDDI client clock */
78
79/* qsd8k adds... */
80#define MDP_LCDC_PCLK_CLK 42
81#define MDP_LCDC_PAD_PCLK_CLK 43
82#define MDP_VSYNC_CLK 44
83
Chandan Uddaraju0af34822010-10-07 14:46:58 -070084#define P_USB_HS_CORE_CLK 53 /* High speed USB 1 core clock */
Shashank Mittal37040832010-08-24 15:57:57 -070085/* msm7x30 adds... */
Chandan Uddarajuc009e4d2010-09-08 17:06:45 -070086#define PMDH_P_CLK 82
Shashank Mittal37040832010-08-24 15:57:57 -070087#define MDP_P_CLK 86
88
Brian Swetland9a477532009-01-01 11:40:02 -080089enum {
90 PCOM_CMD_IDLE = 0x0,
91 PCOM_CMD_DONE,
92 PCOM_RESET_APPS,
93 PCOM_RESET_CHIP,
94 PCOM_CONFIG_NAND_MPU,
95 PCOM_CONFIG_USB_CLKS,
96 PCOM_GET_POWER_ON_STATUS,
97 PCOM_GET_WAKE_UP_STATUS,
98 PCOM_GET_BATT_LEVEL,
99 PCOM_CHG_IS_CHARGING,
100 PCOM_POWER_DOWN,
101 PCOM_USB_PIN_CONFIG,
102 PCOM_USB_PIN_SEL,
103 PCOM_SET_RTC_ALARM,
104 PCOM_NV_READ,
105 PCOM_NV_WRITE,
106 PCOM_GET_UUID_HIGH,
107 PCOM_GET_UUID_LOW,
108 PCOM_GET_HW_ENTROPY,
109 PCOM_RPC_GPIO_TLMM_CONFIG_REMOTE,
110 PCOM_CLKCTL_RPC_ENABLE,
111 PCOM_CLKCTL_RPC_DISABLE,
112 PCOM_CLKCTL_RPC_RESET,
113 PCOM_CLKCTL_RPC_SET_FLAGS,
114 PCOM_CLKCTL_RPC_SET_RATE,
115 PCOM_CLKCTL_RPC_MIN_RATE,
116 PCOM_CLKCTL_RPC_MAX_RATE,
117 PCOM_CLKCTL_RPC_RATE,
118 PCOM_CLKCTL_RPC_PLL_REQUEST,
119 PCOM_CLKCTL_RPC_ENABLED,
120 PCOM_VREG_SWITCH,
121 PCOM_VREG_SET_LEVEL,
122 PCOM_GPIO_TLMM_CONFIG_GROUP,
123 PCOM_GPIO_TLMM_UNCONFIG_GROUP,
124 PCOM_NV_READ_HIGH_BITS,
125 PCOM_NV_WRITE_HIGH_BITS,
Ajay Dudani35f686f2011-07-22 13:12:09 -0700126 PCOM_RPC_GPIO_TLMM_CONFIG_EX = 0x25,
Brian Swetland9a477532009-01-01 11:40:02 -0800127 PCOM_NUM_CMDS,
128};
129
130enum {
131 PCOM_INVALID_STATUS = 0x0,
132 PCOM_READY,
133 PCOM_CMD_RUNNING,
134 PCOM_CMD_SUCCESS,
135 PCOM_CMD_FAIL,
136};
137
Ajay Dudani232ce812009-12-02 00:14:11 -0800138#ifndef PLATFORM_MSM7X30
Brian Swetland9a477532009-01-01 11:40:02 -0800139#define MSM_A2M_INT(n) (MSM_CSR_BASE + 0x400 + (n) * 4)
Ajay Dudani232ce812009-12-02 00:14:11 -0800140#endif
Brian Swetland9a477532009-01-01 11:40:02 -0800141static inline void notify_other_proc_comm(void)
142{
Ajay Dudani232ce812009-12-02 00:14:11 -0800143#ifndef PLATFORM_MSM7X30
144 writel(1, MSM_A2M_INT(6));
145#else
146 writel(1<<6, (MSM_GCC_BASE + 0x8));
147#endif
Brian Swetland9a477532009-01-01 11:40:02 -0800148}
149
150#define APP_COMMAND (MSM_SHARED_BASE + 0x00)
151#define APP_STATUS (MSM_SHARED_BASE + 0x04)
152#define APP_DATA1 (MSM_SHARED_BASE + 0x08)
153#define APP_DATA2 (MSM_SHARED_BASE + 0x0C)
154
155#define MDM_COMMAND (MSM_SHARED_BASE + 0x10)
156#define MDM_STATUS (MSM_SHARED_BASE + 0x14)
157#define MDM_DATA1 (MSM_SHARED_BASE + 0x18)
158#define MDM_DATA2 (MSM_SHARED_BASE + 0x1C)
159
160int msm_proc_comm(unsigned cmd, unsigned *data1, unsigned *data2)
161{
162 int ret = -1;
163 unsigned status;
164
165// dprintf(INFO, "proc_comm(%d,%d,%d)\n",
166// cmd, data1 ? *data1 : 0, data2 ? *data2 : 0);
167 while (readl(MDM_STATUS) != PCOM_READY) {
168 /* XXX check for A9 reset */
169 }
170
171 writel(cmd, APP_COMMAND);
172 if (data1)
173 writel(*data1, APP_DATA1);
174 if (data2)
175 writel(*data2, APP_DATA2);
176
177// dprintf(INFO, "proc_comm tx\n");
178 notify_other_proc_comm();
179 while (readl(APP_COMMAND) != PCOM_CMD_DONE) {
180 /* XXX check for A9 reset */
181 }
182
183 status = readl(APP_STATUS);
184// dprintf(INFO, "proc_comm status %d\n", status);
185
186 if (status != PCOM_CMD_FAIL) {
187 if (data1)
188 *data1 = readl(APP_DATA1);
189 if (data2)
190 *data2 = readl(APP_DATA2);
191 ret = 0;
192 }
193
194 return ret;
195}
196
197static int clock_enable(unsigned id)
198{
199 return msm_proc_comm(PCOM_CLKCTL_RPC_ENABLE, &id, 0);
200}
201
202static int clock_disable(unsigned id)
203{
204 return msm_proc_comm(PCOM_CLKCTL_RPC_DISABLE, &id, 0);
205}
206
207static int clock_set_rate(unsigned id, unsigned rate)
208{
209 return msm_proc_comm(PCOM_CLKCTL_RPC_SET_RATE, &id, &rate);
210}
211
Shashank Mittal52525ff2010-04-13 11:11:10 -0700212static int clock_get_rate(unsigned id)
213{
214 if (msm_proc_comm(PCOM_CLKCTL_RPC_RATE, &id, 0)) {
215 return -1;
216 } else {
217 return (int) id;
218 }
219}
220
Ajay Dudani7d605522010-10-01 19:52:37 -0700221void usb_clock_init()
222{
223 clock_enable(USB_HS_PCLK);
224 clock_enable(USB_HS_CLK);
Chandan Uddaraju0af34822010-10-07 14:46:58 -0700225 clock_enable(P_USB_HS_CORE_CLK);
Ajay Dudani7d605522010-10-01 19:52:37 -0700226}
227
Brian Swetland9a477532009-01-01 11:40:02 -0800228void lcdc_clock_init(unsigned rate)
229{
Shashank Mittal37040832010-08-24 15:57:57 -0700230 clock_set_rate(MDP_LCDC_PCLK_CLK, rate);
Brian Swetland9a477532009-01-01 11:40:02 -0800231 clock_enable(MDP_LCDC_PCLK_CLK);
232 clock_enable(MDP_LCDC_PAD_PCLK_CLK);
Shashank Mittal37040832010-08-24 15:57:57 -0700233}
Brian Swetland9a477532009-01-01 11:40:02 -0800234
Shashank Mittal37040832010-08-24 15:57:57 -0700235void mdp_clock_init (unsigned rate)
236{
237 clock_set_rate(MDP_CLK, rate);
Brian Swetland9a477532009-01-01 11:40:02 -0800238 clock_enable(MDP_CLK);
Shashank Mittal37040832010-08-24 15:57:57 -0700239 clock_enable(MDP_P_CLK);
Brian Swetland9a477532009-01-01 11:40:02 -0800240}
241
242void uart3_clock_init(void)
243{
244 clock_enable(UART3_CLK);
245 clock_set_rate(UART3_CLK, 19200000 / 4);
246}
Brian Swetland977224f2009-01-02 01:33:04 -0800247
Shashank Mittal1ddc04c2010-12-21 14:39:07 -0800248void uart2_clock_init(void)
249{
250 clock_enable(UART2_CLK);
251 clock_set_rate(UART2_CLK, 19200000);
252}
253
Shashank Mittal2fad67f2011-04-08 19:45:10 -0700254void uart1_clock_init(void)
255{
256 clock_enable(UART1_CLK);
257 clock_set_rate(UART1_CLK, 19200000 / 4);
258}
259
Dima Zavin36785e32009-01-28 17:26:43 -0800260void mddi_clock_init(unsigned num, unsigned rate)
261{
262 unsigned clock_id;
263
264 if (num == 0)
265 clock_id = PMDH_CLK;
266 else
267 clock_id = EMDH_CLK;
268
269 clock_enable(clock_id);
270 clock_set_rate(clock_id, rate);
Chandan Uddarajuc009e4d2010-09-08 17:06:45 -0700271#ifdef PLATFORM_MSM7X30
272 clock_enable (PMDH_P_CLK);
273#endif
Dima Zavin36785e32009-01-28 17:26:43 -0800274}
Chandan Uddaraju94183c02010-01-15 15:13:59 -0800275
276void reboot(unsigned reboot_reason)
277{
278 msm_proc_comm(PCOM_RESET_CHIP, &reboot_reason, 0);
279 for (;;) ;
280}
Chandan Uddaraju7f5b9012010-02-06 16:37:48 -0800281
Shashank Mittal52525ff2010-04-13 11:11:10 -0700282int mmc_clock_enable_disable (unsigned id, unsigned enable)
283{
284 if(enable)
285 {
286 return clock_enable(id); //Enable mmc clock rate
287 }
288 else
289 {
290 return clock_disable(id); //Disable mmc clock rate
291 }
292}
293
294int mmc_clock_set_rate(unsigned id, unsigned rate)
295{
296 return clock_set_rate(id, rate); //Set mmc clock rate
297}
298
299int mmc_clock_get_rate(unsigned id)
300{
301 return clock_get_rate(id); //Get mmc clock rate
302}
303
Shashank Mittal37040832010-08-24 15:57:57 -0700304int gpio_tlmm_config(unsigned config, unsigned disable)
305{
306 return msm_proc_comm(PCOM_RPC_GPIO_TLMM_CONFIG_EX, &config, &disable);
307}
308
309int vreg_set_level(unsigned id, unsigned mv)
310{
311 return msm_proc_comm(PCOM_VREG_SET_LEVEL, &id, &mv);
312}
313
314int vreg_enable(unsigned id)
315{
316 int enable = 1;
317 return msm_proc_comm(PCOM_VREG_SWITCH, &id, &enable);
318
319}
320
321int vreg_disable(unsigned id)
322{
323 int enable = 0;
324 return msm_proc_comm(PCOM_VREG_SWITCH, &id, &enable);
325}