blob: 2f95d5620f6bfb6c375c5b0a9173cb77d9868db9 [file] [log] [blame]
Bikas Gurungd1aa5902010-10-01 23:45:33 -07001/* Copyright (c) 2010, Code Aurora Forum. All rights reserved.
2
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of Code Aurora Forum, Inc. nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef __UART_DM_H__
30#define __UART_DM_H__
31
Shashank Mittaled177732011-05-06 19:12:59 -070032#include <platform/iomap.h>
33
Bikas Gurungd1aa5902010-10-01 23:45:33 -070034#define MSM_BOOT_UART_DM_EXTR_BITS(value, start_pos, end_pos) \
35 ((value << (32 - end_pos))\
36 >> (32 - (end_pos - start_pos)))
37
Bikas Gurungd1aa5902010-10-01 23:45:33 -070038
39/* UART Parity Mode */
40enum MSM_BOOT_UART_DM_PARITY_MODE
41{
42 MSM_BOOT_UART_DM_NO_PARITY,
43 MSM_BOOT_UART_DM_ODD_PARITY,
44 MSM_BOOT_UART_DM_EVEN_PARITY,
45 MSM_BOOT_UART_DM_SPACE_PARITY
46};
47
48/* UART Stop Bit Length */
49enum MSM_BOOT_UART_DM_STOP_BIT_LEN
50{
51 MSM_BOOT_UART_DM_SBL_9_16,
52 MSM_BOOT_UART_DM_SBL_1,
53 MSM_BOOT_UART_DM_SBL_1_9_16,
54 MSM_BOOT_UART_DM_SBL_2
55};
56
57/* UART Bits per Char */
58enum MSM_BOOT_UART_DM_BITS_PER_CHAR
59{
60 MSM_BOOT_UART_DM_5_BPS,
61 MSM_BOOT_UART_DM_6_BPS,
62 MSM_BOOT_UART_DM_7_BPS,
63 MSM_BOOT_UART_DM_8_BPS
64};
65
66/* 8-N-1 Configuration */
67#define MSM_BOOT_UART_DM_8_N_1_MODE (MSM_BOOT_UART_DM_NO_PARITY | \
68 (MSM_BOOT_UART_DM_SBL_1 << 2) | \
69 (MSM_BOOT_UART_DM_8_BPS << 4))
70
Shashank Mittaled177732011-05-06 19:12:59 -070071/* Platform specific macros for GSBI, Clocks etc. */
Shashank Mittalda89a682011-03-14 19:18:38 -070072#ifdef PLATFORM_MSM8960
Shashank Mittaled177732011-05-06 19:12:59 -070073 #define MSM_BOOT_GSBI_BASE (GSBI5_BASE)
74 #define MSM_BOOT_UART_DM_GSBI_HCLK_CTL GSBIn_HCLK_CTL(5)
75 #define MSM_BOOT_UART_DM_APPS_MD GSBIn_QUP_APPS_MD(5)
76 #define MSM_BOOT_UART_DM_APPS_NS GSBIn_QUP_APPS_NS(5)
77 #define MSM_BOOT_UART_DM_NS_VAL 0xFFE40040
78 #define MSM_BOOT_UART_DM_MD_VAL 0x0002FFE2
79
80 #define MSM_BOOT_UART_DM_RX_TX_BIT_RATE 0xFF
81
82 /* GPIO pins - 2 wire using UART2 */
83 #define MSM_BOOT_UART_DM_RX_GPIO 23
84 #define MSM_BOOT_UART_DM_TX_GPIO 22
85 #define MSM_BOOT_UART_DM_RX_GPIO_FUNC 1
86 #define MSM_BOOT_UART_DM_TX_GPIO_FUNC 1
87
88#elif PLATFORM_MSM8X60
89 #define MSM_BOOT_GSBI_BASE (GSBI12_BASE)
90 #define MSM_BOOT_UART_DM_GSBI_HCLK_CTL GSBIn_HCLK_CTL(12)
91 #define MSM_BOOT_UART_DM_APPS_MD GSBIn_QUP_APPS_MD(12)
92 #define MSM_BOOT_UART_DM_APPS_NS GSBIn_QUP_APPS_NS(12)
93 #define MSM_BOOT_UART_DM_NS_VAL 0xFD940043
94 #define MSM_BOOT_UART_DM_MD_VAL 0x0006FD8E
95
96 /* CSR is used to further divide fundamental frequency.
97 * Using EE we are dividing gsbi_uart_clk by 2 so as to get
98 * 115.2k bit rate for fundamental frequency of 3.6864 MHz
99 */
100 #define MSM_BOOT_UART_DM_RX_TX_BIT_RATE 0xEE
101
102 /* GPIO pins - 2 wire using UART2 */
103 #define MSM_BOOT_UART_DM_RX_GPIO 117
104 #define MSM_BOOT_UART_DM_TX_GPIO 118
105 #define MSM_BOOT_UART_DM_RX_GPIO_FUNC 2
106 #define MSM_BOOT_UART_DM_TX_GPIO_FUNC 2
Shashank Mittalda89a682011-03-14 19:18:38 -0700107#else
Shashank Mittaled177732011-05-06 19:12:59 -0700108 #error "UART GSBI needs to be defined for the platform"
Amol Jadica4f4c92011-01-13 20:19:34 -0800109#endif
Bikas Gurungd1aa5902010-10-01 23:45:33 -0700110
Bikas Gurungd1aa5902010-10-01 23:45:33 -0700111
Shashank Mittaled177732011-05-06 19:12:59 -0700112#define MSM_BOOT_GSBI_CTRL_REG MSM_BOOT_GSBI_BASE
Bikas Gurungd1aa5902010-10-01 23:45:33 -0700113#define MSM_BOOT_UART_DM_BASE (MSM_BOOT_GSBI_BASE+0x40000)
Bikas Gurungd1aa5902010-10-01 23:45:33 -0700114#define MSM_BOOT_UART_DM_REG(offset) (MSM_BOOT_UART_DM_BASE + offset)
115
116/* UART Operational Mode Register */
117#define MSM_BOOT_UART_DM_MR1 MSM_BOOT_UART_DM_REG(0x0000)
118#define MSM_BOOT_UART_DM_MR2 MSM_BOOT_UART_DM_REG(0x0004)
119#define MSM_BOOT_UART_DM_RXBRK_ZERO_CHAR_OFF (1 << 8)
120#define MSM_BOOT_UART_DM_LOOPBACK (1 << 7)
121
122/* UART Clock Selection Register */
123#define MSM_BOOT_UART_DM_CSR MSM_BOOT_UART_DM_REG(0x0008)
124
125/* UART DM TX FIFO Registers - 4 */
126#define MSM_BOOT_UART_DM_TF(x) MSM_BOOT_UART_DM_REG(0x0070+(4*x))
127
128/* UART Command Register */
129#define MSM_BOOT_UART_DM_CR MSM_BOOT_UART_DM_REG(0x0010)
130#define MSM_BOOT_UART_DM_CR_RX_ENABLE (1 << 0)
131#define MSM_BOOT_UART_DM_CR_RX_DISABLE (1 << 1)
132#define MSM_BOOT_UART_DM_CR_TX_ENABLE (1 << 2)
133#define MSM_BOOT_UART_DM_CR_TX_DISABLE (1 << 3)
134
135/* UART Channel Command */
136#define MSM_BOOT_UART_DM_CR_CH_CMD_LSB(x) ((x & 0x0f) << 4)
137#define MSM_BOOT_UART_DM_CR_CH_CMD_MSB(x) ((x >> 4 ) << 11 )
138#define MSM_BOOT_UART_DM_CR_CH_CMD(x) (MSM_BOOT_UART_DM_CR_CH_CMD_LSB(x) | \
139 MSM_BOOT_UART_DM_CR_CH_CMD_MSB(x))
140#define MSM_BOOT_UART_DM_CMD_NULL MSM_BOOT_UART_DM_CR_CH_CMD(0)
141#define MSM_BOOT_UART_DM_CMD_RESET_RX MSM_BOOT_UART_DM_CR_CH_CMD(1)
142#define MSM_BOOT_UART_DM_CMD_RESET_TX MSM_BOOT_UART_DM_CR_CH_CMD(2)
143#define MSM_BOOT_UART_DM_CMD_RESET_ERR_STAT MSM_BOOT_UART_DM_CR_CH_CMD(3)
144#define MSM_BOOT_UART_DM_CMD_RES_BRK_CHG_INT MSM_BOOT_UART_DM_CR_CH_CMD(4)
145#define MSM_BOOT_UART_DM_CMD_START_BRK MSM_BOOT_UART_DM_CR_CH_CMD(5)
146#define MSM_BOOT_UART_DM_CMD_STOP_BRK MSM_BOOT_UART_DM_CR_CH_CMD(6)
147#define MSM_BOOT_UART_DM_CMD_RES_CTS_N MSM_BOOT_UART_DM_CR_CH_CMD(7)
148#define MSM_BOOT_UART_DM_CMD_RES_STALE_INT MSM_BOOT_UART_DM_CR_CH_CMD(8)
149#define MSM_BOOT_UART_DM_CMD_PACKET_MODE MSM_BOOT_UART_DM_CR_CH_CMD(9)
150#define MSM_BOOT_UART_DM_CMD_MODE_RESET MSM_BOOT_UART_DM_CR_CH_CMD(C)
151#define MSM_BOOT_UART_DM_CMD_SET_RFR_N MSM_BOOT_UART_DM_CR_CH_CMD(D)
152#define MSM_BOOT_UART_DM_CMD_RES_RFR_N MSM_BOOT_UART_DM_CR_CH_CMD(E)
153#define MSM_BOOT_UART_DM_CMD_RES_TX_ERR MSM_BOOT_UART_DM_CR_CH_CMD(10)
154#define MSM_BOOT_UART_DM_CMD_CLR_TX_DONE MSM_BOOT_UART_DM_CR_CH_CMD(11)
155#define MSM_BOOT_UART_DM_CMD_RES_BRKSTRT_INT MSM_BOOT_UART_DM_CR_CH_CMD(12)
156#define MSM_BOOT_UART_DM_CMD_RES_BRKEND_INT MSM_BOOT_UART_DM_CR_CH_CMD(13)
157#define MSM_BOOT_UART_DM_CMD_RES_PER_FRM_INT MSM_BOOT_UART_DM_CR_CH_CMD(14)
158
159/*UART General Command */
160#define MSM_BOOT_UART_DM_CR_GENERAL_CMD(x) ((x) << 8)
161
162#define MSM_BOOT_UART_DM_GCMD_NULL MSM_BOOT_UART_DM_CR_GENERAL_CMD(0)
163#define MSM_BOOT_UART_DM_GCMD_CR_PROT_EN MSM_BOOT_UART_DM_CR_GENERAL_CMD(1)
164#define MSM_BOOT_UART_DM_GCMD_CR_PROT_DIS MSM_BOOT_UART_DM_CR_GENERAL_CMD(2)
165#define MSM_BOOT_UART_DM_GCMD_RES_TX_RDY_INT MSM_BOOT_UART_DM_CR_GENERAL_CMD(3)
166#define MSM_BOOT_UART_DM_GCMD_SW_FORCE_STALE MSM_BOOT_UART_DM_CR_GENERAL_CMD(4)
167#define MSM_BOOT_UART_DM_GCMD_ENA_STALE_EVT MSM_BOOT_UART_DM_CR_GENERAL_CMD(5)
168#define MSM_BOOT_UART_DM_GCMD_DIS_STALE_EVT MSM_BOOT_UART_DM_CR_GENERAL_CMD(6)
169
170/* UART Interrupt Mask Register */
171#define MSM_BOOT_UART_DM_IMR MSM_BOOT_UART_DM_REG(0x0014)
172#define MSM_BOOT_UART_DM_TXLEV (1 << 0)
173#define MSM_BOOT_UART_DM_RXHUNT (1 << 1)
174#define MSM_BOOT_UART_DM_RXBRK_CHNG (1 << 2)
175#define MSM_BOOT_UART_DM_RXSTALE (1 << 3)
176#define MSM_BOOT_UART_DM_RXLEV (1 << 4)
177#define MSM_BOOT_UART_DM_DELTA_CTS (1 << 5)
178#define MSM_BOOT_UART_DM_CURRENT_CTS (1 << 6)
179#define MSM_BOOT_UART_DM_TX_READY (1 << 7)
180#define MSM_BOOT_UART_DM_TX_ERROR (1 << 8)
181#define MSM_BOOT_UART_DM_TX_DONE (1 << 9)
182#define MSM_BOOT_UART_DM_RXBREAK_START (1 << 10)
183#define MSM_BOOT_UART_DM_RXBREAK_END (1 << 11)
184#define MSM_BOOT_UART_DM_PAR_FRAME_ERR_IRQ (1 << 12)
185
186#define MSM_BOOT_UART_DM_IMR_ENABLED (MSM_BOOT_UART_DM_TX_READY | \
187 MSM_BOOT_UART_DM_TXLEV | \
188 MSM_BOOT_UART_DM_RXLEV | \
189 MSM_BOOT_UART_DM_RXSTALE)
190
191/* UART Interrupt Programming Register */
192#define MSM_BOOT_UART_DM_IPR MSM_BOOT_UART_DM_REG(0x0018)
193#define MSM_BOOT_UART_DM_STALE_TIMEOUT_LSB 0x0f
194#define MSM_BOOT_UART_DM_STALE_TIMEOUT_MSB 0 /* Not used currently */
195
196/* UART Transmit/Receive FIFO Watermark Register */
197#define MSM_BOOT_UART_DM_TFWR MSM_BOOT_UART_DM_REG(0x001C)
198/* Interrupt is generated when FIFO level is less than or equal to this value */
199#define MSM_BOOT_UART_DM_TFW_VALUE 0
200
201#define MSM_BOOT_UART_DM_RFWR MSM_BOOT_UART_DM_REG(0x0020)
202/*Interrupt generated when no of words in RX FIFO is greater than this value */
203#define MSM_BOOT_UART_DM_RFW_VALUE 0
204
205/* UART Hunt Character Register */
206#define MSM_BOOT_UART_DM_HCR MSM_BOOT_UART_DM_REG(0x0024)
207
208/* Used for RX transfer initialization */
209#define MSM_BOOT_UART_DM_DMRX MSM_BOOT_UART_DM_REG(0x0034)
210
211/* Default DMRX value - any value bigger than FIFO size would be fine */
212#define MSM_BOOT_UART_DM_DMRX_DEF_VALUE 0x220
213
214/* Register to enable IRDA function */
215#define MSM_BOOT_UART_DM_IRDA MSM_BOOT_UART_DM_REG(0x0038)
216
217/* UART Data Mover Enable Register */
218#define MSM_BOOT_UART_DM_DMEN MSM_BOOT_UART_DM_REG(0x003C)
219
220/* Number of characters for Transmission */
221#define MSM_BOOT_UART_DM_NO_CHARS_FOR_TX MSM_BOOT_UART_DM_REG(0x0040)
222
223/* UART RX FIFO Base Address */
224#define MSM_BOOT_UART_DM_BADR MSM_BOOT_UART_DM_REG(0x0044)
225
226/* UART Status Register */
227#define MSM_BOOT_UART_DM_SR MSM_BOOT_UART_DM_REG(0x0008)
228#define MSM_BOOT_UART_DM_SR_RXRDY (1 << 0)
229#define MSM_BOOT_UART_DM_SR_RXFULL (1 << 1)
230#define MSM_BOOT_UART_DM_SR_TXRDY (1 << 2)
231#define MSM_BOOT_UART_DM_SR_TXEMT (1 << 3)
232#define MSM_BOOT_UART_DM_SR_UART_OVERRUN (1 << 4)
233#define MSM_BOOT_UART_DM_SR_PAR_FRAME_ERR (1 << 5)
234#define MSM_BOOT_UART_DM_RX_BREAK (1 << 6)
235#define MSM_BOOT_UART_DM_HUNT_CHAR (1 << 7)
236#define MSM_BOOT_UART_DM_RX_BRK_START_LAST (1 << 8)
237
238/* UART Receive FIFO Registers - 4 in numbers */
239#define MSM_BOOT_UART_DM_RF(x) MSM_BOOT_UART_DM_REG(0x0070+(4*x))
240
241/* UART Masked Interrupt Status Register */
242#define MSM_BOOT_UART_DM_MISR MSM_BOOT_UART_DM_REG(0x0010)
243
244/* UART Interrupt Status Register */
245#define MSM_BOOT_UART_DM_ISR MSM_BOOT_UART_DM_REG(0x0014)
246
247/* Number of characters received since the end of last RX transfer */
248#define MSM_BOOT_UART_DM_RX_TOTAL_SNAP MSM_BOOT_UART_DM_REG(0x0038)
249
250/* UART TX FIFO Status Register */
251#define MSM_BOOT_UART_DM_TXFS MSM_BOOT_UART_DM_REG(0x004C)
252#define MSM_BOOT_UART_DM_TXFS_STATE_LSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,0,6)
253#define MSM_BOOT_UART_DM_TXFS_STATE_MSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,14,31)
254#define MSM_BOOT_UART_DM_TXFS_BUF_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,7,9)
255#define MSM_BOOT_UART_DM_TXFS_ASYNC_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,10,13)
256
257/* UART RX FIFO Status Register */
258#define MSM_BOOT_UART_DM_RXFS MSM_BOOT_UART_DM_REG(0x0050)
259#define MSM_BOOT_UART_DM_RXFS_STATE_LSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,0,6)
260#define MSM_BOOT_UART_DM_RXFS_STATE_MSB(x) MSM_BOOT_UART_DM_EXTR_BITS(x,14,31)
261#define MSM_BOOT_UART_DM_RXFS_BUF_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,7,9)
262#define MSM_BOOT_UART_DM_RXFS_ASYNC_STATE(x) MSM_BOOT_UART_DM_EXTR_BITS(x,10,13)
263
264
265
266/* Macros for Common Errors */
267#define MSM_BOOT_UART_DM_E_SUCCESS 0
268#define MSM_BOOT_UART_DM_E_FAILURE 1
269#define MSM_BOOT_UART_DM_E_TIMEOUT 2
270#define MSM_BOOT_UART_DM_E_INVAL 3
271#define MSM_BOOT_UART_DM_E_MALLOC_FAIL 4
272#define MSM_BOOT_UART_DM_E_RX_NOT_READY 5
273
274#endif /* __UART_DM_H__*/