blob: 0ac6b11c6e4ec323aaa50db976e2a996b1b02d19 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Jacob Keller6cb562d2012-12-05 07:24:41 +000038#include <linux/jiffies.h>
Auke Kok9a799d72007-09-15 14:07:45 -070039
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000040#include <linux/clocksource.h>
41#include <linux/net_tstamp.h>
42#include <linux/ptp_clock_kernel.h>
Jacob Keller3a6a4ed2012-05-01 05:24:58 +000043
Auke Kok9a799d72007-09-15 14:07:45 -070044#include "ixgbe_type.h"
45#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080046#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000047#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
48#define IXGBE_FCOE
49#include "ixgbe_fcoe.h"
50#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040051#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080052#include <linux/dca.h>
53#endif
Auke Kok9a799d72007-09-15 14:07:45 -070054
Eliezer Tamir076bb0c2013-07-10 17:13:17 +030055#include <net/busy_poll.h>
Eliezer Tamir5a85e732013-06-10 11:40:20 +030056
Cong Wange0d10952013-08-01 11:10:25 +080057#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir7e15b902013-06-10 11:40:31 +030058#define LL_EXTENDED_STATS
59#endif
Emil Tantilov849c4542010-06-03 16:53:41 +000060/* common prefix used by pr_<> macros */
61#undef pr_fmt
62#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070063
64/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000065#define IXGBE_DEFAULT_TXD 512
Alexander Duyck59224552011-08-31 00:01:06 +000066#define IXGBE_DEFAULT_TX_WORK 256
Auke Kok9a799d72007-09-15 14:07:45 -070067#define IXGBE_MAX_TXD 4096
68#define IXGBE_MIN_TXD 64
69
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000070#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070071#define IXGBE_MAX_RXD 4096
72#define IXGBE_MIN_RXD 64
73
Auke Kok9a799d72007-09-15 14:07:45 -070074/* flow control */
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070075#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_MAX_FCRTL 0x7FF80
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070077#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070078#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070079#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070080#define IXGBE_MIN_FCPAUSE 0
81#define IXGBE_MAX_FCPAUSE 0xFFFF
82
83/* Supported Rx Buffer Sizes */
Alexander Duyck252562c2012-05-24 01:59:27 +000084#define IXGBE_RXBUFFER_256 256 /* Used for skb receive header */
Alexander Duyck09816fb2012-07-20 08:08:23 +000085#define IXGBE_RXBUFFER_2K 2048
86#define IXGBE_RXBUFFER_3K 3072
87#define IXGBE_RXBUFFER_4K 4096
Alexander Duyck919e78a2011-08-26 09:52:38 +000088#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070089
Alexander Duyck13958072010-08-19 13:37:21 +000090/*
Alexander Duyck252562c2012-05-24 01:59:27 +000091 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
92 * reserve 64 more, and skb_shared_info adds an additional 320 bytes more,
93 * this adds up to 448 bytes of extra data.
94 *
95 * Since netdev_alloc_skb now allocates a page fragment we can use a value
96 * of 256 and the resultant skb will have a truesize of 960 or less.
Alexander Duyck13958072010-08-19 13:37:21 +000097 */
Alexander Duyck252562c2012-05-24 01:59:27 +000098#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
Auke Kok9a799d72007-09-15 14:07:45 -070099
Auke Kok9a799d72007-09-15 14:07:45 -0700100/* How many Rx Buffers do we bundle into one write to the hardware ? */
101#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
102
Alexander Duyck472148c2012-11-07 02:34:28 +0000103enum ixgbe_tx_flags {
104 /* cmd_type flags */
105 IXGBE_TX_FLAGS_HW_VLAN = 0x01,
106 IXGBE_TX_FLAGS_TSO = 0x02,
107 IXGBE_TX_FLAGS_TSTAMP = 0x04,
108
109 /* olinfo flags */
110 IXGBE_TX_FLAGS_CC = 0x08,
111 IXGBE_TX_FLAGS_IPV4 = 0x10,
112 IXGBE_TX_FLAGS_CSUM = 0x20,
113
114 /* software defined flags */
115 IXGBE_TX_FLAGS_SW_VLAN = 0x40,
116 IXGBE_TX_FLAGS_FCOE = 0x80,
117};
118
119/* VLAN info */
Auke Kok9a799d72007-09-15 14:07:45 -0700120#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck66f32a82011-06-29 05:43:22 +0000121#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
122#define IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT 29
Auke Kok9a799d72007-09-15 14:07:45 -0700123#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
124
Greg Rose7f870472010-01-09 02:25:29 +0000125#define IXGBE_MAX_VF_MC_ENTRIES 30
126#define IXGBE_MAX_VF_FUNCTIONS 64
127#define IXGBE_MAX_VFTA_ENTRIES 128
128#define MAX_EMULATION_MAC_ADDRS 16
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000129#define IXGBE_MAX_PF_MACVLANS 15
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +0000130#define VMDQ_P(p) ((p) + adapter->ring_feature[RING_F_VMDQ].offset)
Greg Rose83c61fa2011-09-07 05:59:35 +0000131#define IXGBE_82599_VF_DEVICE_ID 0x10ED
132#define IXGBE_X540_VF_DEVICE_ID 0x1515
Greg Rose7f870472010-01-09 02:25:29 +0000133
134struct vf_data_storage {
135 unsigned char vf_mac_addresses[ETH_ALEN];
136 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
137 u16 num_vf_mc_hashes;
138 u16 default_vf_vlan_id;
139 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000140 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000141 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000142 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
143 u16 pf_qos;
Lior Levyff4ab202011-03-11 02:03:07 +0000144 u16 tx_rate;
Greg Rosede4c7f62011-09-29 05:57:33 +0000145 u16 vlan_count;
146 u8 spoofchk_enabled;
Alexander Duyck374c65d2012-07-20 08:09:22 +0000147 unsigned int vf_api;
Greg Rose7f870472010-01-09 02:25:29 +0000148};
149
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000150struct vf_macvlans {
151 struct list_head l;
152 int vf;
153 int rar_entry;
154 bool free;
155 bool is_macvlan;
156 u8 vf_macvlan[ETH_ALEN];
157};
158
Alexander Duycka535c302011-05-27 05:31:52 +0000159#define IXGBE_MAX_TXD_PWR 14
160#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
161
162/* Tx Descriptors needed, worst case */
163#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IXGBE_MAX_DATA_PER_TXD)
Alexander Duyck990a3152013-01-26 02:08:14 +0000164#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
Alexander Duycka535c302011-05-27 05:31:52 +0000165
Auke Kok9a799d72007-09-15 14:07:45 -0700166/* wrapper around a pointer to a socket buffer,
167 * so a DMA handle can be stored along with the buffer */
168struct ixgbe_tx_buffer {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000169 union ixgbe_adv_tx_desc *next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700170 unsigned long time_stamp;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000171 struct sk_buff *skb;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000172 unsigned int bytecount;
173 unsigned short gso_segs;
Alexander Duyck244e27a2012-02-08 07:51:11 +0000174 __be16 protocol;
Alexander Duyck729739b2012-02-08 07:51:06 +0000175 DEFINE_DMA_UNMAP_ADDR(dma);
176 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000177 u32 tx_flags;
Auke Kok9a799d72007-09-15 14:07:45 -0700178};
179
180struct ixgbe_rx_buffer {
181 struct sk_buff *skb;
182 dma_addr_t dma;
183 struct page *page;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700184 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700185};
186
187struct ixgbe_queue_stats {
188 u64 packets;
189 u64 bytes;
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300190#ifdef LL_EXTENDED_STATS
191 u64 yields;
192 u64 misses;
193 u64 cleaned;
194#endif /* LL_EXTENDED_STATS */
Auke Kok9a799d72007-09-15 14:07:45 -0700195};
196
Alexander Duyck5b7da512010-11-16 19:26:50 -0800197struct ixgbe_tx_queue_stats {
198 u64 restart_queue;
199 u64 tx_busy;
John Fastabendc84d3242010-11-16 19:27:12 -0800200 u64 tx_done_old;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800201};
202
203struct ixgbe_rx_queue_stats {
204 u64 rsc_count;
205 u64 rsc_flush;
206 u64 non_eop_descs;
207 u64 alloc_rx_page_failed;
208 u64 alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +0000209 u64 csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800210};
211
Alexander Duyckf8003262012-03-03 02:35:52 +0000212enum ixgbe_ring_state_t {
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800213 __IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckfd786b72013-01-12 06:33:31 +0000214 __IXGBE_TX_XPS_INIT_DONE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800215 __IXGBE_TX_DETECT_HANG,
John Fastabendc84d3242010-11-16 19:27:12 -0800216 __IXGBE_HANG_CHECK_ARMED,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800217 __IXGBE_RX_RSC_ENABLED,
Alexander Duyck8a0da212012-01-31 02:59:49 +0000218 __IXGBE_RX_CSUM_UDP_ZERO_ERR,
Alexander Duyck57efd442012-06-25 21:54:46 +0000219 __IXGBE_RX_FCOE,
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800220};
221
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800222#define check_for_tx_hang(ring) \
223 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
224#define set_check_for_tx_hang(ring) \
225 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
226#define clear_check_for_tx_hang(ring) \
227 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
228#define ring_is_rsc_enabled(ring) \
229 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
230#define set_ring_rsc_enabled(ring) \
231 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
232#define clear_ring_rsc_enabled(ring) \
233 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
Auke Kok9a799d72007-09-15 14:07:45 -0700234struct ixgbe_ring {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000235 struct ixgbe_ring *next; /* pointer to next ring in q_vector */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000236 struct ixgbe_q_vector *q_vector; /* backpointer to host q_vector */
237 struct net_device *netdev; /* netdev ring belongs to */
238 struct device *dev; /* device for DMA mapping */
Auke Kok9a799d72007-09-15 14:07:45 -0700239 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700240 union {
241 struct ixgbe_tx_buffer *tx_buffer_info;
242 struct ixgbe_rx_buffer *rx_buffer_info;
243 };
Jacob Keller6cb562d2012-12-05 07:24:41 +0000244 unsigned long last_rx_timestamp;
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800245 unsigned long state;
Alexander Duyckbd198052011-06-11 01:45:08 +0000246 u8 __iomem *tail;
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000247 dma_addr_t dma; /* phys. address of descriptor ring */
248 unsigned int size; /* length in bytes */
Alexander Duyckbd198052011-06-11 01:45:08 +0000249
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000250 u16 count; /* amount of descriptors */
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000251
252 u8 queue_index; /* needed for multiqueue queue management */
Alexander Duyck7d637bc2010-11-16 19:26:56 -0800253 u8 reg_idx; /* holds the special value that gets
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000254 * the hardware register offset
255 * associated with this ring, which is
256 * different for DCB and RSS modes
257 */
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000258 u16 next_to_use;
259 u16 next_to_clean;
260
Alexander Duyckf8003262012-03-03 02:35:52 +0000261 union {
Alexander Duyckd3ee4292012-02-08 07:51:16 +0000262 u16 next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +0000263 struct {
264 u8 atr_sample_rate;
265 u8 atr_count;
266 };
Alexander Duyckf8003262012-03-03 02:35:52 +0000267 };
Alexander Duyckbd198052011-06-11 01:45:08 +0000268
John Fastabende5b64632011-03-08 03:44:52 +0000269 u8 dcb_tc;
Auke Kok9a799d72007-09-15 14:07:45 -0700270 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000271 struct u64_stats_sync syncp;
Alexander Duyck5b7da512010-11-16 19:26:50 -0800272 union {
273 struct ixgbe_tx_queue_stats tx_stats;
274 struct ixgbe_rx_queue_stats rx_stats;
275 };
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000276} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700277
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800278enum ixgbe_ring_f_enum {
279 RING_F_NONE = 0,
Greg Rose7f870472010-01-09 02:25:29 +0000280 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800281 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000282 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000283#ifdef IXGBE_FCOE
284 RING_F_FCOE,
285#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800286
287 RING_F_ARRAY_SIZE /* must be last in enum set */
288};
289
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800290#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000291#define IXGBE_MAX_VMDQ_INDICES 64
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000292#define IXGBE_MAX_FDIR_INDICES 63 /* based on q_vector limit */
Yi Zou0331a832009-05-17 12:33:52 +0000293#define IXGBE_MAX_FCOE_INDICES 8
Alexander Duyckd3cb9862013-01-16 01:35:35 +0000294#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
295#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + 1)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800296struct ixgbe_ring_feature {
Alexander Duyckc0876632012-05-10 00:01:46 +0000297 u16 limit; /* upper limit on feature indices */
298 u16 indices; /* current value of indices */
Alexander Duycke4b317e2012-05-05 05:30:53 +0000299 u16 mask; /* Mask used for feature to ring mapping */
300 u16 offset; /* offset to start of feature */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000301} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800302
Alexander Duyck73079ea2012-07-14 06:48:49 +0000303#define IXGBE_82599_VMDQ_8Q_MASK 0x78
304#define IXGBE_82599_VMDQ_4Q_MASK 0x7C
305#define IXGBE_82599_VMDQ_2Q_MASK 0x7E
306
Alexander Duyckf8003262012-03-03 02:35:52 +0000307/*
308 * FCoE requires that all Rx buffers be over 2200 bytes in length. Since
309 * this is twice the size of a half page we need to double the page order
310 * for FCoE enabled Rx queues.
311 */
Alexander Duyck09816fb2012-07-20 08:08:23 +0000312static inline unsigned int ixgbe_rx_bufsz(struct ixgbe_ring *ring)
313{
314#ifdef IXGBE_FCOE
315 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
316 return (PAGE_SIZE < 8192) ? IXGBE_RXBUFFER_4K :
317 IXGBE_RXBUFFER_3K;
318#endif
319 return IXGBE_RXBUFFER_2K;
320}
321
Alexander Duyckf8003262012-03-03 02:35:52 +0000322static inline unsigned int ixgbe_rx_pg_order(struct ixgbe_ring *ring)
323{
Alexander Duyck09816fb2012-07-20 08:08:23 +0000324#ifdef IXGBE_FCOE
325 if (test_bit(__IXGBE_RX_FCOE, &ring->state))
326 return (PAGE_SIZE < 8192) ? 1 : 0;
Alexander Duyckf8003262012-03-03 02:35:52 +0000327#endif
Alexander Duyck09816fb2012-07-20 08:08:23 +0000328 return 0;
329}
Alexander Duyckf8003262012-03-03 02:35:52 +0000330#define ixgbe_rx_pg_size(_ring) (PAGE_SIZE << ixgbe_rx_pg_order(_ring))
Alexander Duyckf8003262012-03-03 02:35:52 +0000331
Alexander Duyck08c88332011-06-11 01:45:03 +0000332struct ixgbe_ring_container {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000333 struct ixgbe_ring *ring; /* pointer to linked list of rings */
Alexander Duyckbd198052011-06-11 01:45:08 +0000334 unsigned int total_bytes; /* total bytes processed this int */
335 unsigned int total_packets; /* total packets processed this int */
336 u16 work_limit; /* total work allowed per interrupt */
Alexander Duyck08c88332011-06-11 01:45:03 +0000337 u8 count; /* total number of rings in vector */
338 u8 itr; /* current ITR setting for ring */
339};
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800340
Alexander Duycka5579282012-02-08 07:50:04 +0000341/* iterator for handling rings in ring container */
342#define ixgbe_for_each_ring(pos, head) \
343 for (pos = (head).ring; pos != NULL; pos = pos->next)
344
Alexander Duyck2f90b862008-11-20 20:52:10 -0800345#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
346 ? 8 : 1)
347#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
348
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000349/* MAX_Q_VECTORS of these are allocated,
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800350 * but we only use one per queue-specific vector.
351 */
352struct ixgbe_q_vector {
353 struct ixgbe_adapter *adapter;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800354#ifdef CONFIG_IXGBE_DCA
355 int cpu; /* CPU for DCA */
356#endif
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000357 u16 v_idx; /* index of q_vector within array, also used for
358 * finding the bit in EICR and friends that
359 * represents the vector for this ring */
360 u16 itr; /* Interrupt throttle rate written to EITR */
Alexander Duyck08c88332011-06-11 01:45:03 +0000361 struct ixgbe_ring_container rx, tx;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000362
363 struct napi_struct napi;
Alexander Duyckde88eee2012-02-08 07:49:59 +0000364 cpumask_t affinity_mask;
365 int numa_node;
366 struct rcu_head rcu; /* to avoid race with update stats on free */
Alexander Duyckd0759eb2010-11-16 19:27:09 -0800367 char name[IFNAMSIZ + 9];
Alexander Duyckde88eee2012-02-08 07:49:59 +0000368
Cong Wange0d10952013-08-01 11:10:25 +0800369#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300370 unsigned int state;
371#define IXGBE_QV_STATE_IDLE 0
372#define IXGBE_QV_STATE_NAPI 1 /* NAPI owns this QV */
373#define IXGBE_QV_STATE_POLL 2 /* poll owns this QV */
374#define IXGBE_QV_LOCKED (IXGBE_QV_STATE_NAPI | IXGBE_QV_STATE_POLL)
375#define IXGBE_QV_STATE_NAPI_YIELD 4 /* NAPI yielded this QV */
376#define IXGBE_QV_STATE_POLL_YIELD 8 /* poll yielded this QV */
377#define IXGBE_QV_YIELD (IXGBE_QV_STATE_NAPI_YIELD | IXGBE_QV_STATE_POLL_YIELD)
378#define IXGBE_QV_USER_PEND (IXGBE_QV_STATE_POLL | IXGBE_QV_STATE_POLL_YIELD)
379 spinlock_t lock;
Cong Wange0d10952013-08-01 11:10:25 +0800380#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300381
Alexander Duyckde88eee2012-02-08 07:49:59 +0000382 /* for dynamic allocation of rings associated with this q_vector */
383 struct ixgbe_ring ring[0] ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800384};
Cong Wange0d10952013-08-01 11:10:25 +0800385#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300386static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
387{
388
389 spin_lock_init(&q_vector->lock);
390 q_vector->state = IXGBE_QV_STATE_IDLE;
391}
392
393/* called from the device poll routine to get ownership of a q_vector */
394static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
395{
396 int rc = true;
397 spin_lock(&q_vector->lock);
398 if (q_vector->state & IXGBE_QV_LOCKED) {
399 WARN_ON(q_vector->state & IXGBE_QV_STATE_NAPI);
400 q_vector->state |= IXGBE_QV_STATE_NAPI_YIELD;
401 rc = false;
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300402#ifdef LL_EXTENDED_STATS
403 q_vector->tx.ring->stats.yields++;
404#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300405 } else
406 /* we don't care if someone yielded */
407 q_vector->state = IXGBE_QV_STATE_NAPI;
408 spin_unlock(&q_vector->lock);
409 return rc;
410}
411
412/* returns true is someone tried to get the qv while napi had it */
413static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
414{
415 int rc = false;
416 spin_lock(&q_vector->lock);
417 WARN_ON(q_vector->state & (IXGBE_QV_STATE_POLL |
418 IXGBE_QV_STATE_NAPI_YIELD));
419
420 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
421 rc = true;
422 q_vector->state = IXGBE_QV_STATE_IDLE;
423 spin_unlock(&q_vector->lock);
424 return rc;
425}
426
427/* called from ixgbe_low_latency_poll() */
428static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
429{
430 int rc = true;
431 spin_lock_bh(&q_vector->lock);
432 if ((q_vector->state & IXGBE_QV_LOCKED)) {
433 q_vector->state |= IXGBE_QV_STATE_POLL_YIELD;
434 rc = false;
Eliezer Tamir7e15b902013-06-10 11:40:31 +0300435#ifdef LL_EXTENDED_STATS
436 q_vector->rx.ring->stats.yields++;
437#endif
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300438 } else
439 /* preserve yield marks */
440 q_vector->state |= IXGBE_QV_STATE_POLL;
441 spin_unlock_bh(&q_vector->lock);
442 return rc;
443}
444
445/* returns true if someone tried to get the qv while it was locked */
446static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
447{
448 int rc = false;
449 spin_lock_bh(&q_vector->lock);
450 WARN_ON(q_vector->state & (IXGBE_QV_STATE_NAPI));
451
452 if (q_vector->state & IXGBE_QV_STATE_POLL_YIELD)
453 rc = true;
454 q_vector->state = IXGBE_QV_STATE_IDLE;
455 spin_unlock_bh(&q_vector->lock);
456 return rc;
457}
458
459/* true if a socket is polling, even if it did not get the lock */
460static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector)
461{
462 WARN_ON(!(q_vector->state & IXGBE_QV_LOCKED));
463 return q_vector->state & IXGBE_QV_USER_PEND;
464}
Cong Wange0d10952013-08-01 11:10:25 +0800465#else /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300466static inline void ixgbe_qv_init_lock(struct ixgbe_q_vector *q_vector)
467{
468}
469
470static inline bool ixgbe_qv_lock_napi(struct ixgbe_q_vector *q_vector)
471{
472 return true;
473}
474
475static inline bool ixgbe_qv_unlock_napi(struct ixgbe_q_vector *q_vector)
476{
477 return false;
478}
479
480static inline bool ixgbe_qv_lock_poll(struct ixgbe_q_vector *q_vector)
481{
482 return false;
483}
484
485static inline bool ixgbe_qv_unlock_poll(struct ixgbe_q_vector *q_vector)
486{
487 return false;
488}
489
490static inline bool ixgbe_qv_ll_polling(struct ixgbe_q_vector *q_vector)
491{
492 return false;
493}
Cong Wange0d10952013-08-01 11:10:25 +0800494#endif /* CONFIG_NET_RX_BUSY_POLL */
Eliezer Tamir5a85e732013-06-10 11:40:20 +0300495
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000496#ifdef CONFIG_IXGBE_HWMON
497
498#define IXGBE_HWMON_TYPE_LOC 0
499#define IXGBE_HWMON_TYPE_TEMP 1
500#define IXGBE_HWMON_TYPE_CAUTION 2
501#define IXGBE_HWMON_TYPE_MAX 3
502
503struct hwmon_attr {
504 struct device_attribute dev_attr;
505 struct ixgbe_hw *hw;
506 struct ixgbe_thermal_diode_data *sensor;
507 char name[12];
508};
509
510struct hwmon_buff {
511 struct device *device;
512 struct hwmon_attr *hwmon_list;
513 unsigned int n_hwmon;
514};
515#endif /* CONFIG_IXGBE_HWMON */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800516
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000517/*
518 * microsecond values for various ITR rates shifted by 2 to fit itr register
519 * with the first 3 bits reserved 0
Auke Kok9a799d72007-09-15 14:07:45 -0700520 */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +0000521#define IXGBE_MIN_RSC_ITR 24
522#define IXGBE_100K_ITR 40
523#define IXGBE_20K_ITR 200
524#define IXGBE_10K_ITR 400
525#define IXGBE_8K_ITR 500
Auke Kok9a799d72007-09-15 14:07:45 -0700526
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000527/* ixgbe_test_staterr - tests bits in Rx descriptor status and error fields */
528static inline __le32 ixgbe_test_staterr(union ixgbe_adv_rx_desc *rx_desc,
529 const u32 stat_err_bits)
530{
531 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
532}
533
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000534static inline u16 ixgbe_desc_unused(struct ixgbe_ring *ring)
535{
536 u16 ntc = ring->next_to_clean;
537 u16 ntu = ring->next_to_use;
538
539 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
540}
Auke Kok9a799d72007-09-15 14:07:45 -0700541
Alexander Duycke4f74022012-01-31 02:59:44 +0000542#define IXGBE_RX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000543 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000544#define IXGBE_TX_DESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000545 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Alexander Duycke4f74022012-01-31 02:59:44 +0000546#define IXGBE_TX_CTXTDESC(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000547 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700548
Alexander Duyckc88887e2012-08-22 02:04:37 +0000549#define IXGBE_MAX_JUMBO_FRAME_SIZE 9728 /* Maximum Supported Size 9.5KB */
Yi Zou63f39bd2009-05-17 12:34:35 +0000550#ifdef IXGBE_FCOE
551/* Use 3K as the baby jumbo frame size for FCoE */
552#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
553#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700554
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800555#define OTHER_VECTOR 1
556#define NON_Q_VECTORS (OTHER_VECTOR)
557
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000558#define MAX_MSIX_VECTORS_82599 64
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000559#define MAX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800560#define MAX_MSIX_VECTORS_82598 18
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000561#define MAX_Q_VECTORS_82598 16
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800562
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000563#define MAX_Q_VECTORS MAX_Q_VECTORS_82599
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000564#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800565
Alexander Duyck8f154862012-02-10 02:08:37 +0000566#define MIN_MSIX_Q_VECTORS 1
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800567#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
568
Alexander Duyck46646e62012-02-08 07:49:28 +0000569/* default to trying for four seconds */
570#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
571
Auke Kok9a799d72007-09-15 14:07:45 -0700572/* board specific private data structure */
573struct ixgbe_adapter {
Alexander Duyck46646e62012-02-08 07:49:28 +0000574 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
575 /* OS defined structs */
576 struct net_device *netdev;
577 struct pci_dev *pdev;
578
Alexander Duycke606bfe2011-04-22 04:07:43 +0000579 unsigned long state;
580
581 /* Some features need tri-state capability,
582 * thus the additional *_CAPABLE flags.
583 */
584 u32 flags;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000585#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 0)
586#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 1)
587#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 2)
588#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 3)
589#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 4)
590#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 5)
591#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 6)
592#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 7)
593#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 8)
594#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 9)
595#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 10)
596#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 11)
597#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 12)
598#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 13)
599#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 14)
600#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 15)
601#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 16)
602#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 17)
603#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 18)
604#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 19)
605#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 20)
606#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 21)
607#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 22)
608#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 23)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000609
610 u32 flags2;
Alexander Duycka16a0d22012-05-19 01:10:50 +0000611#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1 << 0)
Alexander Duycke606bfe2011-04-22 04:07:43 +0000612#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
613#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Alexander Duyckf0f97782011-04-22 04:08:09 +0000614#define IXGBE_FLAG2_TEMP_SENSOR_EVENT (u32)(1 << 3)
Alexander Duyck70864002011-04-27 09:13:56 +0000615#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
616#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000617#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
Alexander Duyckd034acf2011-04-27 09:25:34 +0000618#define IXGBE_FLAG2_FDIR_REQUIRES_REINIT (u32)(1 << 7)
Alexander Duyckef6afc02012-02-08 07:51:53 +0000619#define IXGBE_FLAG2_RSS_FIELD_IPV4_UDP (u32)(1 << 8)
620#define IXGBE_FLAG2_RSS_FIELD_IPV6_UDP (u32)(1 << 9)
Jacob Keller8fecf672013-06-21 08:14:32 +0000621#define IXGBE_FLAG2_PTP_PPS_ENABLED (u32)(1 << 10)
622#define IXGBE_FLAG2_BRIDGE_MODE_VEB (u32)(1 << 11)
Alexander Duyck46646e62012-02-08 07:49:28 +0000623
624 /* Tx fast path data */
625 int num_tx_queues;
626 u16 tx_itr_setting;
627 u16 tx_work_limit;
628
629 /* Rx fast path data */
630 int num_rx_queues;
631 u16 rx_itr_setting;
632
633 /* TX */
634 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
635
636 u64 restart_queue;
637 u64 lsc_int;
638 u32 tx_timeout_count;
639
640 /* RX */
641 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES];
642 int num_rx_pools; /* == num_rx_queues in 82598 */
643 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
644 u64 hw_csum_rx_error;
645 u64 hw_rx_no_dma_resources;
646 u64 rsc_total_count;
647 u64 rsc_total_flush;
648 u64 non_eop_descs;
649 u32 alloc_rx_page_failed;
650 u32 alloc_rx_buff_failed;
651
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000652 struct ixgbe_q_vector *q_vector[MAX_Q_VECTORS];
John Fastabendd033d522011-02-10 14:40:01 +0000653
654 /* DCB parameters */
655 struct ieee_pfc *ixgbe_ieee_pfc;
656 struct ieee_ets *ixgbe_ieee_ets;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800657 struct ixgbe_dcb_config dcb_cfg;
658 struct ixgbe_dcb_config temp_dcb_cfg;
659 u8 dcb_set_bitmap;
John Fastabend30323092011-03-01 05:25:35 +0000660 u8 dcbx_cap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000661 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700662
Alexander Duyck49c7ffb2012-05-05 05:30:43 +0000663 int num_q_vectors; /* current number of q_vectors for device */
664 int max_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800665 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700666 struct msix_entry *msix_entries;
667
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000668 u32 test_icr;
669 struct ixgbe_ring test_tx_ring;
670 struct ixgbe_ring test_rx_ring;
671
Auke Kok9a799d72007-09-15 14:07:45 -0700672 /* structs defined in ixgbe_hw.h */
673 struct ixgbe_hw hw;
674 u16 msg_enable;
675 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800676
Auke Kok9a799d72007-09-15 14:07:45 -0700677 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700678 unsigned int tx_ring_count;
679 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700680
681 u32 link_speed;
682 bool link_up;
683 unsigned long link_check_timeout;
684
Alexander Duyck70864002011-04-27 09:13:56 +0000685 struct timer_list service_timer;
Alexander Duyck46646e62012-02-08 07:49:28 +0000686 struct work_struct service_task;
687
688 struct hlist_head fdir_filter_list;
689 unsigned long fdir_overflow; /* number of times ATR was backed off */
690 union ixgbe_atr_input fdir_mask;
691 int fdir_filter_count;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000692 u32 fdir_pballoc;
693 u32 atr_sample_rate;
694 spinlock_t fdir_perfect_lock;
Alexander Duyck46646e62012-02-08 07:49:28 +0000695
Yi Zoud0ed8932009-05-13 13:11:29 +0000696#ifdef IXGBE_FCOE
697 struct ixgbe_fcoe fcoe;
698#endif /* IXGBE_FCOE */
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000699 u32 wol;
Alexander Duyck46646e62012-02-08 07:49:28 +0000700
Alexander Duyck46646e62012-02-08 07:49:28 +0000701 u16 bd_number;
702
Emil Tantilov15e52092011-09-29 05:01:29 +0000703 u16 eeprom_verh;
704 u16 eeprom_verl;
Emil Tantilovc23f5b62011-08-16 07:34:18 +0000705 u16 eeprom_cap;
Greg Rose7f870472010-01-09 02:25:29 +0000706
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700707 u32 interrupt_event;
Alexander Duyck46646e62012-02-08 07:49:28 +0000708 u32 led_reg;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000709
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000710 struct ptp_clock *ptp_clock;
711 struct ptp_clock_info ptp_caps;
Jacob Keller891dc082012-12-05 07:24:46 +0000712 struct work_struct ptp_tx_work;
713 struct sk_buff *ptp_tx_skb;
714 unsigned long ptp_tx_start;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000715 unsigned long last_overflow_check;
Jacob Keller6cb562d2012-12-05 07:24:41 +0000716 unsigned long last_rx_ptp_check;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000717 spinlock_t tmreg_lock;
718 struct cyclecounter cc;
719 struct timecounter tc;
720 u32 base_incval;
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000721
Greg Rose7f870472010-01-09 02:25:29 +0000722 /* SR-IOV */
723 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
724 unsigned int num_vfs;
725 struct vf_data_storage *vfinfo;
Lior Levyff4ab202011-03-11 02:03:07 +0000726 int vf_rate_link_speed;
Greg Rosea1cbb15c2011-05-13 01:33:48 +0000727 struct vf_macvlans vf_mvs;
728 struct vf_macvlans *mv_list;
Alexander Duyck3e053342011-05-11 07:18:47 +0000729
Greg Rose83c61fa2011-09-07 05:59:35 +0000730 u32 timer_event_accumulator;
731 u32 vferr_refcount;
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000732 struct kobject *info_kobj;
733#ifdef CONFIG_IXGBE_HWMON
734 struct hwmon_buff ixgbe_hwmon_buff;
735#endif /* CONFIG_IXGBE_HWMON */
Catherine Sullivan00949162012-08-10 01:59:10 +0000736#ifdef CONFIG_DEBUG_FS
737 struct dentry *ixgbe_dbg_adapter;
738#endif /*CONFIG_DEBUG_FS*/
Alexander Duyck107d3012012-10-02 00:17:03 +0000739
740 u8 default_up;
Alexander Duyck3e053342011-05-11 07:18:47 +0000741};
742
743struct ixgbe_fdir_filter {
744 struct hlist_node fdir_node;
745 union ixgbe_atr_input filter;
746 u16 sw_idx;
747 u16 action;
Auke Kok9a799d72007-09-15 14:07:45 -0700748};
749
Don Skidmore70e55762012-03-15 04:55:59 +0000750enum ixgbe_state_t {
Auke Kok9a799d72007-09-15 14:07:45 -0700751 __IXGBE_TESTING,
752 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800753 __IXGBE_DOWN,
Alexander Duyck70864002011-04-27 09:13:56 +0000754 __IXGBE_SERVICE_SCHED,
755 __IXGBE_IN_SFP_INIT,
Jacob Keller8fecf672013-06-21 08:14:32 +0000756 __IXGBE_PTP_RUNNING,
Auke Kok9a799d72007-09-15 14:07:45 -0700757};
758
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000759struct ixgbe_cb {
760 union { /* Union defining head/tail partner */
761 struct sk_buff *head;
762 struct sk_buff *tail;
763 };
Alexander Duyckaa801752010-11-16 19:27:02 -0800764 dma_addr_t dma;
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000765 u16 append_cnt;
Alexander Duyckf8003262012-03-03 02:35:52 +0000766 bool page_released;
Alexander Duyckaa801752010-11-16 19:27:02 -0800767};
Alexander Duyck4c1975d2012-01-31 02:59:23 +0000768#define IXGBE_CB(skb) ((struct ixgbe_cb *)(skb)->cb)
Alexander Duyckaa801752010-11-16 19:27:02 -0800769
Auke Kok9a799d72007-09-15 14:07:45 -0700770enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700771 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000772 board_82599,
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800773 board_X540,
Auke Kok9a799d72007-09-15 14:07:45 -0700774};
775
Auke Kok3957d632007-10-31 15:22:10 -0700776extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000777extern struct ixgbe_info ixgbe_82599_info;
Don Skidmorefe15e8e12010-11-16 19:27:16 -0800778extern struct ixgbe_info ixgbe_X540_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800779#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000780extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800781#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700782
783extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700784extern const char ixgbe_driver_version[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000785#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +0000786extern char ixgbe_default_device_descr[];
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000787#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700788
Alexander Duyckc7ccde02011-07-21 00:40:40 +0000789extern void ixgbe_up(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700790extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800791extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700792extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700793extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800794extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
795extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
796extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
797extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000798extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
799extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Yi Zou2d39d572011-01-06 14:29:56 +0000800extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
801 struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700802extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800803extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Jacob Keller8e2813f2012-04-21 06:05:40 +0000804extern int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
805 u16 subdevice_id);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000806extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000807extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000808 struct ixgbe_adapter *,
809 struct ixgbe_ring *);
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800810extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
Alexander Duyck84418e32010-08-19 13:40:54 +0000811 struct ixgbe_tx_buffer *);
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800812extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000813extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000814extern int ixgbe_poll(struct napi_struct *napi, int budget);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000815extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000816extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000817extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl);
818extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000819extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +0000820 union ixgbe_atr_hash_dword input,
821 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000822 u8 queue);
Alexander Duyckc04f6ca2011-05-11 07:18:36 +0000823extern s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
824 union ixgbe_atr_input *input_mask);
825extern s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
826 union ixgbe_atr_input *input,
827 u16 soft_id, u8 queue);
828extern s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
829 union ixgbe_atr_input *input,
830 u16 soft_id);
831extern void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
832 union ixgbe_atr_input *mask);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000833extern bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
Greg Rose7f870472010-01-09 02:25:29 +0000834extern void ixgbe_set_rx_mode(struct net_device *netdev);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000835#ifdef CONFIG_IXGBE_DCB
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +0000836extern void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter);
Jeff Kirsher8af3c332012-02-18 07:08:14 +0000837#endif
Alexander Duyckcca73c52013-01-12 06:33:44 +0000838extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
Alexander Duyck897ab152011-05-27 05:31:47 +0000839extern void ixgbe_tx_ctxtdesc(struct ixgbe_ring *, u32, u32, u32, u32);
Don Skidmore082757a2011-07-21 05:55:00 +0000840extern void ixgbe_do_reset(struct net_device *netdev);
Don Skidmore12109822012-05-04 06:07:08 +0000841#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +0000842extern void ixgbe_sysfs_exit(struct ixgbe_adapter *adapter);
843extern int ixgbe_sysfs_init(struct ixgbe_adapter *adapter);
Don Skidmore12109822012-05-04 06:07:08 +0000844#endif /* CONFIG_IXGBE_HWMON */
Yi Zoueacd73f2009-05-13 13:11:06 +0000845#ifdef IXGBE_FCOE
846extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000847extern int ixgbe_fso(struct ixgbe_ring *tx_ring,
848 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +0000849 u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000850extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
Alexander Duyckff886df2011-06-11 01:45:13 +0000851 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +0000852 struct sk_buff *skb);
Yi Zou332d4a72009-05-13 13:11:53 +0000853extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
854 struct scatterlist *sgl, unsigned int sgc);
Yi Zou68a683c2011-02-01 07:22:16 +0000855extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
856 struct scatterlist *sgl, unsigned int sgc);
Yi Zou332d4a72009-05-13 13:11:53 +0000857extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Alexander Duyck7c8ae652012-05-05 05:32:47 +0000858extern int ixgbe_setup_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
859extern void ixgbe_free_fcoe_ddp_resources(struct ixgbe_adapter *adapter);
Yi Zou8450ff82009-08-31 12:32:14 +0000860extern int ixgbe_fcoe_enable(struct net_device *netdev);
861extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000862#ifdef CONFIG_IXGBE_DCB
863extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
864extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
865#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000866extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Neerav Parikhea818752012-01-04 20:23:40 +0000867extern int ixgbe_fcoe_get_hbainfo(struct net_device *netdev,
868 struct netdev_fcoe_hbainfo *info);
Alexander Duyck800bd602012-06-02 00:11:02 +0000869extern u8 ixgbe_fcoe_get_tc(struct ixgbe_adapter *adapter);
Yi Zoueacd73f2009-05-13 13:11:06 +0000870#endif /* IXGBE_FCOE */
Catherine Sullivan00949162012-08-10 01:59:10 +0000871#ifdef CONFIG_DEBUG_FS
872extern void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter);
873extern void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter);
874extern void ixgbe_dbg_init(void);
875extern void ixgbe_dbg_exit(void);
Joe Perches33243fb2013-04-12 17:12:54 +0000876#else
877static inline void ixgbe_dbg_adapter_init(struct ixgbe_adapter *adapter) {}
878static inline void ixgbe_dbg_adapter_exit(struct ixgbe_adapter *adapter) {}
879static inline void ixgbe_dbg_init(void) {}
880static inline void ixgbe_dbg_exit(void) {}
Catherine Sullivan00949162012-08-10 01:59:10 +0000881#endif /* CONFIG_DEBUG_FS */
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000882static inline struct netdev_queue *txring_txq(const struct ixgbe_ring *ring)
883{
884 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
885}
886
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000887extern void ixgbe_ptp_init(struct ixgbe_adapter *adapter);
888extern void ixgbe_ptp_stop(struct ixgbe_adapter *adapter);
889extern void ixgbe_ptp_overflow_check(struct ixgbe_adapter *adapter);
Jacob Keller6cb562d2012-12-05 07:24:41 +0000890extern void ixgbe_ptp_rx_hang(struct ixgbe_adapter *adapter);
Alexander Duyck39dfb712012-12-05 06:51:29 +0000891extern void __ixgbe_ptp_rx_hwtstamp(struct ixgbe_q_vector *q_vector,
892 struct sk_buff *skb);
893static inline void ixgbe_ptp_rx_hwtstamp(struct ixgbe_ring *rx_ring,
894 union ixgbe_adv_rx_desc *rx_desc,
895 struct sk_buff *skb)
896{
897 if (unlikely(!ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
898 return;
899
900 __ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
901
902 /*
903 * Update the last_rx_timestamp timer in order to enable watchdog check
904 * for error case of latched timestamp on a dropped packet.
905 */
906 rx_ring->last_rx_timestamp = jiffies;
907}
908
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000909extern int ixgbe_ptp_hwtstamp_ioctl(struct ixgbe_adapter *adapter,
910 struct ifreq *ifr, int cmd);
911extern void ixgbe_ptp_start_cyclecounter(struct ixgbe_adapter *adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +0000912extern void ixgbe_ptp_reset(struct ixgbe_adapter *adapter);
Jacob E Keller681ae1a2012-05-01 05:24:41 +0000913extern void ixgbe_ptp_check_pps_event(struct ixgbe_adapter *adapter, u32 eicr);
Greg Roseda36b642012-12-11 08:26:43 +0000914#ifdef CONFIG_PCI_IOV
915void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter);
916#endif
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000917
Auke Kok9a799d72007-09-15 14:07:45 -0700918#endif /* _IXGBE_H_ */