blob: 052b354236dcf02e039d539254c3a5e66e00e0de [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/sh/drivers/pci/fixups-rts7751r2d.c
3 *
Paul Mundt37c8ac32009-04-20 21:27:15 +09004 * RTS7751R2D / LBOXRE2 PCI fixups
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright (C) 2003 Lineo uSolutions, Inc.
7 * Copyright (C) 2004 Paul Mundt
Paul Mundt37c8ac32009-04-20 21:27:15 +09008 * Copyright (C) 2007 Nobuhiro Iwamatsu
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
12 * for more details.
13 */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090014#include <linux/pci.h>
Paul Mundt37c8ac32009-04-20 21:27:15 +090015#include <mach/lboxre2.h>
16#include <mach/r2d.h>
Paul Mundt959f85f2006-09-27 16:43:28 +090017#include "pci-sh4.h"
Paul Mundt37c8ac32009-04-20 21:27:15 +090018#include <asm/machtypes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#define PCIMCR_MRSET_OFF 0xBFFFFFFF
21#define PCIMCR_RFSH_OFF 0xFFFFFFFB
22
Paul Mundt37c8ac32009-04-20 21:27:15 +090023static u8 rts7751r2d_irq_tab[] __initdata = {
24 IRQ_PCI_INTA,
25 IRQ_PCI_INTB,
26 IRQ_PCI_INTC,
27 IRQ_PCI_INTD,
28};
29
30static char lboxre2_irq_tab[] __initdata = {
31 IRQ_ETH0, IRQ_ETH1, IRQ_INTA, IRQ_INTD,
32};
33
34int __init pcibios_map_platform_irq(struct pci_dev *pdev, u8 slot, u8 pin)
35{
36 if (mach_is_lboxre2())
37 return lboxre2_irq_tab[slot];
38 else
39 return rts7751r2d_irq_tab[slot];
40}
41
Magnus Dammb8b47bf2009-03-11 15:41:51 +090042int pci_fixup_pcic(struct pci_channel *chan)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043{
44 unsigned long bcr1, mcr;
45
Magnus Damme036eaa2008-02-14 13:52:43 +090046 bcr1 = ctrl_inl(SH7751_BCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 bcr1 |= 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090048 pci_write_reg(chan, bcr1, SH4_PCIBCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50 /* Enable all interrupts, so we known what to fix */
Magnus Dammb8b47bf2009-03-11 15:41:51 +090051 pci_write_reg(chan, 0x0000c3ff, SH4_PCIINTM);
52 pci_write_reg(chan, 0x0000380f, SH4_PCIAINTM);
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Magnus Dammb8b47bf2009-03-11 15:41:51 +090054 pci_write_reg(chan, 0xfb900047, SH7751_PCICONF1);
55 pci_write_reg(chan, 0xab000001, SH7751_PCICONF4);
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Magnus Damme036eaa2008-02-14 13:52:43 +090057 mcr = ctrl_inl(SH7751_MCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 mcr = (mcr & PCIMCR_MRSET_OFF) & PCIMCR_RFSH_OFF;
Magnus Dammb8b47bf2009-03-11 15:41:51 +090059 pci_write_reg(chan, mcr, SH4_PCIMCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Magnus Dammb8b47bf2009-03-11 15:41:51 +090061 pci_write_reg(chan, 0x0c000000, SH7751_PCICONF5);
62 pci_write_reg(chan, 0xd0000000, SH7751_PCICONF6);
63 pci_write_reg(chan, 0x0c000000, SH4_PCILAR0);
64 pci_write_reg(chan, 0x00000000, SH4_PCILAR1);
Paul Mundt959f85f2006-09-27 16:43:28 +090065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 return 0;
67}