blob: 0692d75756df07a24531326c79653a862b9c1a81 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Dmitry Kravkov5de92402011-05-04 23:51:13 +00003 * Copyright (c) 2007-2011 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009#ifndef BNX2X_HSI_H
10#define BNX2X_HSI_H
11
12#include "bnx2x_fw_defs.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000015
Michael Chane2513062009-10-10 13:46:58 +000016struct license_key {
17 u32 reserved[6];
18
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000019 u32 max_iscsi_conn;
20#define BNX2X_MAX_ISCSI_TRGT_CONN_MASK 0xFFFF
21#define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
22#define BNX2X_MAX_ISCSI_INIT_CONN_MASK 0xFFFF0000
23#define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
Michael Chane2513062009-10-10 13:46:58 +000024
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000025 u32 reserved_a;
26
27 u32 max_fcoe_conn;
28#define BNX2X_MAX_FCOE_TRGT_CONN_MASK 0xFFFF
29#define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT 0
30#define BNX2X_MAX_FCOE_INIT_CONN_MASK 0xFFFF0000
31#define BNX2X_MAX_FCOE_INIT_CONN_SHIFT 16
32
33 u32 reserved_b[4];
Michael Chane2513062009-10-10 13:46:58 +000034};
35
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030036
37#define PORT_0 0
38#define PORT_1 1
39#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020040
41/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030042 * Shared HW configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#define PIN_CFG_NA 0x00000000
45#define PIN_CFG_GPIO0_P0 0x00000001
46#define PIN_CFG_GPIO1_P0 0x00000002
47#define PIN_CFG_GPIO2_P0 0x00000003
48#define PIN_CFG_GPIO3_P0 0x00000004
49#define PIN_CFG_GPIO0_P1 0x00000005
50#define PIN_CFG_GPIO1_P1 0x00000006
51#define PIN_CFG_GPIO2_P1 0x00000007
52#define PIN_CFG_GPIO3_P1 0x00000008
53#define PIN_CFG_EPIO0 0x00000009
54#define PIN_CFG_EPIO1 0x0000000a
55#define PIN_CFG_EPIO2 0x0000000b
56#define PIN_CFG_EPIO3 0x0000000c
57#define PIN_CFG_EPIO4 0x0000000d
58#define PIN_CFG_EPIO5 0x0000000e
59#define PIN_CFG_EPIO6 0x0000000f
60#define PIN_CFG_EPIO7 0x00000010
61#define PIN_CFG_EPIO8 0x00000011
62#define PIN_CFG_EPIO9 0x00000012
63#define PIN_CFG_EPIO10 0x00000013
64#define PIN_CFG_EPIO11 0x00000014
65#define PIN_CFG_EPIO12 0x00000015
66#define PIN_CFG_EPIO13 0x00000016
67#define PIN_CFG_EPIO14 0x00000017
68#define PIN_CFG_EPIO15 0x00000018
69#define PIN_CFG_EPIO16 0x00000019
70#define PIN_CFG_EPIO17 0x0000001a
71#define PIN_CFG_EPIO18 0x0000001b
72#define PIN_CFG_EPIO19 0x0000001c
73#define PIN_CFG_EPIO20 0x0000001d
74#define PIN_CFG_EPIO21 0x0000001e
75#define PIN_CFG_EPIO22 0x0000001f
76#define PIN_CFG_EPIO23 0x00000020
77#define PIN_CFG_EPIO24 0x00000021
78#define PIN_CFG_EPIO25 0x00000022
79#define PIN_CFG_EPIO26 0x00000023
80#define PIN_CFG_EPIO27 0x00000024
81#define PIN_CFG_EPIO28 0x00000025
82#define PIN_CFG_EPIO29 0x00000026
83#define PIN_CFG_EPIO30 0x00000027
84#define PIN_CFG_EPIO31 0x00000028
85
86/* EPIO definition */
87#define EPIO_CFG_NA 0x00000000
88#define EPIO_CFG_EPIO0 0x00000001
89#define EPIO_CFG_EPIO1 0x00000002
90#define EPIO_CFG_EPIO2 0x00000003
91#define EPIO_CFG_EPIO3 0x00000004
92#define EPIO_CFG_EPIO4 0x00000005
93#define EPIO_CFG_EPIO5 0x00000006
94#define EPIO_CFG_EPIO6 0x00000007
95#define EPIO_CFG_EPIO7 0x00000008
96#define EPIO_CFG_EPIO8 0x00000009
97#define EPIO_CFG_EPIO9 0x0000000a
98#define EPIO_CFG_EPIO10 0x0000000b
99#define EPIO_CFG_EPIO11 0x0000000c
100#define EPIO_CFG_EPIO12 0x0000000d
101#define EPIO_CFG_EPIO13 0x0000000e
102#define EPIO_CFG_EPIO14 0x0000000f
103#define EPIO_CFG_EPIO15 0x00000010
104#define EPIO_CFG_EPIO16 0x00000011
105#define EPIO_CFG_EPIO17 0x00000012
106#define EPIO_CFG_EPIO18 0x00000013
107#define EPIO_CFG_EPIO19 0x00000014
108#define EPIO_CFG_EPIO20 0x00000015
109#define EPIO_CFG_EPIO21 0x00000016
110#define EPIO_CFG_EPIO22 0x00000017
111#define EPIO_CFG_EPIO23 0x00000018
112#define EPIO_CFG_EPIO24 0x00000019
113#define EPIO_CFG_EPIO25 0x0000001a
114#define EPIO_CFG_EPIO26 0x0000001b
115#define EPIO_CFG_EPIO27 0x0000001c
116#define EPIO_CFG_EPIO28 0x0000001d
117#define EPIO_CFG_EPIO29 0x0000001e
118#define EPIO_CFG_EPIO30 0x0000001f
119#define EPIO_CFG_EPIO31 0x00000020
120
121
122struct shared_hw_cfg { /* NVRAM Offset */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200123 /* Up to 16 bytes of NULL-terminated string */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300124 u8 part_num[16]; /* 0x104 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300126 u32 config; /* 0x114 */
127 #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
128 #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
129 #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
130 #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
131 #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300133 #define SHARED_HW_CFG_PORT_SWAP 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200134
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300135 #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300137 #define SHARED_HW_CFG_PCIE_GEN3_DISABLED 0x00000000
138 #define SHARED_HW_CFG_PCIE_GEN3_ENABLED 0x00000010
139
140 #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
141 #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142 /* Whatever MFW found in NVM
143 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300144 #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
145 #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
146 #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
147 #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
149 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200151 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
152 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300153 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200154 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
155 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300156 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300158 #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
159 #define SHARED_HW_CFG_LED_MODE_SHIFT 16
160 #define SHARED_HW_CFG_LED_MAC1 0x00000000
161 #define SHARED_HW_CFG_LED_PHY1 0x00010000
162 #define SHARED_HW_CFG_LED_PHY2 0x00020000
163 #define SHARED_HW_CFG_LED_PHY3 0x00030000
164 #define SHARED_HW_CFG_LED_MAC2 0x00040000
165 #define SHARED_HW_CFG_LED_PHY4 0x00050000
166 #define SHARED_HW_CFG_LED_PHY5 0x00060000
167 #define SHARED_HW_CFG_LED_PHY6 0x00070000
168 #define SHARED_HW_CFG_LED_MAC3 0x00080000
169 #define SHARED_HW_CFG_LED_PHY7 0x00090000
170 #define SHARED_HW_CFG_LED_PHY9 0x000a0000
171 #define SHARED_HW_CFG_LED_PHY11 0x000b0000
172 #define SHARED_HW_CFG_LED_MAC4 0x000c0000
173 #define SHARED_HW_CFG_LED_PHY8 0x000d0000
174 #define SHARED_HW_CFG_LED_EXTPHY1 0x000e0000
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +0000175
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200176
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300177 #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
178 #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
179 #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
180 #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
181 #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
182 #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
183 #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
184 #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300186 #define SHARED_HW_CFG_SRIOV_MASK 0x40000000
187 #define SHARED_HW_CFG_SRIOV_DISABLED 0x00000000
188 #define SHARED_HW_CFG_SRIOV_ENABLED 0x40000000
189
190 #define SHARED_HW_CFG_ATC_MASK 0x80000000
191 #define SHARED_HW_CFG_ATC_DISABLED 0x00000000
192 #define SHARED_HW_CFG_ATC_ENABLED 0x80000000
193
194 u32 config2; /* 0x118 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200195 /* one time auto detect grace period (in sec) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300196 #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
197 #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200198
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300199 #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
200 #define SHARED_HW_CFG_PCIE_GEN2_DISABLED 0x00000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200201
202 /* The default value for the core clock is 250MHz and it is
203 achieved by setting the clock change to 4 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300204 #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
205 #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200206
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300207 #define SHARED_HW_CFG_SMBUS_TIMING_MASK 0x00001000
208 #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
209 #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200210
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300211 #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
212
213 #define SHARED_HW_CFG_WOL_CAPABLE_MASK 0x00004000
214 #define SHARED_HW_CFG_WOL_CAPABLE_DISABLED 0x00000000
215 #define SHARED_HW_CFG_WOL_CAPABLE_ENABLED 0x00004000
216
217 /* Output low when PERST is asserted */
218 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_MASK 0x00008000
219 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_DISABLED 0x00000000
220 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_ENABLED 0x00008000
221
222 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_MASK 0x00070000
223 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_SHIFT 16
224 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_HW 0x00000000
225 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_0DB 0x00010000
226 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_3_5DB 0x00020000
227 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_6_0DB 0x00030000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200228
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000229 /* The fan failure mechanism is usually related to the PHY type
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300230 since the power consumption of the board is determined by the PHY.
231 Currently, fan is required for most designs with SFX7101, BCM8727
232 and BCM8481. If a fan is not required for a board which uses one
233 of those PHYs, this field should be set to "Disabled". If a fan is
234 required for a different PHY type, this option should be set to
235 "Enabled". The fan failure indication is expected on SPIO5 */
236 #define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
237 #define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
238 #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
239 #define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
240 #define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000241
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300242 /* ASPM Power Management support */
243 #define SHARED_HW_CFG_ASPM_SUPPORT_MASK 0x00600000
244 #define SHARED_HW_CFG_ASPM_SUPPORT_SHIFT 21
245 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_ENABLED 0x00000000
246 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_DISABLED 0x00200000
247 #define SHARED_HW_CFG_ASPM_SUPPORT_L1_DISABLED 0x00400000
248 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_DISABLED 0x00600000
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000249
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300250 /* The value of PM_TL_IGNORE_REQS (bit0) in PCI register
251 tl_control_0 (register 0x2800) */
252 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_MASK 0x00800000
253 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_DISABLED 0x00000000
254 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_ENABLED 0x00800000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200255
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256 #define SHARED_HW_CFG_PORT_MODE_MASK 0x01000000
257 #define SHARED_HW_CFG_PORT_MODE_2 0x00000000
258 #define SHARED_HW_CFG_PORT_MODE_4 0x01000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200259
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 #define SHARED_HW_CFG_PATH_SWAP_MASK 0x02000000
261 #define SHARED_HW_CFG_PATH_SWAP_DISABLED 0x00000000
262 #define SHARED_HW_CFG_PATH_SWAP_ENABLED 0x02000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200263
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300264 /* Set the MDC/MDIO access for the first external phy */
265 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
266 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
267 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
268 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
269 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
270 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
271 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200272
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300273 /* Set the MDC/MDIO access for the second external phy */
274 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
275 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
276 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
277 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
278 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
279 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
280 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200281
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200282
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300283 u32 power_dissipated; /* 0x11c */
284 #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
285 #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
286 #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
287 #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
288 #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
289 #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000290
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300291 #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
292 #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000293
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300294 u32 ump_nc_si_config; /* 0x120 */
295 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
296 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
297 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
298 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
299 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
300 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300302 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
303 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
304
305 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
306 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
307 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
308 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
309
310 u32 board; /* 0x124 */
311 #define SHARED_HW_CFG_E3_I2C_MUX0_MASK 0x0000003F
312 #define SHARED_HW_CFG_E3_I2C_MUX0_SHIFT 0
313 #define SHARED_HW_CFG_E3_I2C_MUX1_MASK 0x00000FC0
314 #define SHARED_HW_CFG_E3_I2C_MUX1_SHIFT 6
315 /* Use the PIN_CFG_XXX defines on top */
316 #define SHARED_HW_CFG_BOARD_REV_MASK 0x00ff0000
317 #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
318
319 #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0f000000
320 #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
321
322 #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xf0000000
323 #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
324
325 u32 wc_lane_config; /* 0x128 */
326 #define SHARED_HW_CFG_LANE_SWAP_CFG_MASK 0x0000FFFF
327 #define SHARED_HW_CFG_LANE_SWAP_CFG_SHIFT 0
328 #define SHARED_HW_CFG_LANE_SWAP_CFG_32103210 0x00001b1b
329 #define SHARED_HW_CFG_LANE_SWAP_CFG_32100123 0x00001be4
330 #define SHARED_HW_CFG_LANE_SWAP_CFG_01233210 0x0000e41b
331 #define SHARED_HW_CFG_LANE_SWAP_CFG_01230123 0x0000e4e4
332 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000FF
333 #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
334 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000FF00
335 #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
336
337 /* TX lane Polarity swap */
338 #define SHARED_HW_CFG_TX_LANE0_POL_FLIP_ENABLED 0x00010000
339 #define SHARED_HW_CFG_TX_LANE1_POL_FLIP_ENABLED 0x00020000
340 #define SHARED_HW_CFG_TX_LANE2_POL_FLIP_ENABLED 0x00040000
341 #define SHARED_HW_CFG_TX_LANE3_POL_FLIP_ENABLED 0x00080000
342 /* TX lane Polarity swap */
343 #define SHARED_HW_CFG_RX_LANE0_POL_FLIP_ENABLED 0x00100000
344 #define SHARED_HW_CFG_RX_LANE1_POL_FLIP_ENABLED 0x00200000
345 #define SHARED_HW_CFG_RX_LANE2_POL_FLIP_ENABLED 0x00400000
346 #define SHARED_HW_CFG_RX_LANE3_POL_FLIP_ENABLED 0x00800000
347
348 /* Selects the port layout of the board */
349 #define SHARED_HW_CFG_E3_PORT_LAYOUT_MASK 0x0F000000
350 #define SHARED_HW_CFG_E3_PORT_LAYOUT_SHIFT 24
351 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01 0x00000000
352 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_10 0x01000000
353 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_0123 0x02000000
354 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_1032 0x03000000
355 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_2301 0x04000000
356 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_3210 0x05000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200357};
358
Eliezer Tamirf1410642008-02-28 11:51:50 -0800359
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200360/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300361 * Port HW configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200362 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300363struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200365 u32 pci_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300366 #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
367 #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200368
369 u32 pci_sub_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300370 #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
371 #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372
373 u32 power_dissipated;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300374 #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
375 #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
376 #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
377 #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
378 #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
379 #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
380 #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
381 #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200382
383 u32 power_consumed;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300384 #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
385 #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
386 #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
387 #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
388 #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
389 #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
390 #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
391 #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200392
393 u32 mac_upper;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300394 #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
395 #define PORT_HW_CFG_UPPERMAC_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200396 u32 mac_lower;
397
398 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
399 u32 iscsi_mac_lower;
400
401 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
402 u32 rdma_mac_lower;
403
404 u32 serdes_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300405 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000ffff
406 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200407
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300408 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xffff0000
409 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200410
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200411
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300412 /* Default values: 2P-64, 4P-32 */
413 u32 pf_config; /* 0x158 */
414 #define PORT_HW_CFG_PF_NUM_VF_MASK 0x0000007F
415 #define PORT_HW_CFG_PF_NUM_VF_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200416
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300417 /* Default values: 17 */
418 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_MASK 0x00007F00
419 #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_SHIFT 8
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000420
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300421 #define PORT_HW_CFG_ENABLE_FLR_MASK 0x00010000
422 #define PORT_HW_CFG_FLR_ENABLED 0x00010000
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000423
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300424 u32 vf_config; /* 0x15C */
425 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_MASK 0x0000007F
426 #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_SHIFT 0
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000427
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300428 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_MASK 0xFFFF0000
429 #define PORT_HW_CFG_VF_PCI_DEVICE_ID_SHIFT 16
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000430
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300431 u32 mf_pci_id; /* 0x160 */
432 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_MASK 0x0000FFFF
433 #define PORT_HW_CFG_MF_PCI_DEVICE_ID_SHIFT 0
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000434
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300435 /* Controls the TX laser of the SFP+ module */
436 u32 sfp_ctrl; /* 0x164 */
437 #define PORT_HW_CFG_TX_LASER_MASK 0x000000FF
438 #define PORT_HW_CFG_TX_LASER_SHIFT 0
439 #define PORT_HW_CFG_TX_LASER_MDIO 0x00000000
440 #define PORT_HW_CFG_TX_LASER_GPIO0 0x00000001
441 #define PORT_HW_CFG_TX_LASER_GPIO1 0x00000002
442 #define PORT_HW_CFG_TX_LASER_GPIO2 0x00000003
443 #define PORT_HW_CFG_TX_LASER_GPIO3 0x00000004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200444
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300445 /* Controls the fault module LED of the SFP+ */
446 #define PORT_HW_CFG_FAULT_MODULE_LED_MASK 0x0000FF00
447 #define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT 8
448 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0 0x00000000
449 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1 0x00000100
450 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2 0x00000200
451 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3 0x00000300
452 #define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED 0x00000400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300454 /* The output pin TX_DIS that controls the TX laser of the SFP+
455 module. Use the PIN_CFG_XXX defines on top */
456 u32 e3_sfp_ctrl; /* 0x168 */
457 #define PORT_HW_CFG_E3_TX_LASER_MASK 0x000000FF
458 #define PORT_HW_CFG_E3_TX_LASER_SHIFT 0
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000459
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300460 /* The output pin for SFPP_TYPE which turns on the Fault module LED */
461 #define PORT_HW_CFG_E3_FAULT_MDL_LED_MASK 0x0000FF00
462 #define PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT 8
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000463
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300464 /* The input pin MOD_ABS that indicates whether SFP+ module is
465 present or not. Use the PIN_CFG_XXX defines on top */
466 #define PORT_HW_CFG_E3_MOD_ABS_MASK 0x00FF0000
467 #define PORT_HW_CFG_E3_MOD_ABS_SHIFT 16
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000468
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300469 /* The output pin PWRDIS_SFP_X which disable the power of the SFP+
470 module. Use the PIN_CFG_XXX defines on top */
471 #define PORT_HW_CFG_E3_PWR_DIS_MASK 0xFF000000
472 #define PORT_HW_CFG_E3_PWR_DIS_SHIFT 24
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000473
474 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300475 * The input pin which signals module transmit fault. Use the
476 * PIN_CFG_XXX defines on top
Yaniv Rosnera8db5b42011-01-31 04:22:28 +0000477 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300478 u32 e3_cmn_pin_cfg; /* 0x16C */
479 #define PORT_HW_CFG_E3_TX_FAULT_MASK 0x000000FF
480 #define PORT_HW_CFG_E3_TX_FAULT_SHIFT 0
481
482 /* The output pin which reset the PHY. Use the PIN_CFG_XXX defines on
483 top */
484 #define PORT_HW_CFG_E3_PHY_RESET_MASK 0x0000FF00
485 #define PORT_HW_CFG_E3_PHY_RESET_SHIFT 8
486
487 /*
488 * The output pin which powers down the PHY. Use the PIN_CFG_XXX
489 * defines on top
490 */
491 #define PORT_HW_CFG_E3_PWR_DOWN_MASK 0x00FF0000
492 #define PORT_HW_CFG_E3_PWR_DOWN_SHIFT 16
493
494 /* The output pin values BSC_SEL which selects the I2C for this port
495 in the I2C Mux */
496 #define PORT_HW_CFG_E3_I2C_MUX0_MASK 0x01000000
497 #define PORT_HW_CFG_E3_I2C_MUX1_MASK 0x02000000
498
499
500 /*
501 * The input pin I_FAULT which indicate over-current has occurred.
502 * Use the PIN_CFG_XXX defines on top
503 */
504 u32 e3_cmn_pin_cfg1; /* 0x170 */
505 #define PORT_HW_CFG_E3_OVER_CURRENT_MASK 0x000000FF
506 #define PORT_HW_CFG_E3_OVER_CURRENT_SHIFT 0
507 u32 reserved0[7]; /* 0x174 */
508
509 u32 aeu_int_mask; /* 0x190 */
510
511 u32 media_type; /* 0x194 */
512 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK 0x000000FF
513 #define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT 0
514
515 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK 0x0000FF00
516 #define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT 8
517
518 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK 0x00FF0000
519 #define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT 16
520
521 /* 4 times 16 bits for all 4 lanes. In case external PHY is present
522 (not direct mode), those values will not take effect on the 4 XGXS
523 lanes. For some external PHYs (such as 8706 and 8726) the values
524 will be used to configure the external PHY in those cases, not
525 all 4 values are needed. */
526 u16 xgxs_config_rx[4]; /* 0x198 */
527 u16 xgxs_config_tx[4]; /* 0x1A0 */
528
529 /* For storing FCOE mac on shared memory */
530 u32 fcoe_fip_mac_upper;
531 #define PORT_HW_CFG_FCOE_UPPERMAC_MASK 0x0000ffff
532 #define PORT_HW_CFG_FCOE_UPPERMAC_SHIFT 0
533 u32 fcoe_fip_mac_lower;
534
535 u32 fcoe_wwn_port_name_upper;
536 u32 fcoe_wwn_port_name_lower;
537
538 u32 fcoe_wwn_node_name_upper;
539 u32 fcoe_wwn_node_name_lower;
540
Yaniv Rosner0520e632011-07-05 01:06:59 +0000541 u32 Reserved1[49]; /* 0x1C0 */
542
543 /* Enable RJ45 magjack pair swapping on 10GBase-T PHY (0=default),
544 84833 only */
545 u32 xgbt_phy_cfg; /* 0x284 */
546 #define PORT_HW_CFG_RJ45_PAIR_SWAP_MASK 0x000000FF
547 #define PORT_HW_CFG_RJ45_PAIR_SWAP_SHIFT 0
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300548
549 u32 default_cfg; /* 0x288 */
550 #define PORT_HW_CFG_GPIO0_CONFIG_MASK 0x00000003
551 #define PORT_HW_CFG_GPIO0_CONFIG_SHIFT 0
552 #define PORT_HW_CFG_GPIO0_CONFIG_NA 0x00000000
553 #define PORT_HW_CFG_GPIO0_CONFIG_LOW 0x00000001
554 #define PORT_HW_CFG_GPIO0_CONFIG_HIGH 0x00000002
555 #define PORT_HW_CFG_GPIO0_CONFIG_INPUT 0x00000003
556
557 #define PORT_HW_CFG_GPIO1_CONFIG_MASK 0x0000000C
558 #define PORT_HW_CFG_GPIO1_CONFIG_SHIFT 2
559 #define PORT_HW_CFG_GPIO1_CONFIG_NA 0x00000000
560 #define PORT_HW_CFG_GPIO1_CONFIG_LOW 0x00000004
561 #define PORT_HW_CFG_GPIO1_CONFIG_HIGH 0x00000008
562 #define PORT_HW_CFG_GPIO1_CONFIG_INPUT 0x0000000c
563
564 #define PORT_HW_CFG_GPIO2_CONFIG_MASK 0x00000030
565 #define PORT_HW_CFG_GPIO2_CONFIG_SHIFT 4
566 #define PORT_HW_CFG_GPIO2_CONFIG_NA 0x00000000
567 #define PORT_HW_CFG_GPIO2_CONFIG_LOW 0x00000010
568 #define PORT_HW_CFG_GPIO2_CONFIG_HIGH 0x00000020
569 #define PORT_HW_CFG_GPIO2_CONFIG_INPUT 0x00000030
570
571 #define PORT_HW_CFG_GPIO3_CONFIG_MASK 0x000000C0
572 #define PORT_HW_CFG_GPIO3_CONFIG_SHIFT 6
573 #define PORT_HW_CFG_GPIO3_CONFIG_NA 0x00000000
574 #define PORT_HW_CFG_GPIO3_CONFIG_LOW 0x00000040
575 #define PORT_HW_CFG_GPIO3_CONFIG_HIGH 0x00000080
576 #define PORT_HW_CFG_GPIO3_CONFIG_INPUT 0x000000c0
577
578 /* When KR link is required to be set to force which is not
579 KR-compliant, this parameter determine what is the trigger for it.
580 When GPIO is selected, low input will force the speed. Currently
581 default speed is 1G. In the future, it may be widen to select the
582 forced speed in with another parameter. Note when force-1G is
583 enabled, it override option 56: Link Speed option. */
584 #define PORT_HW_CFG_FORCE_KR_ENABLER_MASK 0x00000F00
585 #define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT 8
586 #define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED 0x00000000
587 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0 0x00000100
588 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0 0x00000200
589 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0 0x00000300
590 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0 0x00000400
591 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1 0x00000500
592 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1 0x00000600
593 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1 0x00000700
594 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1 0x00000800
595 #define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED 0x00000900
596 /* Enable to determine with which GPIO to reset the external phy */
597 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK 0x000F0000
598 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT 16
599 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE 0x00000000
600 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0 0x00010000
601 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0 0x00020000
602 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0 0x00030000
603 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0 0x00040000
604 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1 0x00050000
605 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1 0x00060000
606 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1 0x00070000
607 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1 0x00080000
608
Yaniv Rosner121839b2010-11-01 05:32:38 +0000609 /* Enable BAM on KR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300610 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK 0x00100000
611 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT 20
612 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED 0x00000000
613 #define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED 0x00100000
Yaniv Rosner121839b2010-11-01 05:32:38 +0000614
Yaniv Rosner1bef68e2011-01-31 04:22:46 +0000615 /* Enable Common Mode Sense */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300616 #define PORT_HW_CFG_ENABLE_CMS_MASK 0x00200000
617 #define PORT_HW_CFG_ENABLE_CMS_SHIFT 21
618 #define PORT_HW_CFG_ENABLE_CMS_DISABLED 0x00000000
619 #define PORT_HW_CFG_ENABLE_CMS_ENABLED 0x00200000
620
621 /* Enable RJ45 magjack pair swapping on 10GBase-T PHY, 84833 only */
622 #define PORT_HW_CFG_RJ45_PR_SWP_MASK 0x00400000
623 #define PORT_HW_CFG_RJ45_PR_SWP_SHIFT 22
624 #define PORT_HW_CFG_RJ45_PR_SWP_DISABLED 0x00000000
625 #define PORT_HW_CFG_RJ45_PR_SWP_ENABLED 0x00400000
626
627 /* Determine the Serdes electrical interface */
628 #define PORT_HW_CFG_NET_SERDES_IF_MASK 0x0F000000
629 #define PORT_HW_CFG_NET_SERDES_IF_SHIFT 24
630 #define PORT_HW_CFG_NET_SERDES_IF_SGMII 0x00000000
631 #define PORT_HW_CFG_NET_SERDES_IF_XFI 0x01000000
632 #define PORT_HW_CFG_NET_SERDES_IF_SFI 0x02000000
633 #define PORT_HW_CFG_NET_SERDES_IF_KR 0x03000000
634 #define PORT_HW_CFG_NET_SERDES_IF_DXGXS 0x04000000
635 #define PORT_HW_CFG_NET_SERDES_IF_KR2 0x05000000
636
Yaniv Rosner1bef68e2011-01-31 04:22:46 +0000637
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000638 u32 speed_capability_mask2; /* 0x28C */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300639 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
640 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
641 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
642 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
643 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
644 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
645 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
646 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
647 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
648 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_20G 0x00000080
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300650 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
651 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
652 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
653 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
654 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
655 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
656 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
657 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
658 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
659 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_20G 0x00800000
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000660
661
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300662 /* In the case where two media types (e.g. copper and fiber) are
663 present and electrically active at the same time, PHY Selection
664 will determine which of the two PHYs will be designated as the
665 Active PHY and used for a connection to the network. */
666 u32 multi_phy_config; /* 0x290 */
667 #define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
668 #define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
669 #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
670 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
671 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
672 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
673 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000674
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300675 /* When enabled, all second phy nvram parameters will be swapped
676 with the first phy parameters */
677 #define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
678 #define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
679 #define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
680 #define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000681
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300682
683 /* Address of the second external phy */
684 u32 external_phy_config2; /* 0x294 */
685 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
686 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
687
688 /* The second XGXS external PHY type */
689 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
690 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
691 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
692 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
693 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
694 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
695 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
696 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
697 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
698 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
699 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
700 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
701 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
702 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
703 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
704 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +0000705 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54618SE 0x00000e00
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300706 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722 0x00000f00
707 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
708 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
709
710
711 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
712 8706, 8726 and 8727) not all 4 values are needed. */
713 u16 xgxs_config2_rx[4]; /* 0x296 */
714 u16 xgxs_config2_tx[4]; /* 0x2A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200715
716 u32 lane_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300717 #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
718 #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
719 /* AN and forced */
720 #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
721 /* forced only */
722 #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
723 /* forced only */
724 #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
725 /* forced only */
726 #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
727 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
728 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
729 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
730 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
731 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
732 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000733
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300734 /* Indicate whether to swap the external phy polarity */
735 #define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK 0x00010000
736 #define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED 0x00000000
737 #define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED 0x00010000
738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739
740 u32 external_phy_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300741 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
742 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200743
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300744 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
745 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
746 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
747 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
748 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
749 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
750 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
751 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
752 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
753 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
754 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
755 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
756 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
757 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
758 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54640 0x00000c00
759 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833 0x00000d00
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +0000760 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE 0x00000e00
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300761 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722 0x00000f00
762 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT_WC 0x0000fc00
763 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
764 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200765
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300766 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
767 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
770 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
771 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
772 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
773 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD 0x02000000
774 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200775
776 u32 speed_capability_mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300777 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
778 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
779 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
780 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
781 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
782 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
783 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
784 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
785 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
786 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_20G 0x00000080
787 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200788
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300789 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
790 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
791 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
792 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
793 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
794 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
795 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
796 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
797 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
798 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_20G 0x00800000
799 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200800
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300801 /* A place to hold the original MAC address as a backup */
802 u32 backup_mac_upper; /* 0x2B4 */
803 u32 backup_mac_lower; /* 0x2B8 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200804
805};
806
Eliezer Tamirf1410642008-02-28 11:51:50 -0800807
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200808/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 * Shared Feature configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300811struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800812
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300813 u32 config; /* 0x450 */
814 #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000815
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300816 /* Use NVRAM values instead of HW default values */
817 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_MASK \
818 0x00000002
819 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED \
820 0x00000000
821 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED \
822 0x00000002
Eilon Greenstein589abe32009-02-12 08:36:55 +0000823
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300824 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_MASK 0x00000008
825 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_SPIO 0x00000000
826 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_NVRAM 0x00000008
827
828 #define SHARED_FEAT_CFG_NCSI_ID_MASK 0x00000030
829 #define SHARED_FEAT_CFG_NCSI_ID_SHIFT 4
830
831 /* Override the OTP back to single function mode. When using GPIO,
832 high means only SF, 0 is according to CLP configuration */
833 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK 0x00000700
834 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT 8
835 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED 0x00000000
836 #define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF 0x00000100
837 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4 0x00000200
838 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT 0x00000300
839
840 /* The interval in seconds between sending LLDP packets. Set to zero
841 to disable the feature */
842 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_MASK 0x00ff0000
843 #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_SHIFT 16
844
845 /* The assigned device type ID for LLDP usage */
846 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_MASK 0xff000000
847 #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_SHIFT 24
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848
849};
850
851
852/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300853 * Port Feature configuration *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200854 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300855struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800856
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200857 u32 config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300858 #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
859 #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
860 #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
861 #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
862 #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
863 #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
864 #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
865 #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
866 #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
867 #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
868 #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
869 #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
870 #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
871 #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
872 #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
873 #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
874 #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
875 #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
876 #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
877 #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
878 #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
879 #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
880 #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
881 #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
882 #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
883 #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
884 #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
885 #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
886 #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
887 #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
888 #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
889 #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
890 #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
891 #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
892 #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
893 #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300895 #define PORT_FEAT_CFG_DCBX_MASK 0x00000100
896 #define PORT_FEAT_CFG_DCBX_DISABLED 0x00000000
897 #define PORT_FEAT_CFG_DCBX_ENABLED 0x00000100
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300899 #define PORT_FEAT_CFG_AUTOGREEN_MASK 0x00000200
900 #define PORT_FEAT_CFG_AUTOGREEN_SHIFT 9
901 #define PORT_FEAT_CFG_AUTOGREEN_DISABLED 0x00000000
902 #define PORT_FEAT_CFG_AUTOGREEN_ENABLED 0x00000200
903
904 #define PORT_FEATURE_EN_SIZE_MASK 0x0f000000
905 #define PORT_FEATURE_EN_SIZE_SHIFT 24
906 #define PORT_FEATURE_WOL_ENABLED 0x01000000
907 #define PORT_FEATURE_MBA_ENABLED 0x02000000
908 #define PORT_FEATURE_MFW_ENABLED 0x04000000
909
910 /* Advertise expansion ROM even if MBA is disabled */
911 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_MASK 0x08000000
912 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_DISABLED 0x00000000
913 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_ENABLED 0x08000000
914
915 /* Check the optic vendor via i2c against a list of approved modules
916 in a separate nvram image */
917 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xe0000000
918 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
919 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT \
920 0x00000000
921 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER \
922 0x20000000
923 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
924 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
Eilon Greenstein589abe32009-02-12 08:36:55 +0000925
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200926 u32 wol_config;
927 /* Default is used when driver sets to "auto" mode */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300928 #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
929 #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
930 #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
931 #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
932 #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
933 #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
934 #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
935 #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
936 #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200937
938 u32 mba_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300939 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000007
940 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
941 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
942 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
943 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
944 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
945 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT 0x00000004
946 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200947
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300948 #define PORT_FEATURE_MBA_BOOT_RETRY_MASK 0x00000038
949 #define PORT_FEATURE_MBA_BOOT_RETRY_SHIFT 3
950
951 #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
952 #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
953 #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
954 #define PORT_FEATURE_MBA_HOTKEY_MASK 0x00000800
955 #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
956 #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
957 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
958 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
959 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
960 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
961 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
962 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
963 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
964 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
965 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
966 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
967 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
968 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
969 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
970 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
971 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
972 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
973 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
974 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
975 #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
976 #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
977 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
978 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
979 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
980 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
981 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
982 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
983 #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
984 #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
985 #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
986 #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
987 #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
988 #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
989 #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
990 #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
991 #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
992 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
993 #define PORT_FEATURE_MBA_LINK_SPEED_20GBPS 0x20000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200994 u32 bmc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300995 #define PORT_FEATURE_BMC_LINK_OVERRIDE_MASK 0x00000001
996 #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
997 #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200998
999 u32 mba_vlan_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001000 #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
1001 #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
1002 #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001003
1004 u32 resource_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001005 #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
1006 #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
1007 #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
1008 #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
1009 #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001010
1011 u32 smbus_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001012 #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
1013 #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001014
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001015 u32 vf_config;
1016 #define PORT_FEAT_CFG_VF_BAR2_SIZE_MASK 0x0000000f
1017 #define PORT_FEAT_CFG_VF_BAR2_SIZE_SHIFT 0
1018 #define PORT_FEAT_CFG_VF_BAR2_SIZE_DISABLED 0x00000000
1019 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4K 0x00000001
1020 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8K 0x00000002
1021 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16K 0x00000003
1022 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32K 0x00000004
1023 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64K 0x00000005
1024 #define PORT_FEAT_CFG_VF_BAR2_SIZE_128K 0x00000006
1025 #define PORT_FEAT_CFG_VF_BAR2_SIZE_256K 0x00000007
1026 #define PORT_FEAT_CFG_VF_BAR2_SIZE_512K 0x00000008
1027 #define PORT_FEAT_CFG_VF_BAR2_SIZE_1M 0x00000009
1028 #define PORT_FEAT_CFG_VF_BAR2_SIZE_2M 0x0000000a
1029 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4M 0x0000000b
1030 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8M 0x0000000c
1031 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16M 0x0000000d
1032 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32M 0x0000000e
1033 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64M 0x0000000f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001034
1035 u32 link_config; /* Used as HW defaults for the driver */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001036 #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
1037 #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
1038 /* (forced) low speed switch (< 10G) */
1039 #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
1040 /* (forced) high speed switch (>= 10G) */
1041 #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
1042 #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
1043 #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001045 #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
1046 #define PORT_FEATURE_LINK_SPEED_SHIFT 16
1047 #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
1048 #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
1049 #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
1050 #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
1051 #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
1052 #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
1053 #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
1054 #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
1055 #define PORT_FEATURE_LINK_SPEED_20G 0x00080000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001057 #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
1058 #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
1059 #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
1060 #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
1061 #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
1062 #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
1063 #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064
1065 /* The default for MCP link configuration,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001066 uses the same defines as link_config */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001067 u32 mfw_wol_link_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001068
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001069 /* The default for the driver of the second external phy,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001070 uses the same defines as link_config */
1071 u32 link_config2; /* 0x47C */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001072
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001073 /* The default for MCP of the second external phy,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001074 uses the same defines as link_config */
1075 u32 mfw_wol_link_cfg2; /* 0x480 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001076
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001077 u32 Reserved2[17]; /* 0x484 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001078
1079};
1080
1081
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001082/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001083 * Device Information *
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001084 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001085struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001086
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001087 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001088
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001089 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001090
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001091 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001092
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001093 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001095 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001096
1097};
1098
1099
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001100#if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
1101 #error "Missing either LITTLE_ENDIAN or BIG_ENDIAN definition."
1102#endif
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001103
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001104#define FUNC_0 0
1105#define FUNC_1 1
1106#define FUNC_2 2
1107#define FUNC_3 3
1108#define FUNC_4 4
1109#define FUNC_5 5
1110#define FUNC_6 6
1111#define FUNC_7 7
1112#define E1_FUNC_MAX 2
1113#define E1H_FUNC_MAX 8
1114#define E2_FUNC_MAX 4 /* per path */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001115
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001116#define VN_0 0
1117#define VN_1 1
1118#define VN_2 2
1119#define VN_3 3
1120#define E1VN_MAX 1
1121#define E1HVN_MAX 4
1122
1123#define E2_VF_MAX 64 /* HC_REG_VF_CONFIGURATION_SIZE */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001124/* This value (in milliseconds) determines the frequency of the driver
1125 * issuing the PULSE message code. The firmware monitors this periodic
1126 * pulse to determine when to switch to an OS-absent mode. */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001127#define DRV_PULSE_PERIOD_MS 250
Eliezer Tamirf1410642008-02-28 11:51:50 -08001128
1129/* This value (in milliseconds) determines how long the driver should
1130 * wait for an acknowledgement from the firmware before timing out. Once
1131 * the firmware has timed out, the driver will assume there is no firmware
1132 * running and there won't be any firmware-driver synchronization during a
1133 * driver reset. */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001134#define FW_ACK_TIME_OUT_MS 5000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001136#define FW_ACK_POLL_TIME_MS 1
Eliezer Tamirf1410642008-02-28 11:51:50 -08001137
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001138#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001139
1140/* LED Blink rate that will achieve ~15.9Hz */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001141#define LED_BLINK_RATE_VAL 480
Eliezer Tamirf1410642008-02-28 11:51:50 -08001142
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001143/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001144 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001145 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001146struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001147
Eliezer Tamirf1410642008-02-28 11:51:50 -08001148 u32 link_status;
1149 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001151 #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
1152 #define LINK_STATUS_LINK_UP 0x00000001
1153 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
1154 #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
1155 #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
1156 #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
1157 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
1158 #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
1159 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
1160 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
1161 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
1162 #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
1163 #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
1164 #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
1165 #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
1166 #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
1167 #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
1168 #define LINK_STATUS_SPEED_AND_DUPLEX_20GTFD (11<<1)
1169 #define LINK_STATUS_SPEED_AND_DUPLEX_20GXFD (11<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001170
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001171 #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
1172 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001173
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001174 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
1175 #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
1176 #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001177
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001178 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
1179 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
1180 #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
1181 #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
1182 #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
1183 #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
1184 #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001186 #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
1187 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001188
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001189 #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
1190 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001191
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001192 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
1193 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
1194 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
1195 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
1196 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001197
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001198 #define LINK_STATUS_SERDES_LINK 0x00100000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001199
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001200 #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
1201 #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
1202 #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
1203 #define LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE 0x10000000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001204
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00001205 #define LINK_STATUS_PFC_ENABLED 0x20000000
1206
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001207 u32 port_stx;
1208
Eilon Greensteinde832a52009-02-12 08:36:33 +00001209 u32 stat_nig_timer;
1210
Eilon Greensteina35da8d2009-02-12 08:37:02 +00001211 /* MCP firmware does not use this field */
1212 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001213
1214};
1215
1216
1217struct drv_func_mb {
1218
1219 u32 drv_mb_header;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001220 #define DRV_MSG_CODE_MASK 0xffff0000
1221 #define DRV_MSG_CODE_LOAD_REQ 0x10000000
1222 #define DRV_MSG_CODE_LOAD_DONE 0x11000000
1223 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
1224 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
1225 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
1226 #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
1227 #define DRV_MSG_CODE_DCC_OK 0x30000000
1228 #define DRV_MSG_CODE_DCC_FAILURE 0x31000000
1229 #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
1230 #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
1231 #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
1232 #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
1233 #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
1234 #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
1235 #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +00001236 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001237 * The optic module verification command requires bootcode
1238 * v5.0.6 or later, te specific optic module verification command
1239 * requires bootcode v5.2.12 or later
Eilon Greenstein4d295db2009-07-21 05:47:47 +00001240 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001241 #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
1242 #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
1243 #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
1244 #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
Yaniv Rosner85242ee2011-07-05 01:06:53 +00001245 #define REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED 0x00070014
Eliezer Tamirf1410642008-02-28 11:51:50 -08001246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001247 #define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG 0xb0000000
1248 #define DRV_MSG_CODE_DCBX_PMF_DRV_OK 0xb2000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001249
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001250 #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
1251
1252 #define DRV_MSG_CODE_SET_MF_BW 0xe0000000
1253 #define REQ_BC_VER_4_SET_MF_BW 0x00060202
1254 #define DRV_MSG_CODE_SET_MF_BW_ACK 0xe1000000
1255
1256 #define DRV_MSG_CODE_LINK_STATUS_CHANGED 0x01000000
1257
1258 #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
1259 #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
1260 #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1261 #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1262
1263 #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
Eliezer Tamirf1410642008-02-28 11:51:50 -08001264
1265 u32 drv_mb_param;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001266 #define DRV_MSG_CODE_SET_MF_BW_MIN_MASK 0x00ff0000
1267 #define DRV_MSG_CODE_SET_MF_BW_MAX_MASK 0xff000000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001268
1269 u32 fw_mb_header;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001270 #define FW_MSG_CODE_MASK 0xffff0000
1271 #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
1272 #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
1273 #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
1274 /* Load common chip is supported from bc 6.0.0 */
1275 #define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP 0x00060000
1276 #define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP 0x10130000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001277
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001278 #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
1279 #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
1280 #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
1281 #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
1282 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
1283 #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
1284 #define FW_MSG_CODE_DCC_DONE 0x30100000
1285 #define FW_MSG_CODE_LLDP_DONE 0x40100000
1286 #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
1287 #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
1288 #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
1289 #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
1290 #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
1291 #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
1292 #define FW_MSG_CODE_NO_KEY 0x80f00000
1293 #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
1294 #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
1295 #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
1296 #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
1297 #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
1298 #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
1299 #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
1300 #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
1301 #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
1302 #define FW_MSG_CODE_VF_DISABLED_DONE 0xb0000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001303
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001304 #define FW_MSG_CODE_SET_MF_BW_SENT 0xe0000000
1305 #define FW_MSG_CODE_SET_MF_BW_DONE 0xe1000000
1306
1307 #define FW_MSG_CODE_LINK_CHANGED_ACK 0x01100000
1308
1309 #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
1310 #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
1311 #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
1312 #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
1313
1314 #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
Eliezer Tamirf1410642008-02-28 11:51:50 -08001315
1316 u32 fw_mb_param;
1317
1318 u32 drv_pulse_mb;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001319 #define DRV_PULSE_SEQ_MASK 0x00007fff
1320 #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
1321 /*
1322 * The system time is in the format of
1323 * (year-2001)*12*32 + month*32 + day.
1324 */
1325 #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
1326 /*
1327 * Indicate to the firmware not to go into the
Eliezer Tamirf1410642008-02-28 11:51:50 -08001328 * OS-absent when it is not getting driver pulse.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001329 * This is used for debugging as well for PXE(MBA).
1330 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001331
1332 u32 mcp_pulse_mb;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001333 #define MCP_PULSE_SEQ_MASK 0x00007fff
1334 #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001335 /* Indicates to the driver not to assert due to lack
1336 * of MCP response */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001337 #define MCP_EVENT_MASK 0xffff0000
1338 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
Eliezer Tamirf1410642008-02-28 11:51:50 -08001339
1340 u32 iscsi_boot_signature;
1341 u32 iscsi_boot_block_offset;
1342
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001343 u32 drv_status;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001344 #define DRV_STATUS_PMF 0x00000001
1345 #define DRV_STATUS_VF_DISABLED 0x00000002
1346 #define DRV_STATUS_SET_MF_BW 0x00000004
1347 #define DRV_STATUS_LINK_EVENT 0x00000008
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001348
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001349 #define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
1350 #define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
1351 #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
1352 #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
1353 #define DRV_STATUS_DCC_RESERVED1 0x00000800
1354 #define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
1355 #define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
1356
1357 #define DRV_STATUS_DCBX_EVENT_MASK 0x000f0000
1358 #define DRV_STATUS_DCBX_NEGOTIATION_RESULTS 0x00010000
Eilon Greenstein2691d512009-08-12 08:22:08 +00001359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001360 u32 virt_mac_upper;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001361 #define VIRT_MAC_SIGN_MASK 0xffff0000
1362 #define VIRT_MAC_SIGNATURE 0x564d0000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001363 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001364
1365};
1366
1367
1368/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001369 * Management firmware state *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001370 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -08001371/* Allocate 440 bytes for management firmware */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001372#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001373
1374struct mgmtfw_state {
1375 u32 opaque[MGMTFW_STATE_WORD_SIZE];
1376};
1377
1378
1379/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001380 * Multi-Function configuration *
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001381 ****************************************************************************/
1382struct shared_mf_cfg {
1383
1384 u32 clp_mb;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001385 #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001386 /* set by CLP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001387 #define SHARED_MF_CLP_EXIT 0x00000001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001388 /* set by MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001389 #define SHARED_MF_CLP_EXIT_DONE 0x00010000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001390
1391};
1392
1393struct port_mf_cfg {
1394
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001395 u32 dynamic_cfg; /* device control channel */
1396 #define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1397 #define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
1398 #define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001399
1400 u32 reserved[3];
1401
1402};
1403
1404struct func_mf_cfg {
1405
1406 u32 config;
1407 /* E/R/I/D */
1408 /* function 0 of each port cannot be hidden */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001409 #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001410
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001411 #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000006
1412 #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000000
1413 #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
1414 #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1415 #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
1416 #define FUNC_MF_CFG_PROTOCOL_DEFAULT \
1417 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001418
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001419 #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
1420 #define FUNC_MF_CFG_FUNC_DELETED 0x00000010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001421
1422 /* PRI */
1423 /* 0 - low priority, 3 - high priority */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001424 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
1425 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
1426 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001427
1428 /* MINBW, MAXBW */
1429 /* value range - 0..100, increments in 100Mbps */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001430 #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
1431 #define FUNC_MF_CFG_MIN_BW_SHIFT 16
1432 #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
1433 #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
1434 #define FUNC_MF_CFG_MAX_BW_SHIFT 24
1435 #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001436
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001437 u32 mac_upper; /* MAC */
1438 #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
1439 #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
1440 #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001441 u32 mac_lower;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001442 #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001443
1444 u32 e1hov_tag; /* VNI */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001445 #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
1446 #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
1447 #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001448
1449 u32 reserved[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001450};
1451
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001452/* This structure is not applicable and should not be accessed on 57711 */
1453struct func_ext_cfg {
1454 u32 func_cfg;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001455 #define MACP_FUNC_CFG_FLAGS_MASK 0x000000FF
1456 #define MACP_FUNC_CFG_FLAGS_SHIFT 0
1457 #define MACP_FUNC_CFG_FLAGS_ENABLED 0x00000001
1458 #define MACP_FUNC_CFG_FLAGS_ETHERNET 0x00000002
1459 #define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD 0x00000004
1460 #define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD 0x00000008
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001461
1462 u32 iscsi_mac_addr_upper;
1463 u32 iscsi_mac_addr_lower;
1464
1465 u32 fcoe_mac_addr_upper;
1466 u32 fcoe_mac_addr_lower;
1467
1468 u32 fcoe_wwn_port_name_upper;
1469 u32 fcoe_wwn_port_name_lower;
1470
1471 u32 fcoe_wwn_node_name_upper;
1472 u32 fcoe_wwn_node_name_lower;
1473
1474 u32 preserve_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001475 #define MF_FUNC_CFG_PRESERVE_L2_MAC (1<<0)
1476 #define MF_FUNC_CFG_PRESERVE_ISCSI_MAC (1<<1)
1477 #define MF_FUNC_CFG_PRESERVE_FCOE_MAC (1<<2)
1478 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P (1<<3)
1479 #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N (1<<4)
1480 #define MF_FUNC_CFG_PRESERVE_TX_BW (1<<5)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001481};
1482
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001483struct mf_cfg {
1484
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001485 struct shared_mf_cfg shared_mf_config; /* 0x4 */
1486 struct port_mf_cfg port_mf_config[PORT_MAX]; /* 0x10 * 2 = 0x20 */
1487 /* for all chips, there are 8 mf functions */
1488 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX]; /* 0x18 * 8 = 0xc0 */
1489 /*
1490 * Extended configuration per function - this array does not exist and
1491 * should not be accessed on 57711
1492 */
1493 struct func_ext_cfg func_ext_config[E1H_FUNC_MAX]; /* 0x28 * 8 = 0x140*/
1494}; /* 0x224 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001495
1496/****************************************************************************
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001497 * Shared Memory Region *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001498 ****************************************************************************/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001499struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001501 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
1502 #define SHR_MEM_FORMAT_REV_MASK 0xff000000
1503 #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001504 /* validity bits */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001505 #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
1506 #define SHR_MEM_VALIDITY_MB 0x00200000
1507 #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
1508 #define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001509 /* One licensing bit should be set */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001510 #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
1511 #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
1512 #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
1513 #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -08001514 /* Active MFW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001515 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1516 #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
1517 #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1518 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1519 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1520 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001522 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001523
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001524 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001525
1526 /* FW information (for internal FW use) */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001527 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1528 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001529
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001530 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
1531
1532#ifdef BMAPI
1533 /* This is a variable length array */
1534 /* the number of function depends on the chip type */
1535 struct drv_func_mb func_mb[1]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1536#else
1537 /* the number of function depends on the chip type */
1538 struct drv_func_mb func_mb[]; /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1539#endif /* BMAPI */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001540
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001541}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001542
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001543/****************************************************************************
1544 * Shared Memory 2 Region *
1545 ****************************************************************************/
1546/* The fw_flr_ack is actually built in the following way: */
1547/* 8 bit: PF ack */
1548/* 64 bit: VF ack */
1549/* 8 bit: ios_dis_ack */
1550/* In order to maintain endianity in the mailbox hsi, we want to keep using */
1551/* u32. The fw must have the VF right after the PF since this is how it */
1552/* access arrays(it expects always the VF to reside after the PF, and that */
1553/* makes the calculation much easier for it. ) */
1554/* In order to answer both limitations, and keep the struct small, the code */
1555/* will abuse the structure defined here to achieve the actual partition */
1556/* above */
1557/****************************************************************************/
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001558struct fw_flr_ack {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001559 u32 pf_ack;
1560 u32 vf_ack[1];
1561 u32 iov_dis_ack;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001562};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001563
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001564struct fw_flr_mb {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001565 u32 aggint;
1566 u32 opgen_addr;
1567 struct fw_flr_ack ack;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001568};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001569
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001570/**** SUPPORT FOR SHMEM ARRRAYS ***
1571 * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1572 * define arrays with storage types smaller then unsigned dwords.
1573 * The macros below add generic support for SHMEM arrays with numeric elements
1574 * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1575 * array with individual bit-filed elements accessed using shifts and masks.
1576 *
1577 */
1578
1579/* eb is the bitwidth of a single element */
1580#define SHMEM_ARRAY_MASK(eb) ((1<<(eb))-1)
1581#define SHMEM_ARRAY_ENTRY(i, eb) ((i)/(32/(eb)))
1582
1583/* the bit-position macro allows the used to flip the order of the arrays
1584 * elements on a per byte or word boundary.
1585 *
1586 * example: an array with 8 entries each 4 bit wide. This array will fit into
1587 * a single dword. The diagrmas below show the array order of the nibbles.
1588 *
1589 * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1590 *
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001591 * | | | |
1592 * 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
1593 * | | | |
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001594 *
1595 * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1596 *
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001597 * | | | |
1598 * 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 |
1599 * | | | |
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001600 *
1601 * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1602 *
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001603 * | | | |
1604 * 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 |
1605 * | | | |
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001606 */
1607#define SHMEM_ARRAY_BITPOS(i, eb, fb) \
1608 ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1609 (((i)%((fb)/(eb))) * (eb)))
1610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611#define SHMEM_ARRAY_GET(a, i, eb, fb) \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001612 ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) & \
1613 SHMEM_ARRAY_MASK(eb))
1614
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001615#define SHMEM_ARRAY_SET(a, i, eb, fb, val) \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001616do { \
1617 a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) << \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001618 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001619 a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) << \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001620 SHMEM_ARRAY_BITPOS(i, eb, fb)); \
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001621} while (0)
1622
1623
1624/****START OF DCBX STRUCTURES DECLARATIONS****/
1625#define DCBX_MAX_NUM_PRI_PG_ENTRIES 8
1626#define DCBX_PRI_PG_BITWIDTH 4
1627#define DCBX_PRI_PG_FBITS 8
1628#define DCBX_PRI_PG_GET(a, i) \
1629 SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1630#define DCBX_PRI_PG_SET(a, i, val) \
1631 SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1632#define DCBX_MAX_NUM_PG_BW_ENTRIES 8
1633#define DCBX_BW_PG_BITWIDTH 8
1634#define DCBX_PG_BW_GET(a, i) \
1635 SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1636#define DCBX_PG_BW_SET(a, i, val) \
1637 SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1638#define DCBX_STRICT_PRI_PG 15
1639#define DCBX_MAX_APP_PROTOCOL 16
1640#define FCOE_APP_IDX 0
1641#define ISCSI_APP_IDX 1
1642#define PREDEFINED_APP_IDX_MAX 2
1643
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001644
1645/* Big/Little endian have the same representation. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001646struct dcbx_ets_feature {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001647 /*
1648 * For Admin MIB - is this feature supported by the
1649 * driver | For Local MIB - should this feature be enabled.
1650 */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001651 u32 enabled;
1652 u32 pg_bw_tbl[2];
1653 u32 pri_pg_tbl[1];
1654};
1655
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001656/* Driver structure in LE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001657struct dcbx_pfc_feature {
1658#ifdef __BIG_ENDIAN
1659 u8 pri_en_bitmap;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001660 #define DCBX_PFC_PRI_0 0x01
1661 #define DCBX_PFC_PRI_1 0x02
1662 #define DCBX_PFC_PRI_2 0x04
1663 #define DCBX_PFC_PRI_3 0x08
1664 #define DCBX_PFC_PRI_4 0x10
1665 #define DCBX_PFC_PRI_5 0x20
1666 #define DCBX_PFC_PRI_6 0x40
1667 #define DCBX_PFC_PRI_7 0x80
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001668 u8 pfc_caps;
1669 u8 reserved;
1670 u8 enabled;
1671#elif defined(__LITTLE_ENDIAN)
1672 u8 enabled;
1673 u8 reserved;
1674 u8 pfc_caps;
1675 u8 pri_en_bitmap;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001676 #define DCBX_PFC_PRI_0 0x01
1677 #define DCBX_PFC_PRI_1 0x02
1678 #define DCBX_PFC_PRI_2 0x04
1679 #define DCBX_PFC_PRI_3 0x08
1680 #define DCBX_PFC_PRI_4 0x10
1681 #define DCBX_PFC_PRI_5 0x20
1682 #define DCBX_PFC_PRI_6 0x40
1683 #define DCBX_PFC_PRI_7 0x80
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001684#endif
1685};
1686
1687struct dcbx_app_priority_entry {
1688#ifdef __BIG_ENDIAN
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001689 u16 app_id;
1690 u8 pri_bitmap;
1691 u8 appBitfield;
1692 #define DCBX_APP_ENTRY_VALID 0x01
1693 #define DCBX_APP_ENTRY_SF_MASK 0x30
1694 #define DCBX_APP_ENTRY_SF_SHIFT 4
1695 #define DCBX_APP_SF_ETH_TYPE 0x10
1696 #define DCBX_APP_SF_PORT 0x20
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001697#elif defined(__LITTLE_ENDIAN)
1698 u8 appBitfield;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001699 #define DCBX_APP_ENTRY_VALID 0x01
1700 #define DCBX_APP_ENTRY_SF_MASK 0x30
1701 #define DCBX_APP_ENTRY_SF_SHIFT 4
1702 #define DCBX_APP_SF_ETH_TYPE 0x10
1703 #define DCBX_APP_SF_PORT 0x20
1704 u8 pri_bitmap;
1705 u16 app_id;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001706#endif
1707};
1708
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001709
1710/* FW structure in BE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001711struct dcbx_app_priority_feature {
1712#ifdef __BIG_ENDIAN
1713 u8 reserved;
1714 u8 default_pri;
1715 u8 tc_supported;
1716 u8 enabled;
1717#elif defined(__LITTLE_ENDIAN)
1718 u8 enabled;
1719 u8 tc_supported;
1720 u8 default_pri;
1721 u8 reserved;
1722#endif
1723 struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1724};
1725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001726/* FW structure in BE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001727struct dcbx_features {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001728 /* PG feature */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001729 struct dcbx_ets_feature ets;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001730 /* PFC feature */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001731 struct dcbx_pfc_feature pfc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001732 /* APP feature */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001733 struct dcbx_app_priority_feature app;
1734};
1735
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001736/* LLDP protocol parameters */
1737/* FW structure in BE */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001738struct lldp_params {
1739#ifdef __BIG_ENDIAN
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001740 u8 msg_fast_tx_interval;
1741 u8 msg_tx_hold;
1742 u8 msg_tx_interval;
1743 u8 admin_status;
1744 #define LLDP_TX_ONLY 0x01
1745 #define LLDP_RX_ONLY 0x02
1746 #define LLDP_TX_RX 0x03
1747 #define LLDP_DISABLED 0x04
1748 u8 reserved1;
1749 u8 tx_fast;
1750 u8 tx_crd_max;
1751 u8 tx_crd;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001752#elif defined(__LITTLE_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001753 u8 admin_status;
1754 #define LLDP_TX_ONLY 0x01
1755 #define LLDP_RX_ONLY 0x02
1756 #define LLDP_TX_RX 0x03
1757 #define LLDP_DISABLED 0x04
1758 u8 msg_tx_interval;
1759 u8 msg_tx_hold;
1760 u8 msg_fast_tx_interval;
1761 u8 tx_crd;
1762 u8 tx_crd_max;
1763 u8 tx_fast;
1764 u8 reserved1;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001765#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001766 #define REM_CHASSIS_ID_STAT_LEN 4
1767 #define REM_PORT_ID_STAT_LEN 4
1768 /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001769 u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001770 /* Holds remote Port ID TLV header, subtype and 9B of payload. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001771 u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1772};
1773
1774struct lldp_dcbx_stat {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001775 #define LOCAL_CHASSIS_ID_STAT_LEN 2
1776 #define LOCAL_PORT_ID_STAT_LEN 2
1777 /* Holds local Chassis ID 8B payload of constant subtype 4. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001778 u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001779 /* Holds local Port ID 8B payload of constant subtype 3. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001780 u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001781 /* Number of DCBX frames transmitted. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001782 u32 num_tx_dcbx_pkts;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001783 /* Number of DCBX frames received. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001784 u32 num_rx_dcbx_pkts;
1785};
1786
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001787/* ADMIN MIB - DCBX local machine default configuration. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001788struct lldp_admin_mib {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001789 u32 ver_cfg_flags;
1790 #define DCBX_ETS_CONFIG_TX_ENABLED 0x00000001
1791 #define DCBX_PFC_CONFIG_TX_ENABLED 0x00000002
1792 #define DCBX_APP_CONFIG_TX_ENABLED 0x00000004
1793 #define DCBX_ETS_RECO_TX_ENABLED 0x00000008
1794 #define DCBX_ETS_RECO_VALID 0x00000010
1795 #define DCBX_ETS_WILLING 0x00000020
1796 #define DCBX_PFC_WILLING 0x00000040
1797 #define DCBX_APP_WILLING 0x00000080
1798 #define DCBX_VERSION_CEE 0x00000100
1799 #define DCBX_VERSION_IEEE 0x00000200
1800 #define DCBX_DCBX_ENABLED 0x00000400
1801 #define DCBX_CEE_VERSION_MASK 0x0000f000
1802 #define DCBX_CEE_VERSION_SHIFT 12
1803 #define DCBX_CEE_MAX_VERSION_MASK 0x000f0000
1804 #define DCBX_CEE_MAX_VERSION_SHIFT 16
1805 struct dcbx_features features;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001806};
1807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001808/* REMOTE MIB - remote machine DCBX configuration. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001809struct lldp_remote_mib {
1810 u32 prefix_seq_num;
1811 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001812 #define DCBX_ETS_TLV_RX 0x00000001
1813 #define DCBX_PFC_TLV_RX 0x00000002
1814 #define DCBX_APP_TLV_RX 0x00000004
1815 #define DCBX_ETS_RX_ERROR 0x00000010
1816 #define DCBX_PFC_RX_ERROR 0x00000020
1817 #define DCBX_APP_RX_ERROR 0x00000040
1818 #define DCBX_ETS_REM_WILLING 0x00000100
1819 #define DCBX_PFC_REM_WILLING 0x00000200
1820 #define DCBX_APP_REM_WILLING 0x00000400
1821 #define DCBX_REMOTE_ETS_RECO_VALID 0x00001000
1822 #define DCBX_REMOTE_MIB_VALID 0x00002000
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001823 struct dcbx_features features;
1824 u32 suffix_seq_num;
1825};
1826
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001827/* LOCAL MIB - operational DCBX configuration - transmitted on Tx LLDPDU. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001828struct lldp_local_mib {
1829 u32 prefix_seq_num;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001830 /* Indicates if there is mismatch with negotiation results. */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001831 u32 error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001832 #define DCBX_LOCAL_ETS_ERROR 0x00000001
1833 #define DCBX_LOCAL_PFC_ERROR 0x00000002
1834 #define DCBX_LOCAL_APP_ERROR 0x00000004
1835 #define DCBX_LOCAL_PFC_MISMATCH 0x00000010
1836 #define DCBX_LOCAL_APP_MISMATCH 0x00000020
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001837 struct dcbx_features features;
1838 u32 suffix_seq_num;
1839};
1840/***END OF DCBX STRUCTURES DECLARATIONS***/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001841
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001842struct ncsi_oem_fcoe_features {
1843 u32 fcoe_features1;
1844 #define FCOE_FEATURES1_IOS_PER_CONNECTION_MASK 0x0000FFFF
1845 #define FCOE_FEATURES1_IOS_PER_CONNECTION_OFFSET 0
1846
1847 #define FCOE_FEATURES1_LOGINS_PER_PORT_MASK 0xFFFF0000
1848 #define FCOE_FEATURES1_LOGINS_PER_PORT_OFFSET 16
1849
1850 u32 fcoe_features2;
1851 #define FCOE_FEATURES2_EXCHANGES_MASK 0x0000FFFF
1852 #define FCOE_FEATURES2_EXCHANGES_OFFSET 0
1853
1854 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_MASK 0xFFFF0000
1855 #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_OFFSET 16
1856
1857 u32 fcoe_features3;
1858 #define FCOE_FEATURES3_TARGETS_SUPPORTED_MASK 0x0000FFFF
1859 #define FCOE_FEATURES3_TARGETS_SUPPORTED_OFFSET 0
1860
1861 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_MASK 0xFFFF0000
1862 #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_OFFSET 16
1863
1864 u32 fcoe_features4;
1865 #define FCOE_FEATURES4_FEATURE_SETTINGS_MASK 0x0000000F
1866 #define FCOE_FEATURES4_FEATURE_SETTINGS_OFFSET 0
1867};
1868
1869struct ncsi_oem_data {
1870 u32 driver_version[4];
1871 struct ncsi_oem_fcoe_features ncsi_oem_fcoe_features;
1872};
1873
Eilon Greenstein2691d512009-08-12 08:22:08 +00001874struct shmem2_region {
1875
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001876 u32 size; /* 0x0000 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00001877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001878 u32 dcc_support; /* 0x0004 */
1879 #define SHMEM_DCC_SUPPORT_NONE 0x00000000
1880 #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1881 #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1882 #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1883 #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1884 #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1885
1886 u32 ext_phy_fw_version2[PORT_MAX]; /* 0x0008 */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001887 /*
1888 * For backwards compatibility, if the mf_cfg_addr does not exist
1889 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1890 * end of struct shmem_region
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001891 */
1892 u32 mf_cfg_addr; /* 0x0010 */
1893 #define SHMEM_MF_CFG_ADDR_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001895 struct fw_flr_mb flr_mb; /* 0x0014 */
1896 u32 dcbx_lldp_params_offset; /* 0x0028 */
1897 #define SHMEM_LLDP_DCBX_PARAMS_NONE 0x00000000
1898 u32 dcbx_neg_res_offset; /* 0x002c */
1899 #define SHMEM_DCBX_NEG_RES_NONE 0x00000000
1900 u32 dcbx_remote_mib_offset; /* 0x0030 */
1901 #define SHMEM_DCBX_REMOTE_MIB_NONE 0x00000000
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001902 /*
1903 * The other shmemX_base_addr holds the other path's shmem address
1904 * required for example in case of common phy init, or for path1 to know
1905 * the address of mcp debug trace which is located in offset from shmem
1906 * of path0
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001907 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001908 u32 other_shmem_base_addr; /* 0x0034 */
1909 u32 other_shmem2_base_addr; /* 0x0038 */
1910 /*
1911 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
1912 * which were disabled/flred
1913 */
1914 u32 mcp_vf_disabled[E2_VF_MAX / 32]; /* 0x003c */
1915
1916 /*
1917 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
1918 * VFs
1919 */
1920 u32 drv_ack_vf_disabled[E2_FUNC_MAX][E2_VF_MAX / 32]; /* 0x0044 */
1921
1922 u32 dcbx_lldp_dcbx_stat_offset; /* 0x0064 */
1923 #define SHMEM_LLDP_DCBX_STAT_NONE 0x00000000
1924
1925 /*
1926 * edebug_driver_if field is used to transfer messages between edebug
1927 * app to the driver through shmem2.
1928 *
1929 * message format:
1930 * bits 0-2 - function number / instance of driver to perform request
1931 * bits 3-5 - op code / is_ack?
1932 * bits 6-63 - data
1933 */
1934 u32 edebug_driver_if[2]; /* 0x0068 */
1935 #define EDEBUG_DRIVER_IF_OP_CODE_GET_PHYS_ADDR 1
1936 #define EDEBUG_DRIVER_IF_OP_CODE_GET_BUS_ADDR 2
1937 #define EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT 3
1938
1939 u32 nvm_retain_bitmap_addr; /* 0x0070 */
1940
1941 u32 reserved1; /* 0x0074 */
1942
1943 u32 reserved2[E2_FUNC_MAX];
1944
1945 u32 reserved3[E2_FUNC_MAX];/* 0x0088 */
1946 u32 reserved4[E2_FUNC_MAX];/* 0x0098 */
1947
1948 u32 swim_base_addr; /* 0x0108 */
1949 u32 swim_funcs;
1950 u32 swim_main_cb;
1951
1952 u32 reserved5[2];
1953
1954 /* generic flags controlled by the driver */
1955 u32 drv_flags;
1956 #define DRV_FLAGS_DCB_CONFIGURED 0x1
1957
1958 /* pointer to extended dev_info shared data copied from nvm image */
1959 u32 extended_dev_info_shared_addr;
1960 u32 ncsi_oem_data_addr;
1961
1962 u32 ocsd_host_addr;
1963 u32 ocbb_host_addr;
1964 u32 ocsd_req_update_interval;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001965};
1966
1967
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001968struct emac_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001969 u32 rx_stat_ifhcinoctets;
1970 u32 rx_stat_ifhcinbadoctets;
1971 u32 rx_stat_etherstatsfragments;
1972 u32 rx_stat_ifhcinucastpkts;
1973 u32 rx_stat_ifhcinmulticastpkts;
1974 u32 rx_stat_ifhcinbroadcastpkts;
1975 u32 rx_stat_dot3statsfcserrors;
1976 u32 rx_stat_dot3statsalignmenterrors;
1977 u32 rx_stat_dot3statscarriersenseerrors;
1978 u32 rx_stat_xonpauseframesreceived;
1979 u32 rx_stat_xoffpauseframesreceived;
1980 u32 rx_stat_maccontrolframesreceived;
1981 u32 rx_stat_xoffstateentered;
1982 u32 rx_stat_dot3statsframestoolong;
1983 u32 rx_stat_etherstatsjabbers;
1984 u32 rx_stat_etherstatsundersizepkts;
1985 u32 rx_stat_etherstatspkts64octets;
1986 u32 rx_stat_etherstatspkts65octetsto127octets;
1987 u32 rx_stat_etherstatspkts128octetsto255octets;
1988 u32 rx_stat_etherstatspkts256octetsto511octets;
1989 u32 rx_stat_etherstatspkts512octetsto1023octets;
1990 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1991 u32 rx_stat_etherstatspktsover1522octets;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001992
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001993 u32 rx_stat_falsecarriererrors;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001994
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001995 u32 tx_stat_ifhcoutoctets;
1996 u32 tx_stat_ifhcoutbadoctets;
1997 u32 tx_stat_etherstatscollisions;
1998 u32 tx_stat_outxonsent;
1999 u32 tx_stat_outxoffsent;
2000 u32 tx_stat_flowcontroldone;
2001 u32 tx_stat_dot3statssinglecollisionframes;
2002 u32 tx_stat_dot3statsmultiplecollisionframes;
2003 u32 tx_stat_dot3statsdeferredtransmissions;
2004 u32 tx_stat_dot3statsexcessivecollisions;
2005 u32 tx_stat_dot3statslatecollisions;
2006 u32 tx_stat_ifhcoutucastpkts;
2007 u32 tx_stat_ifhcoutmulticastpkts;
2008 u32 tx_stat_ifhcoutbroadcastpkts;
2009 u32 tx_stat_etherstatspkts64octets;
2010 u32 tx_stat_etherstatspkts65octetsto127octets;
2011 u32 tx_stat_etherstatspkts128octetsto255octets;
2012 u32 tx_stat_etherstatspkts256octetsto511octets;
2013 u32 tx_stat_etherstatspkts512octetsto1023octets;
2014 u32 tx_stat_etherstatspkts1024octetsto1522octets;
2015 u32 tx_stat_etherstatspktsover1522octets;
2016 u32 tx_stat_dot3statsinternalmactransmiterrors;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002017};
2018
2019
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002020struct bmac1_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002021 u32 tx_stat_gtpkt_lo;
2022 u32 tx_stat_gtpkt_hi;
2023 u32 tx_stat_gtxpf_lo;
2024 u32 tx_stat_gtxpf_hi;
2025 u32 tx_stat_gtfcs_lo;
2026 u32 tx_stat_gtfcs_hi;
2027 u32 tx_stat_gtmca_lo;
2028 u32 tx_stat_gtmca_hi;
2029 u32 tx_stat_gtbca_lo;
2030 u32 tx_stat_gtbca_hi;
2031 u32 tx_stat_gtfrg_lo;
2032 u32 tx_stat_gtfrg_hi;
2033 u32 tx_stat_gtovr_lo;
2034 u32 tx_stat_gtovr_hi;
2035 u32 tx_stat_gt64_lo;
2036 u32 tx_stat_gt64_hi;
2037 u32 tx_stat_gt127_lo;
2038 u32 tx_stat_gt127_hi;
2039 u32 tx_stat_gt255_lo;
2040 u32 tx_stat_gt255_hi;
2041 u32 tx_stat_gt511_lo;
2042 u32 tx_stat_gt511_hi;
2043 u32 tx_stat_gt1023_lo;
2044 u32 tx_stat_gt1023_hi;
2045 u32 tx_stat_gt1518_lo;
2046 u32 tx_stat_gt1518_hi;
2047 u32 tx_stat_gt2047_lo;
2048 u32 tx_stat_gt2047_hi;
2049 u32 tx_stat_gt4095_lo;
2050 u32 tx_stat_gt4095_hi;
2051 u32 tx_stat_gt9216_lo;
2052 u32 tx_stat_gt9216_hi;
2053 u32 tx_stat_gt16383_lo;
2054 u32 tx_stat_gt16383_hi;
2055 u32 tx_stat_gtmax_lo;
2056 u32 tx_stat_gtmax_hi;
2057 u32 tx_stat_gtufl_lo;
2058 u32 tx_stat_gtufl_hi;
2059 u32 tx_stat_gterr_lo;
2060 u32 tx_stat_gterr_hi;
2061 u32 tx_stat_gtbyt_lo;
2062 u32 tx_stat_gtbyt_hi;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002064 u32 rx_stat_gr64_lo;
2065 u32 rx_stat_gr64_hi;
2066 u32 rx_stat_gr127_lo;
2067 u32 rx_stat_gr127_hi;
2068 u32 rx_stat_gr255_lo;
2069 u32 rx_stat_gr255_hi;
2070 u32 rx_stat_gr511_lo;
2071 u32 rx_stat_gr511_hi;
2072 u32 rx_stat_gr1023_lo;
2073 u32 rx_stat_gr1023_hi;
2074 u32 rx_stat_gr1518_lo;
2075 u32 rx_stat_gr1518_hi;
2076 u32 rx_stat_gr2047_lo;
2077 u32 rx_stat_gr2047_hi;
2078 u32 rx_stat_gr4095_lo;
2079 u32 rx_stat_gr4095_hi;
2080 u32 rx_stat_gr9216_lo;
2081 u32 rx_stat_gr9216_hi;
2082 u32 rx_stat_gr16383_lo;
2083 u32 rx_stat_gr16383_hi;
2084 u32 rx_stat_grmax_lo;
2085 u32 rx_stat_grmax_hi;
2086 u32 rx_stat_grpkt_lo;
2087 u32 rx_stat_grpkt_hi;
2088 u32 rx_stat_grfcs_lo;
2089 u32 rx_stat_grfcs_hi;
2090 u32 rx_stat_grmca_lo;
2091 u32 rx_stat_grmca_hi;
2092 u32 rx_stat_grbca_lo;
2093 u32 rx_stat_grbca_hi;
2094 u32 rx_stat_grxcf_lo;
2095 u32 rx_stat_grxcf_hi;
2096 u32 rx_stat_grxpf_lo;
2097 u32 rx_stat_grxpf_hi;
2098 u32 rx_stat_grxuo_lo;
2099 u32 rx_stat_grxuo_hi;
2100 u32 rx_stat_grjbr_lo;
2101 u32 rx_stat_grjbr_hi;
2102 u32 rx_stat_grovr_lo;
2103 u32 rx_stat_grovr_hi;
2104 u32 rx_stat_grflr_lo;
2105 u32 rx_stat_grflr_hi;
2106 u32 rx_stat_grmeg_lo;
2107 u32 rx_stat_grmeg_hi;
2108 u32 rx_stat_grmeb_lo;
2109 u32 rx_stat_grmeb_hi;
2110 u32 rx_stat_grbyt_lo;
2111 u32 rx_stat_grbyt_hi;
2112 u32 rx_stat_grund_lo;
2113 u32 rx_stat_grund_hi;
2114 u32 rx_stat_grfrg_lo;
2115 u32 rx_stat_grfrg_hi;
2116 u32 rx_stat_grerb_lo;
2117 u32 rx_stat_grerb_hi;
2118 u32 rx_stat_grfre_lo;
2119 u32 rx_stat_grfre_hi;
2120 u32 rx_stat_gripj_lo;
2121 u32 rx_stat_gripj_hi;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002122};
2123
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002124struct bmac2_stats {
2125 u32 tx_stat_gtpk_lo; /* gtpok */
2126 u32 tx_stat_gtpk_hi; /* gtpok */
2127 u32 tx_stat_gtxpf_lo; /* gtpf */
2128 u32 tx_stat_gtxpf_hi; /* gtpf */
2129 u32 tx_stat_gtpp_lo; /* NEW BMAC2 */
2130 u32 tx_stat_gtpp_hi; /* NEW BMAC2 */
2131 u32 tx_stat_gtfcs_lo;
2132 u32 tx_stat_gtfcs_hi;
2133 u32 tx_stat_gtuca_lo; /* NEW BMAC2 */
2134 u32 tx_stat_gtuca_hi; /* NEW BMAC2 */
2135 u32 tx_stat_gtmca_lo;
2136 u32 tx_stat_gtmca_hi;
2137 u32 tx_stat_gtbca_lo;
2138 u32 tx_stat_gtbca_hi;
2139 u32 tx_stat_gtovr_lo;
2140 u32 tx_stat_gtovr_hi;
2141 u32 tx_stat_gtfrg_lo;
2142 u32 tx_stat_gtfrg_hi;
2143 u32 tx_stat_gtpkt1_lo; /* gtpkt */
2144 u32 tx_stat_gtpkt1_hi; /* gtpkt */
2145 u32 tx_stat_gt64_lo;
2146 u32 tx_stat_gt64_hi;
2147 u32 tx_stat_gt127_lo;
2148 u32 tx_stat_gt127_hi;
2149 u32 tx_stat_gt255_lo;
2150 u32 tx_stat_gt255_hi;
2151 u32 tx_stat_gt511_lo;
2152 u32 tx_stat_gt511_hi;
2153 u32 tx_stat_gt1023_lo;
2154 u32 tx_stat_gt1023_hi;
2155 u32 tx_stat_gt1518_lo;
2156 u32 tx_stat_gt1518_hi;
2157 u32 tx_stat_gt2047_lo;
2158 u32 tx_stat_gt2047_hi;
2159 u32 tx_stat_gt4095_lo;
2160 u32 tx_stat_gt4095_hi;
2161 u32 tx_stat_gt9216_lo;
2162 u32 tx_stat_gt9216_hi;
2163 u32 tx_stat_gt16383_lo;
2164 u32 tx_stat_gt16383_hi;
2165 u32 tx_stat_gtmax_lo;
2166 u32 tx_stat_gtmax_hi;
2167 u32 tx_stat_gtufl_lo;
2168 u32 tx_stat_gtufl_hi;
2169 u32 tx_stat_gterr_lo;
2170 u32 tx_stat_gterr_hi;
2171 u32 tx_stat_gtbyt_lo;
2172 u32 tx_stat_gtbyt_hi;
2173
2174 u32 rx_stat_gr64_lo;
2175 u32 rx_stat_gr64_hi;
2176 u32 rx_stat_gr127_lo;
2177 u32 rx_stat_gr127_hi;
2178 u32 rx_stat_gr255_lo;
2179 u32 rx_stat_gr255_hi;
2180 u32 rx_stat_gr511_lo;
2181 u32 rx_stat_gr511_hi;
2182 u32 rx_stat_gr1023_lo;
2183 u32 rx_stat_gr1023_hi;
2184 u32 rx_stat_gr1518_lo;
2185 u32 rx_stat_gr1518_hi;
2186 u32 rx_stat_gr2047_lo;
2187 u32 rx_stat_gr2047_hi;
2188 u32 rx_stat_gr4095_lo;
2189 u32 rx_stat_gr4095_hi;
2190 u32 rx_stat_gr9216_lo;
2191 u32 rx_stat_gr9216_hi;
2192 u32 rx_stat_gr16383_lo;
2193 u32 rx_stat_gr16383_hi;
2194 u32 rx_stat_grmax_lo;
2195 u32 rx_stat_grmax_hi;
2196 u32 rx_stat_grpkt_lo;
2197 u32 rx_stat_grpkt_hi;
2198 u32 rx_stat_grfcs_lo;
2199 u32 rx_stat_grfcs_hi;
2200 u32 rx_stat_gruca_lo;
2201 u32 rx_stat_gruca_hi;
2202 u32 rx_stat_grmca_lo;
2203 u32 rx_stat_grmca_hi;
2204 u32 rx_stat_grbca_lo;
2205 u32 rx_stat_grbca_hi;
2206 u32 rx_stat_grxpf_lo; /* grpf */
2207 u32 rx_stat_grxpf_hi; /* grpf */
2208 u32 rx_stat_grpp_lo;
2209 u32 rx_stat_grpp_hi;
2210 u32 rx_stat_grxuo_lo; /* gruo */
2211 u32 rx_stat_grxuo_hi; /* gruo */
2212 u32 rx_stat_grjbr_lo;
2213 u32 rx_stat_grjbr_hi;
2214 u32 rx_stat_grovr_lo;
2215 u32 rx_stat_grovr_hi;
2216 u32 rx_stat_grxcf_lo; /* grcf */
2217 u32 rx_stat_grxcf_hi; /* grcf */
2218 u32 rx_stat_grflr_lo;
2219 u32 rx_stat_grflr_hi;
2220 u32 rx_stat_grpok_lo;
2221 u32 rx_stat_grpok_hi;
2222 u32 rx_stat_grmeg_lo;
2223 u32 rx_stat_grmeg_hi;
2224 u32 rx_stat_grmeb_lo;
2225 u32 rx_stat_grmeb_hi;
2226 u32 rx_stat_grbyt_lo;
2227 u32 rx_stat_grbyt_hi;
2228 u32 rx_stat_grund_lo;
2229 u32 rx_stat_grund_hi;
2230 u32 rx_stat_grfrg_lo;
2231 u32 rx_stat_grfrg_hi;
2232 u32 rx_stat_grerb_lo; /* grerrbyt */
2233 u32 rx_stat_grerb_hi; /* grerrbyt */
2234 u32 rx_stat_grfre_lo; /* grfrerr */
2235 u32 rx_stat_grfre_hi; /* grfrerr */
2236 u32 rx_stat_gripj_lo;
2237 u32 rx_stat_gripj_hi;
2238};
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002239
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002240struct mstat_stats {
2241 struct {
2242 /* OTE MSTAT on E3 has a bug where this register's contents are
2243 * actually tx_gtxpok + tx_gtxpf + (possibly)tx_gtxpp
2244 */
2245 u32 tx_gtxpok_lo;
2246 u32 tx_gtxpok_hi;
2247 u32 tx_gtxpf_lo;
2248 u32 tx_gtxpf_hi;
2249 u32 tx_gtxpp_lo;
2250 u32 tx_gtxpp_hi;
2251 u32 tx_gtfcs_lo;
2252 u32 tx_gtfcs_hi;
2253 u32 tx_gtuca_lo;
2254 u32 tx_gtuca_hi;
2255 u32 tx_gtmca_lo;
2256 u32 tx_gtmca_hi;
2257 u32 tx_gtgca_lo;
2258 u32 tx_gtgca_hi;
2259 u32 tx_gtpkt_lo;
2260 u32 tx_gtpkt_hi;
2261 u32 tx_gt64_lo;
2262 u32 tx_gt64_hi;
2263 u32 tx_gt127_lo;
2264 u32 tx_gt127_hi;
2265 u32 tx_gt255_lo;
2266 u32 tx_gt255_hi;
2267 u32 tx_gt511_lo;
2268 u32 tx_gt511_hi;
2269 u32 tx_gt1023_lo;
2270 u32 tx_gt1023_hi;
2271 u32 tx_gt1518_lo;
2272 u32 tx_gt1518_hi;
2273 u32 tx_gt2047_lo;
2274 u32 tx_gt2047_hi;
2275 u32 tx_gt4095_lo;
2276 u32 tx_gt4095_hi;
2277 u32 tx_gt9216_lo;
2278 u32 tx_gt9216_hi;
2279 u32 tx_gt16383_lo;
2280 u32 tx_gt16383_hi;
2281 u32 tx_gtufl_lo;
2282 u32 tx_gtufl_hi;
2283 u32 tx_gterr_lo;
2284 u32 tx_gterr_hi;
2285 u32 tx_gtbyt_lo;
2286 u32 tx_gtbyt_hi;
2287 u32 tx_collisions_lo;
2288 u32 tx_collisions_hi;
2289 u32 tx_singlecollision_lo;
2290 u32 tx_singlecollision_hi;
2291 u32 tx_multiplecollisions_lo;
2292 u32 tx_multiplecollisions_hi;
2293 u32 tx_deferred_lo;
2294 u32 tx_deferred_hi;
2295 u32 tx_excessivecollisions_lo;
2296 u32 tx_excessivecollisions_hi;
2297 u32 tx_latecollisions_lo;
2298 u32 tx_latecollisions_hi;
2299 } stats_tx;
2300
2301 struct {
2302 u32 rx_gr64_lo;
2303 u32 rx_gr64_hi;
2304 u32 rx_gr127_lo;
2305 u32 rx_gr127_hi;
2306 u32 rx_gr255_lo;
2307 u32 rx_gr255_hi;
2308 u32 rx_gr511_lo;
2309 u32 rx_gr511_hi;
2310 u32 rx_gr1023_lo;
2311 u32 rx_gr1023_hi;
2312 u32 rx_gr1518_lo;
2313 u32 rx_gr1518_hi;
2314 u32 rx_gr2047_lo;
2315 u32 rx_gr2047_hi;
2316 u32 rx_gr4095_lo;
2317 u32 rx_gr4095_hi;
2318 u32 rx_gr9216_lo;
2319 u32 rx_gr9216_hi;
2320 u32 rx_gr16383_lo;
2321 u32 rx_gr16383_hi;
2322 u32 rx_grpkt_lo;
2323 u32 rx_grpkt_hi;
2324 u32 rx_grfcs_lo;
2325 u32 rx_grfcs_hi;
2326 u32 rx_gruca_lo;
2327 u32 rx_gruca_hi;
2328 u32 rx_grmca_lo;
2329 u32 rx_grmca_hi;
2330 u32 rx_grbca_lo;
2331 u32 rx_grbca_hi;
2332 u32 rx_grxpf_lo;
2333 u32 rx_grxpf_hi;
2334 u32 rx_grxpp_lo;
2335 u32 rx_grxpp_hi;
2336 u32 rx_grxuo_lo;
2337 u32 rx_grxuo_hi;
2338 u32 rx_grovr_lo;
2339 u32 rx_grovr_hi;
2340 u32 rx_grxcf_lo;
2341 u32 rx_grxcf_hi;
2342 u32 rx_grflr_lo;
2343 u32 rx_grflr_hi;
2344 u32 rx_grpok_lo;
2345 u32 rx_grpok_hi;
2346 u32 rx_grbyt_lo;
2347 u32 rx_grbyt_hi;
2348 u32 rx_grund_lo;
2349 u32 rx_grund_hi;
2350 u32 rx_grfrg_lo;
2351 u32 rx_grfrg_hi;
2352 u32 rx_grerb_lo;
2353 u32 rx_grerb_hi;
2354 u32 rx_grfre_lo;
2355 u32 rx_grfre_hi;
2356
2357 u32 rx_alignmenterrors_lo;
2358 u32 rx_alignmenterrors_hi;
2359 u32 rx_falsecarrier_lo;
2360 u32 rx_falsecarrier_hi;
2361 u32 rx_llfcmsgcnt_lo;
2362 u32 rx_llfcmsgcnt_hi;
2363 } stats_rx;
2364};
2365
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002366union mac_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002367 struct emac_stats emac_stats;
2368 struct bmac1_stats bmac1_stats;
2369 struct bmac2_stats bmac2_stats;
2370 struct mstat_stats mstat_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002371};
2372
2373
2374struct mac_stx {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002375 /* in_bad_octets */
2376 u32 rx_stat_ifhcinbadoctets_hi;
2377 u32 rx_stat_ifhcinbadoctets_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002378
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002379 /* out_bad_octets */
2380 u32 tx_stat_ifhcoutbadoctets_hi;
2381 u32 tx_stat_ifhcoutbadoctets_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002383 /* crc_receive_errors */
2384 u32 rx_stat_dot3statsfcserrors_hi;
2385 u32 rx_stat_dot3statsfcserrors_lo;
2386 /* alignment_errors */
2387 u32 rx_stat_dot3statsalignmenterrors_hi;
2388 u32 rx_stat_dot3statsalignmenterrors_lo;
2389 /* carrier_sense_errors */
2390 u32 rx_stat_dot3statscarriersenseerrors_hi;
2391 u32 rx_stat_dot3statscarriersenseerrors_lo;
2392 /* false_carrier_detections */
2393 u32 rx_stat_falsecarriererrors_hi;
2394 u32 rx_stat_falsecarriererrors_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002395
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002396 /* runt_packets_received */
2397 u32 rx_stat_etherstatsundersizepkts_hi;
2398 u32 rx_stat_etherstatsundersizepkts_lo;
2399 /* jabber_packets_received */
2400 u32 rx_stat_dot3statsframestoolong_hi;
2401 u32 rx_stat_dot3statsframestoolong_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002403 /* error_runt_packets_received */
2404 u32 rx_stat_etherstatsfragments_hi;
2405 u32 rx_stat_etherstatsfragments_lo;
2406 /* error_jabber_packets_received */
2407 u32 rx_stat_etherstatsjabbers_hi;
2408 u32 rx_stat_etherstatsjabbers_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002409
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002410 /* control_frames_received */
2411 u32 rx_stat_maccontrolframesreceived_hi;
2412 u32 rx_stat_maccontrolframesreceived_lo;
2413 u32 rx_stat_mac_xpf_hi;
2414 u32 rx_stat_mac_xpf_lo;
2415 u32 rx_stat_mac_xcf_hi;
2416 u32 rx_stat_mac_xcf_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002417
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002418 /* xoff_state_entered */
2419 u32 rx_stat_xoffstateentered_hi;
2420 u32 rx_stat_xoffstateentered_lo;
2421 /* pause_xon_frames_received */
2422 u32 rx_stat_xonpauseframesreceived_hi;
2423 u32 rx_stat_xonpauseframesreceived_lo;
2424 /* pause_xoff_frames_received */
2425 u32 rx_stat_xoffpauseframesreceived_hi;
2426 u32 rx_stat_xoffpauseframesreceived_lo;
2427 /* pause_xon_frames_transmitted */
2428 u32 tx_stat_outxonsent_hi;
2429 u32 tx_stat_outxonsent_lo;
2430 /* pause_xoff_frames_transmitted */
2431 u32 tx_stat_outxoffsent_hi;
2432 u32 tx_stat_outxoffsent_lo;
2433 /* flow_control_done */
2434 u32 tx_stat_flowcontroldone_hi;
2435 u32 tx_stat_flowcontroldone_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002436
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002437 /* ether_stats_collisions */
2438 u32 tx_stat_etherstatscollisions_hi;
2439 u32 tx_stat_etherstatscollisions_lo;
2440 /* single_collision_transmit_frames */
2441 u32 tx_stat_dot3statssinglecollisionframes_hi;
2442 u32 tx_stat_dot3statssinglecollisionframes_lo;
2443 /* multiple_collision_transmit_frames */
2444 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
2445 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
2446 /* deferred_transmissions */
2447 u32 tx_stat_dot3statsdeferredtransmissions_hi;
2448 u32 tx_stat_dot3statsdeferredtransmissions_lo;
2449 /* excessive_collision_frames */
2450 u32 tx_stat_dot3statsexcessivecollisions_hi;
2451 u32 tx_stat_dot3statsexcessivecollisions_lo;
2452 /* late_collision_frames */
2453 u32 tx_stat_dot3statslatecollisions_hi;
2454 u32 tx_stat_dot3statslatecollisions_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002455
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002456 /* frames_transmitted_64_bytes */
2457 u32 tx_stat_etherstatspkts64octets_hi;
2458 u32 tx_stat_etherstatspkts64octets_lo;
2459 /* frames_transmitted_65_127_bytes */
2460 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
2461 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
2462 /* frames_transmitted_128_255_bytes */
2463 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
2464 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
2465 /* frames_transmitted_256_511_bytes */
2466 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
2467 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
2468 /* frames_transmitted_512_1023_bytes */
2469 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
2470 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
2471 /* frames_transmitted_1024_1522_bytes */
2472 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
2473 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
2474 /* frames_transmitted_1523_9022_bytes */
2475 u32 tx_stat_etherstatspktsover1522octets_hi;
2476 u32 tx_stat_etherstatspktsover1522octets_lo;
2477 u32 tx_stat_mac_2047_hi;
2478 u32 tx_stat_mac_2047_lo;
2479 u32 tx_stat_mac_4095_hi;
2480 u32 tx_stat_mac_4095_lo;
2481 u32 tx_stat_mac_9216_hi;
2482 u32 tx_stat_mac_9216_lo;
2483 u32 tx_stat_mac_16383_hi;
2484 u32 tx_stat_mac_16383_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002485
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002486 /* internal_mac_transmit_errors */
2487 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
2488 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002489
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002490 /* if_out_discards */
2491 u32 tx_stat_mac_ufl_hi;
2492 u32 tx_stat_mac_ufl_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002493};
2494
2495
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002496#define MAC_STX_IDX_MAX 2
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002497
2498struct host_port_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002499 u32 host_port_stats_start;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002501 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002502
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002503 u32 brb_drop_hi;
2504 u32 brb_drop_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002506 u32 host_port_stats_end;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002507};
2508
2509
2510struct host_func_stats {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002511 u32 host_func_stats_start;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002513 u32 total_bytes_received_hi;
2514 u32 total_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002515
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002516 u32 total_bytes_transmitted_hi;
2517 u32 total_bytes_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002518
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002519 u32 total_unicast_packets_received_hi;
2520 u32 total_unicast_packets_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002522 u32 total_multicast_packets_received_hi;
2523 u32 total_multicast_packets_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002525 u32 total_broadcast_packets_received_hi;
2526 u32 total_broadcast_packets_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002528 u32 total_unicast_packets_transmitted_hi;
2529 u32 total_unicast_packets_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002530
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002531 u32 total_multicast_packets_transmitted_hi;
2532 u32 total_multicast_packets_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002533
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002534 u32 total_broadcast_packets_transmitted_hi;
2535 u32 total_broadcast_packets_transmitted_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002536
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002537 u32 valid_bytes_received_hi;
2538 u32 valid_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002539
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002540 u32 host_func_stats_end;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002541};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002542
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002543/* VIC definitions */
2544#define VICSTATST_UIF_INDEX 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002545
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002546#define BCM_5710_FW_MAJOR_VERSION 7
2547#define BCM_5710_FW_MINOR_VERSION 0
2548#define BCM_5710_FW_REVISION_VERSION 20
2549#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002550#define BCM_5710_FW_COMPILE_FLAGS 1
2551
2552
2553/*
2554 * attention bits
2555 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002556struct atten_sp_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002557 __le32 attn_bits;
2558 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002559 u8 status_block_id;
2560 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002561 __le16 attn_bits_index;
2562 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002563};
2564
2565
2566/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002567 * The eth aggregative context of Cstorm
2568 */
2569struct cstorm_eth_ag_context {
2570 u32 __reserved0[10];
2571};
2572
2573
2574/*
2575 * dmae command structure
2576 */
2577struct dmae_command {
2578 u32 opcode;
2579#define DMAE_COMMAND_SRC (0x1<<0)
2580#define DMAE_COMMAND_SRC_SHIFT 0
2581#define DMAE_COMMAND_DST (0x3<<1)
2582#define DMAE_COMMAND_DST_SHIFT 1
2583#define DMAE_COMMAND_C_DST (0x1<<3)
2584#define DMAE_COMMAND_C_DST_SHIFT 3
2585#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2586#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2587#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2588#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2589#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2590#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2591#define DMAE_COMMAND_ENDIANITY (0x3<<9)
2592#define DMAE_COMMAND_ENDIANITY_SHIFT 9
2593#define DMAE_COMMAND_PORT (0x1<<11)
2594#define DMAE_COMMAND_PORT_SHIFT 11
2595#define DMAE_COMMAND_CRC_RESET (0x1<<12)
2596#define DMAE_COMMAND_CRC_RESET_SHIFT 12
2597#define DMAE_COMMAND_SRC_RESET (0x1<<13)
2598#define DMAE_COMMAND_SRC_RESET_SHIFT 13
2599#define DMAE_COMMAND_DST_RESET (0x1<<14)
2600#define DMAE_COMMAND_DST_RESET_SHIFT 14
2601#define DMAE_COMMAND_E1HVN (0x3<<15)
2602#define DMAE_COMMAND_E1HVN_SHIFT 15
2603#define DMAE_COMMAND_DST_VN (0x3<<17)
2604#define DMAE_COMMAND_DST_VN_SHIFT 17
2605#define DMAE_COMMAND_C_FUNC (0x1<<19)
2606#define DMAE_COMMAND_C_FUNC_SHIFT 19
2607#define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2608#define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2609#define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2610#define DMAE_COMMAND_RESERVED0_SHIFT 22
2611 u32 src_addr_lo;
2612 u32 src_addr_hi;
2613 u32 dst_addr_lo;
2614 u32 dst_addr_hi;
2615#if defined(__BIG_ENDIAN)
2616 u16 opcode_iov;
2617#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2618#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2619#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2620#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2621#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2622#define DMAE_COMMAND_RESERVED1_SHIFT 7
2623#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2624#define DMAE_COMMAND_DST_VFID_SHIFT 8
2625#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2626#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2627#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2628#define DMAE_COMMAND_RESERVED2_SHIFT 15
2629 u16 len;
2630#elif defined(__LITTLE_ENDIAN)
2631 u16 len;
2632 u16 opcode_iov;
2633#define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2634#define DMAE_COMMAND_SRC_VFID_SHIFT 0
2635#define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2636#define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2637#define DMAE_COMMAND_RESERVED1 (0x1<<7)
2638#define DMAE_COMMAND_RESERVED1_SHIFT 7
2639#define DMAE_COMMAND_DST_VFID (0x3F<<8)
2640#define DMAE_COMMAND_DST_VFID_SHIFT 8
2641#define DMAE_COMMAND_DST_VFPF (0x1<<14)
2642#define DMAE_COMMAND_DST_VFPF_SHIFT 14
2643#define DMAE_COMMAND_RESERVED2 (0x1<<15)
2644#define DMAE_COMMAND_RESERVED2_SHIFT 15
2645#endif
2646 u32 comp_addr_lo;
2647 u32 comp_addr_hi;
2648 u32 comp_val;
2649 u32 crc32;
2650 u32 crc32_c;
2651#if defined(__BIG_ENDIAN)
2652 u16 crc16_c;
2653 u16 crc16;
2654#elif defined(__LITTLE_ENDIAN)
2655 u16 crc16;
2656 u16 crc16_c;
2657#endif
2658#if defined(__BIG_ENDIAN)
2659 u16 reserved3;
2660 u16 crc_t10;
2661#elif defined(__LITTLE_ENDIAN)
2662 u16 crc_t10;
2663 u16 reserved3;
2664#endif
2665#if defined(__BIG_ENDIAN)
2666 u16 xsum8;
2667 u16 xsum16;
2668#elif defined(__LITTLE_ENDIAN)
2669 u16 xsum16;
2670 u16 xsum8;
2671#endif
2672};
2673
2674
2675/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002676 * common data for all protocols
2677 */
2678struct doorbell_hdr {
2679 u8 header;
2680#define DOORBELL_HDR_RX (0x1<<0)
2681#define DOORBELL_HDR_RX_SHIFT 0
2682#define DOORBELL_HDR_DB_TYPE (0x1<<1)
2683#define DOORBELL_HDR_DB_TYPE_SHIFT 1
2684#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
2685#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
2686#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
2687#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
2688};
2689
2690/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002691 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002692 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002693struct eth_tx_doorbell {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002694#if defined(__BIG_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002695 u16 npackets;
2696 u8 params;
2697#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2698#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2699#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2700#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2701#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2702#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2703 struct doorbell_hdr hdr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002704#elif defined(__LITTLE_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002705 struct doorbell_hdr hdr;
2706 u8 params;
2707#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2708#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2709#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2710#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2711#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2712#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2713 u16 npackets;
Eilon Greensteinca003922009-08-12 22:53:28 -07002714#endif
2715};
2716
2717
2718/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002719 * 3 lines. status block
2720 */
2721struct hc_status_block_e1x {
2722 __le16 index_values[HC_SB_MAX_INDICES_E1X];
2723 __le16 running_index[HC_SB_MAX_SM];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002724 __le32 rsrv[11];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002725};
2726
2727/*
2728 * host status block
2729 */
2730struct host_hc_status_block_e1x {
2731 struct hc_status_block_e1x sb;
2732};
2733
2734
2735/*
2736 * 3 lines. status block
2737 */
2738struct hc_status_block_e2 {
2739 __le16 index_values[HC_SB_MAX_INDICES_E2];
2740 __le16 running_index[HC_SB_MAX_SM];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002741 __le32 reserved[11];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002742};
2743
2744/*
2745 * host status block
2746 */
2747struct host_hc_status_block_e2 {
2748 struct hc_status_block_e2 sb;
2749};
2750
2751
2752/*
2753 * 5 lines. slow-path status block
2754 */
2755struct hc_sp_status_block {
2756 __le16 index_values[HC_SP_SB_MAX_INDICES];
2757 __le16 running_index;
2758 __le16 rsrv;
2759 u32 rsrv1;
2760};
2761
2762/*
2763 * host status block
2764 */
2765struct host_sp_status_block {
2766 struct atten_sp_status_block atten_status_block;
2767 struct hc_sp_status_block sp_sb;
2768};
2769
2770
2771/*
2772 * IGU driver acknowledgment register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002773 */
2774struct igu_ack_register {
2775#if defined(__BIG_ENDIAN)
2776 u16 sb_id_and_flags;
2777#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2778#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2779#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2780#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2781#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2782#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2783#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2784#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2785#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2786#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2787 u16 status_block_index;
2788#elif defined(__LITTLE_ENDIAN)
2789 u16 status_block_index;
2790 u16 sb_id_and_flags;
2791#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
2792#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
2793#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
2794#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
2795#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
2796#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
2797#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
2798#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
2799#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
2800#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
2801#endif
2802};
2803
2804
2805/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002806 * IGU driver acknowledgement register
2807 */
2808struct igu_backward_compatible {
2809 u32 sb_id_and_flags;
2810#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
2811#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
2812#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
2813#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
2814#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
2815#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
2816#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
2817#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
2818#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
2819#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
2820#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
2821#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
2822 u32 reserved_2;
2823};
2824
2825
2826/*
2827 * IGU driver acknowledgement register
2828 */
2829struct igu_regular {
2830 u32 sb_id_and_flags;
2831#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
2832#define IGU_REGULAR_SB_INDEX_SHIFT 0
2833#define IGU_REGULAR_RESERVED0 (0x1<<20)
2834#define IGU_REGULAR_RESERVED0_SHIFT 20
2835#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
2836#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
2837#define IGU_REGULAR_BUPDATE (0x1<<24)
2838#define IGU_REGULAR_BUPDATE_SHIFT 24
2839#define IGU_REGULAR_ENABLE_INT (0x3<<25)
2840#define IGU_REGULAR_ENABLE_INT_SHIFT 25
2841#define IGU_REGULAR_RESERVED_1 (0x1<<27)
2842#define IGU_REGULAR_RESERVED_1_SHIFT 27
2843#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
2844#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
2845#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
2846#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
2847#define IGU_REGULAR_BCLEANUP (0x1<<31)
2848#define IGU_REGULAR_BCLEANUP_SHIFT 31
2849 u32 reserved_2;
2850};
2851
2852/*
2853 * IGU driver acknowledgement register
2854 */
2855union igu_consprod_reg {
2856 struct igu_regular regular;
2857 struct igu_backward_compatible backward_compatible;
2858};
2859
2860
2861/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002862 * Igu control commands
2863 */
2864enum igu_ctrl_cmd {
2865 IGU_CTRL_CMD_TYPE_RD,
2866 IGU_CTRL_CMD_TYPE_WR,
2867 MAX_IGU_CTRL_CMD
2868};
2869
2870
2871/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002872 * Control register for the IGU command register
2873 */
2874struct igu_ctrl_reg {
2875 u32 ctrl_data;
2876#define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
2877#define IGU_CTRL_REG_ADDRESS_SHIFT 0
2878#define IGU_CTRL_REG_FID (0x7F<<12)
2879#define IGU_CTRL_REG_FID_SHIFT 12
2880#define IGU_CTRL_REG_RESERVED (0x1<<19)
2881#define IGU_CTRL_REG_RESERVED_SHIFT 19
2882#define IGU_CTRL_REG_TYPE (0x1<<20)
2883#define IGU_CTRL_REG_TYPE_SHIFT 20
2884#define IGU_CTRL_REG_UNUSED (0x7FF<<21)
2885#define IGU_CTRL_REG_UNUSED_SHIFT 21
2886};
2887
2888
2889/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002890 * Igu interrupt command
2891 */
2892enum igu_int_cmd {
2893 IGU_INT_ENABLE,
2894 IGU_INT_DISABLE,
2895 IGU_INT_NOP,
2896 IGU_INT_NOP2,
2897 MAX_IGU_INT_CMD
2898};
2899
2900
2901/*
2902 * Igu segments
2903 */
2904enum igu_seg_access {
2905 IGU_SEG_ACCESS_NORM,
2906 IGU_SEG_ACCESS_DEF,
2907 IGU_SEG_ACCESS_ATTN,
2908 MAX_IGU_SEG_ACCESS
2909};
2910
2911
2912/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002913 * Parser parsing flags field
2914 */
2915struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002916 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002917#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
2918#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002919#define PARSING_FLAGS_VLAN (0x1<<1)
2920#define PARSING_FLAGS_VLAN_SHIFT 1
2921#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
2922#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002923#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
2924#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
2925#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
2926#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
2927#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
2928#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
2929#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
2930#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
2931#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
2932#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
2933#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
2934#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
2935#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
2936#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
2937#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
2938#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
2939#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
2940#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
2941#define PARSING_FLAGS_RESERVED0 (0x3<<14)
2942#define PARSING_FLAGS_RESERVED0_SHIFT 14
2943};
2944
2945
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002946/*
2947 * Parsing flags for TCP ACK type
2948 */
2949enum prs_flags_ack_type {
2950 PRS_FLAG_PUREACK_PIGGY,
2951 PRS_FLAG_PUREACK_PURE,
2952 MAX_PRS_FLAGS_ACK_TYPE
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002953};
2954
2955
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002956/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002957 * Parsing flags for Ethernet address type
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002958 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002959enum prs_flags_eth_addr_type {
2960 PRS_FLAG_ETHTYPE_NON_UNICAST,
2961 PRS_FLAG_ETHTYPE_UNICAST,
2962 MAX_PRS_FLAGS_ETH_ADDR_TYPE
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002963};
2964
2965
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002966/*
2967 * Parsing flags for over-ethernet protocol
2968 */
2969enum prs_flags_over_eth {
2970 PRS_FLAG_OVERETH_UNKNOWN,
2971 PRS_FLAG_OVERETH_IPV4,
2972 PRS_FLAG_OVERETH_IPV6,
2973 PRS_FLAG_OVERETH_LLCSNAP_UNKNOWN,
2974 MAX_PRS_FLAGS_OVER_ETH
2975};
2976
2977
2978/*
2979 * Parsing flags for over-IP protocol
2980 */
2981enum prs_flags_over_ip {
2982 PRS_FLAG_OVERIP_UNKNOWN,
2983 PRS_FLAG_OVERIP_TCP,
2984 PRS_FLAG_OVERIP_UDP,
2985 MAX_PRS_FLAGS_OVER_IP
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002986};
2987
2988
2989/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002990 * SDM operation gen command (generate aggregative interrupt)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002991 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002992struct sdm_op_gen {
2993 __le32 command;
2994#define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
2995#define SDM_OP_GEN_COMP_PARAM_SHIFT 0
2996#define SDM_OP_GEN_COMP_TYPE (0x7<<5)
2997#define SDM_OP_GEN_COMP_TYPE_SHIFT 5
2998#define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
2999#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
3000#define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
3001#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
3002#define SDM_OP_GEN_RESERVED (0x7FFF<<17)
3003#define SDM_OP_GEN_RESERVED_SHIFT 17
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003004};
3005
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003006
3007/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003008 * Timers connection context
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003009 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003010struct timers_block_context {
3011 u32 __reserved_0;
3012 u32 __reserved_1;
3013 u32 __reserved_2;
3014 u32 flags;
3015#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
3016#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
3017#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
3018#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
3019#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
3020#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003021};
3022
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003023
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003024/*
3025 * The eth aggregative context of Tstorm
3026 */
3027struct tstorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003028 u32 __reserved0[14];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003029};
3030
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003031
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003032/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003033 * The eth aggregative context of Ustorm
3034 */
3035struct ustorm_eth_ag_context {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003036 u32 __reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003037#if defined(__BIG_ENDIAN)
3038 u8 cdu_usage;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003039 u8 __reserved2;
3040 u16 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003041#elif defined(__LITTLE_ENDIAN)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003042 u16 __reserved1;
3043 u8 __reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003044 u8 cdu_usage;
3045#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003046 u32 __reserved3[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003047};
3048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003049
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003050/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003051 * The eth aggregative context of Xstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003052 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003053struct xstorm_eth_ag_context {
3054 u32 reserved0;
3055#if defined(__BIG_ENDIAN)
3056 u8 cdu_reserved;
3057 u8 reserved2;
3058 u16 reserved1;
3059#elif defined(__LITTLE_ENDIAN)
3060 u16 reserved1;
3061 u8 reserved2;
3062 u8 cdu_reserved;
3063#endif
3064 u32 reserved3[30];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003065};
3066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003067
3068/*
3069 * doorbell message sent to the chip
3070 */
3071struct doorbell {
3072#if defined(__BIG_ENDIAN)
3073 u16 zero_fill2;
3074 u8 zero_fill1;
3075 struct doorbell_hdr header;
3076#elif defined(__LITTLE_ENDIAN)
3077 struct doorbell_hdr header;
3078 u8 zero_fill1;
3079 u16 zero_fill2;
3080#endif
3081};
3082
3083
3084/*
3085 * doorbell message sent to the chip
3086 */
3087struct doorbell_set_prod {
3088#if defined(__BIG_ENDIAN)
3089 u16 prod;
3090 u8 zero_fill1;
3091 struct doorbell_hdr header;
3092#elif defined(__LITTLE_ENDIAN)
3093 struct doorbell_hdr header;
3094 u8 zero_fill1;
3095 u16 prod;
3096#endif
3097};
3098
3099
3100struct regpair {
3101 __le32 lo;
3102 __le32 hi;
3103};
3104
3105
3106/*
3107 * Classify rule opcodes in E2/E3
3108 */
3109enum classify_rule {
3110 CLASSIFY_RULE_OPCODE_MAC,
3111 CLASSIFY_RULE_OPCODE_VLAN,
3112 CLASSIFY_RULE_OPCODE_PAIR,
3113 MAX_CLASSIFY_RULE
3114};
3115
3116
3117/*
3118 * Classify rule types in E2/E3
3119 */
3120enum classify_rule_action_type {
3121 CLASSIFY_RULE_REMOVE,
3122 CLASSIFY_RULE_ADD,
3123 MAX_CLASSIFY_RULE_ACTION_TYPE
3124};
3125
3126
3127/*
3128 * client init ramrod data
3129 */
3130struct client_init_general_data {
3131 u8 client_id;
3132 u8 statistics_counter_id;
3133 u8 statistics_en_flg;
3134 u8 is_fcoe_flg;
3135 u8 activate_flg;
3136 u8 sp_client_id;
3137 __le16 mtu;
3138 u8 statistics_zero_flg;
3139 u8 func_id;
3140 u8 cos;
3141 u8 traffic_type;
3142 u32 reserved0;
3143};
3144
3145
3146/*
3147 * client init rx data
3148 */
3149struct client_init_rx_data {
3150 u8 tpa_en;
3151#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4 (0x1<<0)
3152#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4_SHIFT 0
3153#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6 (0x1<<1)
3154#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6_SHIFT 1
3155#define CLIENT_INIT_RX_DATA_RESERVED5 (0x3F<<2)
3156#define CLIENT_INIT_RX_DATA_RESERVED5_SHIFT 2
3157 u8 vmqueue_mode_en_flg;
3158 u8 extra_data_over_sgl_en_flg;
3159 u8 cache_line_alignment_log_size;
3160 u8 enable_dynamic_hc;
3161 u8 max_sges_for_packet;
3162 u8 client_qzone_id;
3163 u8 drop_ip_cs_err_flg;
3164 u8 drop_tcp_cs_err_flg;
3165 u8 drop_ttl0_flg;
3166 u8 drop_udp_cs_err_flg;
3167 u8 inner_vlan_removal_enable_flg;
3168 u8 outer_vlan_removal_enable_flg;
3169 u8 status_block_id;
3170 u8 rx_sb_index_number;
3171 u8 reserved0;
3172 u8 max_tpa_queues;
3173 u8 silent_vlan_removal_flg;
3174 __le16 max_bytes_on_bd;
3175 __le16 sge_buff_size;
3176 u8 approx_mcast_engine_id;
3177 u8 rss_engine_id;
3178 struct regpair bd_page_base;
3179 struct regpair sge_page_base;
3180 struct regpair cqe_page_base;
3181 u8 is_leading_rss;
3182 u8 is_approx_mcast;
3183 __le16 max_agg_size;
3184 __le16 state;
3185#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL (0x1<<0)
3186#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL_SHIFT 0
3187#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL (0x1<<1)
3188#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL_SHIFT 1
3189#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3190#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3191#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL (0x1<<3)
3192#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL_SHIFT 3
3193#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL (0x1<<4)
3194#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL_SHIFT 4
3195#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL (0x1<<5)
3196#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL_SHIFT 5
3197#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN (0x1<<6)
3198#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN_SHIFT 6
3199#define CLIENT_INIT_RX_DATA_RESERVED2 (0x1FF<<7)
3200#define CLIENT_INIT_RX_DATA_RESERVED2_SHIFT 7
3201 __le16 cqe_pause_thr_low;
3202 __le16 cqe_pause_thr_high;
3203 __le16 bd_pause_thr_low;
3204 __le16 bd_pause_thr_high;
3205 __le16 sge_pause_thr_low;
3206 __le16 sge_pause_thr_high;
3207 __le16 rx_cos_mask;
3208 __le16 silent_vlan_value;
3209 __le16 silent_vlan_mask;
3210 __le32 reserved6[2];
3211};
3212
3213/*
3214 * client init tx data
3215 */
3216struct client_init_tx_data {
3217 u8 enforce_security_flg;
3218 u8 tx_status_block_id;
3219 u8 tx_sb_index_number;
3220 u8 tss_leading_client_id;
3221 u8 tx_switching_flg;
3222 u8 anti_spoofing_flg;
3223 __le16 default_vlan;
3224 struct regpair tx_bd_page_base;
3225 __le16 state;
3226#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL (0x1<<0)
3227#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL_SHIFT 0
3228#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL (0x1<<1)
3229#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL_SHIFT 1
3230#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL (0x1<<2)
3231#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL_SHIFT 2
3232#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN (0x1<<3)
3233#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN_SHIFT 3
3234#define CLIENT_INIT_TX_DATA_RESERVED1 (0xFFF<<4)
3235#define CLIENT_INIT_TX_DATA_RESERVED1_SHIFT 4
3236 u8 default_vlan_flg;
3237 u8 reserved2;
3238 __le32 reserved3;
3239};
3240
3241/*
3242 * client init ramrod data
3243 */
3244struct client_init_ramrod_data {
3245 struct client_init_general_data general;
3246 struct client_init_rx_data rx;
3247 struct client_init_tx_data tx;
3248};
3249
3250
3251/*
3252 * client update ramrod data
3253 */
3254struct client_update_ramrod_data {
3255 u8 client_id;
3256 u8 func_id;
3257 u8 inner_vlan_removal_enable_flg;
3258 u8 inner_vlan_removal_change_flg;
3259 u8 outer_vlan_removal_enable_flg;
3260 u8 outer_vlan_removal_change_flg;
3261 u8 anti_spoofing_enable_flg;
3262 u8 anti_spoofing_change_flg;
3263 u8 activate_flg;
3264 u8 activate_change_flg;
3265 __le16 default_vlan;
3266 u8 default_vlan_enable_flg;
3267 u8 default_vlan_change_flg;
3268 __le16 silent_vlan_value;
3269 __le16 silent_vlan_mask;
3270 u8 silent_vlan_removal_flg;
3271 u8 silent_vlan_change_flg;
3272 __le32 echo;
3273};
3274
3275
3276/*
3277 * The eth storm context of Cstorm
3278 */
3279struct cstorm_eth_st_context {
3280 u32 __reserved0[4];
3281};
3282
3283
3284struct double_regpair {
3285 u32 regpair0_lo;
3286 u32 regpair0_hi;
3287 u32 regpair1_lo;
3288 u32 regpair1_hi;
3289};
3290
3291
3292/*
3293 * Ethernet address typesm used in ethernet tx BDs
3294 */
3295enum eth_addr_type {
3296 UNKNOWN_ADDRESS,
3297 UNICAST_ADDRESS,
3298 MULTICAST_ADDRESS,
3299 BROADCAST_ADDRESS,
3300 MAX_ETH_ADDR_TYPE
3301};
3302
3303
3304/*
3305 *
3306 */
3307struct eth_classify_cmd_header {
3308 u8 cmd_general_data;
3309#define ETH_CLASSIFY_CMD_HEADER_RX_CMD (0x1<<0)
3310#define ETH_CLASSIFY_CMD_HEADER_RX_CMD_SHIFT 0
3311#define ETH_CLASSIFY_CMD_HEADER_TX_CMD (0x1<<1)
3312#define ETH_CLASSIFY_CMD_HEADER_TX_CMD_SHIFT 1
3313#define ETH_CLASSIFY_CMD_HEADER_OPCODE (0x3<<2)
3314#define ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT 2
3315#define ETH_CLASSIFY_CMD_HEADER_IS_ADD (0x1<<4)
3316#define ETH_CLASSIFY_CMD_HEADER_IS_ADD_SHIFT 4
3317#define ETH_CLASSIFY_CMD_HEADER_RESERVED0 (0x7<<5)
3318#define ETH_CLASSIFY_CMD_HEADER_RESERVED0_SHIFT 5
3319 u8 func_id;
3320 u8 client_id;
3321 u8 reserved1;
3322};
3323
3324
3325/*
3326 * header for eth classification config ramrod
3327 */
3328struct eth_classify_header {
3329 u8 rule_cnt;
3330 u8 reserved0;
3331 __le16 reserved1;
3332 __le32 echo;
3333};
3334
3335
3336/*
3337 * Command for adding/removing a MAC classification rule
3338 */
3339struct eth_classify_mac_cmd {
3340 struct eth_classify_cmd_header header;
3341 __le32 reserved0;
3342 __le16 mac_lsb;
3343 __le16 mac_mid;
3344 __le16 mac_msb;
3345 __le16 reserved1;
3346};
3347
3348
3349/*
3350 * Command for adding/removing a MAC-VLAN pair classification rule
3351 */
3352struct eth_classify_pair_cmd {
3353 struct eth_classify_cmd_header header;
3354 __le32 reserved0;
3355 __le16 mac_lsb;
3356 __le16 mac_mid;
3357 __le16 mac_msb;
3358 __le16 vlan;
3359};
3360
3361
3362/*
3363 * Command for adding/removing a VLAN classification rule
3364 */
3365struct eth_classify_vlan_cmd {
3366 struct eth_classify_cmd_header header;
3367 __le32 reserved0;
3368 __le32 reserved1;
3369 __le16 reserved2;
3370 __le16 vlan;
3371};
3372
3373/*
3374 * union for eth classification rule
3375 */
3376union eth_classify_rule_cmd {
3377 struct eth_classify_mac_cmd mac;
3378 struct eth_classify_vlan_cmd vlan;
3379 struct eth_classify_pair_cmd pair;
3380};
3381
3382/*
3383 * parameters for eth classification configuration ramrod
3384 */
3385struct eth_classify_rules_ramrod_data {
3386 struct eth_classify_header header;
3387 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
3388};
3389
3390
3391/*
3392 * The data contain client ID need to the ramrod
3393 */
3394struct eth_common_ramrod_data {
3395 __le32 client_id;
3396 __le32 reserved1;
3397};
3398
3399
3400/*
3401 * The eth storm context of Ustorm
3402 */
3403struct ustorm_eth_st_context {
3404 u32 reserved0[52];
3405};
3406
3407/*
3408 * The eth storm context of Tstorm
3409 */
3410struct tstorm_eth_st_context {
3411 u32 __reserved0[28];
3412};
3413
3414/*
3415 * The eth storm context of Xstorm
3416 */
3417struct xstorm_eth_st_context {
3418 u32 reserved0[60];
3419};
3420
3421/*
3422 * Ethernet connection context
3423 */
3424struct eth_context {
3425 struct ustorm_eth_st_context ustorm_st_context;
3426 struct tstorm_eth_st_context tstorm_st_context;
3427 struct xstorm_eth_ag_context xstorm_ag_context;
3428 struct tstorm_eth_ag_context tstorm_ag_context;
3429 struct cstorm_eth_ag_context cstorm_ag_context;
3430 struct ustorm_eth_ag_context ustorm_ag_context;
3431 struct timers_block_context timers_context;
3432 struct xstorm_eth_st_context xstorm_st_context;
3433 struct cstorm_eth_st_context cstorm_st_context;
3434};
3435
3436
3437/*
3438 * union for sgl and raw data.
3439 */
3440union eth_sgl_or_raw_data {
3441 __le16 sgl[8];
3442 u32 raw_data[4];
3443};
3444
3445/*
3446 * eth FP end aggregation CQE parameters struct
3447 */
3448struct eth_end_agg_rx_cqe {
3449 u8 type_error_flags;
3450#define ETH_END_AGG_RX_CQE_TYPE (0x3<<0)
3451#define ETH_END_AGG_RX_CQE_TYPE_SHIFT 0
3452#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL (0x1<<2)
3453#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL_SHIFT 2
3454#define ETH_END_AGG_RX_CQE_RESERVED0 (0x1F<<3)
3455#define ETH_END_AGG_RX_CQE_RESERVED0_SHIFT 3
3456 u8 reserved1;
3457 u8 queue_index;
3458 u8 reserved2;
3459 __le32 timestamp_delta;
3460 __le16 num_of_coalesced_segs;
3461 __le16 pkt_len;
3462 u8 pure_ack_count;
3463 u8 reserved3;
3464 __le16 reserved4;
3465 union eth_sgl_or_raw_data sgl_or_raw_data;
3466 __le32 reserved5[8];
3467};
3468
3469
3470/*
3471 * regular eth FP CQE parameters struct
3472 */
3473struct eth_fast_path_rx_cqe {
3474 u8 type_error_flags;
3475#define ETH_FAST_PATH_RX_CQE_TYPE (0x3<<0)
3476#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
3477#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x1<<2)
3478#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 2
3479#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<3)
3480#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 3
3481#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<4)
3482#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 4
3483#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<5)
3484#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 5
3485#define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
3486#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
3487 u8 status_flags;
3488#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
3489#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
3490#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
3491#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
3492#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
3493#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
3494#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
3495#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
3496#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
3497#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
3498#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
3499#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
3500 u8 queue_index;
3501 u8 placement_offset;
3502 __le32 rss_hash_result;
3503 __le16 vlan_tag;
3504 __le16 pkt_len;
3505 __le16 len_on_bd;
3506 struct parsing_flags pars_flags;
3507 union eth_sgl_or_raw_data sgl_or_raw_data;
3508 __le32 reserved1[8];
3509};
3510
3511
3512/*
3513 * Command for setting classification flags for a client
3514 */
3515struct eth_filter_rules_cmd {
3516 u8 cmd_general_data;
3517#define ETH_FILTER_RULES_CMD_RX_CMD (0x1<<0)
3518#define ETH_FILTER_RULES_CMD_RX_CMD_SHIFT 0
3519#define ETH_FILTER_RULES_CMD_TX_CMD (0x1<<1)
3520#define ETH_FILTER_RULES_CMD_TX_CMD_SHIFT 1
3521#define ETH_FILTER_RULES_CMD_RESERVED0 (0x3F<<2)
3522#define ETH_FILTER_RULES_CMD_RESERVED0_SHIFT 2
3523 u8 func_id;
3524 u8 client_id;
3525 u8 reserved1;
3526 __le16 state;
3527#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL (0x1<<0)
3528#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL_SHIFT 0
3529#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL (0x1<<1)
3530#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL_SHIFT 1
3531#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3532#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3533#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL (0x1<<3)
3534#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL_SHIFT 3
3535#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL (0x1<<4)
3536#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL_SHIFT 4
3537#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL (0x1<<5)
3538#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL_SHIFT 5
3539#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN (0x1<<6)
3540#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN_SHIFT 6
3541#define ETH_FILTER_RULES_CMD_RESERVED2 (0x1FF<<7)
3542#define ETH_FILTER_RULES_CMD_RESERVED2_SHIFT 7
3543 __le16 reserved3;
3544 struct regpair reserved4;
3545};
3546
3547
3548/*
3549 * parameters for eth classification filters ramrod
3550 */
3551struct eth_filter_rules_ramrod_data {
3552 struct eth_classify_header header;
3553 struct eth_filter_rules_cmd rules[FILTER_RULES_COUNT];
3554};
3555
3556
3557/*
3558 * parameters for eth classification configuration ramrod
3559 */
3560struct eth_general_rules_ramrod_data {
3561 struct eth_classify_header header;
3562 union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
3563};
3564
3565
3566/*
3567 * The data for Halt ramrod
3568 */
3569struct eth_halt_ramrod_data {
3570 __le32 client_id;
3571 __le32 reserved0;
3572};
3573
3574
3575/*
3576 * Command for setting multicast classification for a client
3577 */
3578struct eth_multicast_rules_cmd {
3579 u8 cmd_general_data;
3580#define ETH_MULTICAST_RULES_CMD_RX_CMD (0x1<<0)
3581#define ETH_MULTICAST_RULES_CMD_RX_CMD_SHIFT 0
3582#define ETH_MULTICAST_RULES_CMD_TX_CMD (0x1<<1)
3583#define ETH_MULTICAST_RULES_CMD_TX_CMD_SHIFT 1
3584#define ETH_MULTICAST_RULES_CMD_IS_ADD (0x1<<2)
3585#define ETH_MULTICAST_RULES_CMD_IS_ADD_SHIFT 2
3586#define ETH_MULTICAST_RULES_CMD_RESERVED0 (0x1F<<3)
3587#define ETH_MULTICAST_RULES_CMD_RESERVED0_SHIFT 3
3588 u8 func_id;
3589 u8 bin_id;
3590 u8 engine_id;
3591 __le32 reserved2;
3592 struct regpair reserved3;
3593};
3594
3595
3596/*
3597 * parameters for multicast classification ramrod
3598 */
3599struct eth_multicast_rules_ramrod_data {
3600 struct eth_classify_header header;
3601 struct eth_multicast_rules_cmd rules[MULTICAST_RULES_COUNT];
3602};
3603
3604
3605/*
3606 * Place holder for ramrods protocol specific data
3607 */
3608struct ramrod_data {
3609 __le32 data_lo;
3610 __le32 data_hi;
3611};
3612
3613/*
3614 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
3615 */
3616union eth_ramrod_data {
3617 struct ramrod_data general;
3618};
3619
3620
3621/*
3622 * RSS toeplitz hash type, as reported in CQE
3623 */
3624enum eth_rss_hash_type {
3625 DEFAULT_HASH_TYPE,
3626 IPV4_HASH_TYPE,
3627 TCP_IPV4_HASH_TYPE,
3628 IPV6_HASH_TYPE,
3629 TCP_IPV6_HASH_TYPE,
3630 VLAN_PRI_HASH_TYPE,
3631 E1HOV_PRI_HASH_TYPE,
3632 DSCP_HASH_TYPE,
3633 MAX_ETH_RSS_HASH_TYPE
3634};
3635
3636
3637/*
3638 * Ethernet RSS mode
3639 */
3640enum eth_rss_mode {
3641 ETH_RSS_MODE_DISABLED,
3642 ETH_RSS_MODE_REGULAR,
3643 ETH_RSS_MODE_VLAN_PRI,
3644 ETH_RSS_MODE_E1HOV_PRI,
3645 ETH_RSS_MODE_IP_DSCP,
3646 MAX_ETH_RSS_MODE
3647};
3648
3649
3650/*
3651 * parameters for RSS update ramrod (E2)
3652 */
3653struct eth_rss_update_ramrod_data {
3654 u8 rss_engine_id;
3655 u8 capabilities;
3656#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY (0x1<<0)
3657#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY_SHIFT 0
3658#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY (0x1<<1)
3659#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY_SHIFT 1
3660#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY (0x1<<2)
3661#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY_SHIFT 2
3662#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY (0x1<<3)
3663#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY_SHIFT 3
3664#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY (0x1<<4)
3665#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY_SHIFT 4
3666#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY (0x1<<5)
3667#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY_SHIFT 5
3668#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY (0x1<<6)
3669#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY_SHIFT 6
3670#define __ETH_RSS_UPDATE_RAMROD_DATA_RESERVED0 (0x1<<7)
3671#define __ETH_RSS_UPDATE_RAMROD_DATA_RESERVED0_SHIFT 7
3672 u8 rss_result_mask;
3673 u8 rss_mode;
3674 __le32 __reserved2;
3675 u8 indirection_table[T_ETH_INDIRECTION_TABLE_SIZE];
3676 __le32 rss_key[T_ETH_RSS_KEY];
3677 __le32 echo;
3678 __le32 reserved3;
3679};
3680
3681
3682/*
3683 * The eth Rx Buffer Descriptor
3684 */
3685struct eth_rx_bd {
3686 __le32 addr_lo;
3687 __le32 addr_hi;
3688};
3689
3690
3691/*
3692 * Eth Rx Cqe structure- general structure for ramrods
3693 */
3694struct common_ramrod_eth_rx_cqe {
3695 u8 ramrod_type;
3696#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x3<<0)
3697#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
3698#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<2)
3699#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 2
3700#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x1F<<3)
3701#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 3
3702 u8 conn_type;
3703 __le16 reserved1;
3704 __le32 conn_and_cmd_data;
3705#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
3706#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
3707#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
3708#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
3709 struct ramrod_data protocol_data;
3710 __le32 echo;
3711 __le32 reserved2[11];
3712};
3713
3714/*
3715 * Rx Last CQE in page (in ETH)
3716 */
3717struct eth_rx_cqe_next_page {
3718 __le32 addr_lo;
3719 __le32 addr_hi;
3720 __le32 reserved[14];
3721};
3722
3723/*
3724 * union for all eth rx cqe types (fix their sizes)
3725 */
3726union eth_rx_cqe {
3727 struct eth_fast_path_rx_cqe fast_path_cqe;
3728 struct common_ramrod_eth_rx_cqe ramrod_cqe;
3729 struct eth_rx_cqe_next_page next_page_cqe;
3730 struct eth_end_agg_rx_cqe end_agg_cqe;
3731};
3732
3733
3734/*
3735 * Values for RX ETH CQE type field
3736 */
3737enum eth_rx_cqe_type {
3738 RX_ETH_CQE_TYPE_ETH_FASTPATH,
3739 RX_ETH_CQE_TYPE_ETH_RAMROD,
3740 RX_ETH_CQE_TYPE_ETH_START_AGG,
3741 RX_ETH_CQE_TYPE_ETH_STOP_AGG,
3742 MAX_ETH_RX_CQE_TYPE
3743};
3744
3745
3746/*
3747 * Type of SGL/Raw field in ETH RX fast path CQE
3748 */
3749enum eth_rx_fp_sel {
3750 ETH_FP_CQE_REGULAR,
3751 ETH_FP_CQE_RAW,
3752 MAX_ETH_RX_FP_SEL
3753};
3754
3755
3756/*
3757 * The eth Rx SGE Descriptor
3758 */
3759struct eth_rx_sge {
3760 __le32 addr_lo;
3761 __le32 addr_hi;
3762};
3763
3764
3765/*
3766 * common data for all protocols
3767 */
3768struct spe_hdr {
3769 __le32 conn_and_cmd_data;
3770#define SPE_HDR_CID (0xFFFFFF<<0)
3771#define SPE_HDR_CID_SHIFT 0
3772#define SPE_HDR_CMD_ID (0xFF<<24)
3773#define SPE_HDR_CMD_ID_SHIFT 24
3774 __le16 type;
3775#define SPE_HDR_CONN_TYPE (0xFF<<0)
3776#define SPE_HDR_CONN_TYPE_SHIFT 0
3777#define SPE_HDR_FUNCTION_ID (0xFF<<8)
3778#define SPE_HDR_FUNCTION_ID_SHIFT 8
3779 __le16 reserved1;
3780};
3781
3782/*
3783 * specific data for ethernet slow path element
3784 */
3785union eth_specific_data {
3786 u8 protocol_data[8];
3787 struct regpair client_update_ramrod_data;
3788 struct regpair client_init_ramrod_init_data;
3789 struct eth_halt_ramrod_data halt_ramrod_data;
3790 struct regpair update_data_addr;
3791 struct eth_common_ramrod_data common_ramrod_data;
3792 struct regpair classify_cfg_addr;
3793 struct regpair filter_cfg_addr;
3794 struct regpair mcast_cfg_addr;
3795};
3796
3797/*
3798 * Ethernet slow path element
3799 */
3800struct eth_spe {
3801 struct spe_hdr hdr;
3802 union eth_specific_data data;
3803};
3804
3805
3806/*
3807 * Ethernet command ID for slow path elements
3808 */
3809enum eth_spqe_cmd_id {
3810 RAMROD_CMD_ID_ETH_UNUSED,
3811 RAMROD_CMD_ID_ETH_CLIENT_SETUP,
3812 RAMROD_CMD_ID_ETH_HALT,
3813 RAMROD_CMD_ID_ETH_FORWARD_SETUP,
3814 RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP,
3815 RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
3816 RAMROD_CMD_ID_ETH_EMPTY,
3817 RAMROD_CMD_ID_ETH_TERMINATE,
3818 RAMROD_CMD_ID_ETH_TPA_UPDATE,
3819 RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES,
3820 RAMROD_CMD_ID_ETH_FILTER_RULES,
3821 RAMROD_CMD_ID_ETH_MULTICAST_RULES,
3822 RAMROD_CMD_ID_ETH_RSS_UPDATE,
3823 RAMROD_CMD_ID_ETH_SET_MAC,
3824 MAX_ETH_SPQE_CMD_ID
3825};
3826
3827
3828/*
3829 * eth tpa update command
3830 */
3831enum eth_tpa_update_command {
3832 TPA_UPDATE_NONE_COMMAND,
3833 TPA_UPDATE_ENABLE_COMMAND,
3834 TPA_UPDATE_DISABLE_COMMAND,
3835 MAX_ETH_TPA_UPDATE_COMMAND
3836};
3837
3838
3839/*
3840 * Tx regular BD structure
3841 */
3842struct eth_tx_bd {
3843 __le32 addr_lo;
3844 __le32 addr_hi;
3845 __le16 total_pkt_bytes;
3846 __le16 nbytes;
3847 u8 reserved[4];
3848};
3849
3850
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003851/*
Eilon Greenstein33471622008-08-13 15:59:08 -07003852 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003853 */
3854struct eth_tx_bd_flags {
3855 u8 as_bitfield;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003856#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
3857#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
3858#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
3859#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
3860#define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
3861#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003862#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
3863#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003864#define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
3865#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003866#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
3867#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
3868#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
3869#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
3870};
3871
3872/*
3873 * The eth Tx Buffer Descriptor
3874 */
Eilon Greensteinca003922009-08-12 22:53:28 -07003875struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003876 __le32 addr_lo;
3877 __le32 addr_hi;
3878 __le16 nbd;
3879 __le16 nbytes;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003880 __le16 vlan_or_ethertype;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003881 struct eth_tx_bd_flags bd_flags;
3882 u8 general_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003883#define ETH_TX_START_BD_HDR_NBDS (0xF<<0)
Eilon Greensteinca003922009-08-12 22:53:28 -07003884#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003885#define ETH_TX_START_BD_FORCE_VLAN_MODE (0x1<<4)
3886#define ETH_TX_START_BD_FORCE_VLAN_MODE_SHIFT 4
3887#define ETH_TX_START_BD_RESREVED (0x1<<5)
3888#define ETH_TX_START_BD_RESREVED_SHIFT 5
Eilon Greensteinca003922009-08-12 22:53:28 -07003889#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
3890#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
3891};
3892
3893/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003894 * Tx parsing BD structure for ETH E1/E1h
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003895 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003896struct eth_tx_parse_bd_e1x {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003897 u8 global_data;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003898#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
3899#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
3900#define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x1<<4)
3901#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 4
3902#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
3903#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
3904#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<6)
3905#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 6
3906#define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<7)
3907#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003908 u8 tcp_flags;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003909#define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
3910#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
3911#define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
3912#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
3913#define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
3914#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
3915#define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
3916#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
3917#define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
3918#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
3919#define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
3920#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
3921#define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
3922#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
3923#define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
3924#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
3925 u8 ip_hlen_w;
Eilon Greensteinca003922009-08-12 22:53:28 -07003926 s8 reserved;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003927 __le16 total_hlen_w;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003928 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07003929 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003930 __le16 ip_id;
3931 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003932};
3933
3934/*
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003935 * Tx parsing BD structure for ETH E2
3936 */
3937struct eth_tx_parse_bd_e2 {
3938 __le16 dst_mac_addr_lo;
3939 __le16 dst_mac_addr_mid;
3940 __le16 dst_mac_addr_hi;
3941 __le16 src_mac_addr_lo;
3942 __le16 src_mac_addr_mid;
3943 __le16 src_mac_addr_hi;
3944 __le32 parsing_data;
3945#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x1FFF<<0)
3946#define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
3947#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<13)
3948#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 13
3949#define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<17)
3950#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 17
3951#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<31)
3952#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 31
3953};
3954
3955/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003956 * The last BD in the BD memory will hold a pointer to the next BD memory
3957 */
3958struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07003959 __le32 addr_lo;
3960 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003961 u8 reserved[8];
3962};
3963
3964/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003965 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003966 */
3967union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07003968 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003969 struct eth_tx_bd reg_bd;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003970 struct eth_tx_parse_bd_e1x parse_bd_e1x;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003971 struct eth_tx_parse_bd_e2 parse_bd_e2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003972 struct eth_tx_next_bd next_bd;
3973};
3974
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003975/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003976 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003977 */
Eilon Greensteinca003922009-08-12 22:53:28 -07003978struct eth_tx_bds_array {
3979 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003980};
3981
3982
3983/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003984 * VLAN mode on TX BDs
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003985 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003986enum eth_tx_vlan_type {
3987 X_ETH_NO_VLAN,
3988 X_ETH_OUTBAND_VLAN,
3989 X_ETH_INBAND_VLAN,
3990 X_ETH_FW_ADDED_VLAN,
3991 MAX_ETH_TX_VLAN_TYPE
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003992};
3993
Eilon Greensteinca003922009-08-12 22:53:28 -07003994
3995/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003996 * Ethernet VLAN filtering mode in E1x
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003997 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003998enum eth_vlan_filter_mode {
3999 ETH_VLAN_FILTER_ANY_VLAN,
4000 ETH_VLAN_FILTER_SPECIFIC_VLAN,
4001 ETH_VLAN_FILTER_CLASSIFY,
4002 MAX_ETH_VLAN_FILTER_MODE
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004003};
4004
4005
4006/*
4007 * MAC filtering configuration command header
4008 */
4009struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004010 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004011 u8 offset;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004012 __le16 client_id;
4013 __le32 echo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004014};
4015
4016/*
4017 * MAC address in list for ramrod
4018 */
4019struct mac_configuration_entry {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004020 __le16 lsb_mac_addr;
4021 __le16 middle_mac_addr;
4022 __le16 msb_mac_addr;
4023 __le16 vlan_id;
4024 u8 pf_id;
4025 u8 flags;
4026#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
4027#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
4028#define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
4029#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
4030#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
4031#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
4032#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
4033#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
4034#define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
4035#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
4036#define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
4037#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004038 __le16 reserved0;
4039 __le32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004040};
4041
4042/*
4043 * MAC filtering configuration command
4044 */
4045struct mac_configuration_cmd {
4046 struct mac_configuration_hdr hdr;
4047 struct mac_configuration_entry config_table[64];
4048};
4049
4050
4051/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004052 * Set-MAC command type (in E1x)
4053 */
4054enum set_mac_action_type {
4055 T_ETH_MAC_COMMAND_INVALIDATE,
4056 T_ETH_MAC_COMMAND_SET,
4057 MAX_SET_MAC_ACTION_TYPE
4058};
4059
4060
4061/*
4062 * tpa update ramrod data
4063 */
4064struct tpa_update_ramrod_data {
4065 u8 update_ipv4;
4066 u8 update_ipv6;
4067 u8 client_id;
4068 u8 max_tpa_queues;
4069 u8 max_sges_for_packet;
4070 u8 complete_on_both_clients;
4071 __le16 reserved1;
4072 __le16 sge_buff_size;
4073 __le16 max_agg_size;
4074 __le32 sge_page_base_lo;
4075 __le32 sge_page_base_hi;
4076 __le16 sge_pause_thr_low;
4077 __le16 sge_pause_thr_high;
4078};
4079
4080
4081/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004082 * approximate-match multicast filtering for E1H per function in Tstorm
4083 */
4084struct tstorm_eth_approximate_match_multicast_filtering {
4085 u32 mcast_add_hash_bit_array[8];
4086};
4087
4088
4089/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004090 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004091 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004092struct tstorm_eth_function_common_config {
4093 __le16 config_flags;
4094#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
4095#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
4096#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
4097#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
4098#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
4099#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
4100#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
4101#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
4102#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
4103#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
4104#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<7)
4105#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 7
4106#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0xFF<<8)
4107#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 8
4108 u8 rss_result_mask;
4109 u8 reserved1;
4110 __le16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004111};
4112
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004114/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004115 * MAC filtering configuration parameters per port in Tstorm
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004116 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004117struct tstorm_eth_mac_filter_config {
4118 __le32 ucast_drop_all;
4119 __le32 ucast_accept_all;
4120 __le32 mcast_drop_all;
4121 __le32 mcast_accept_all;
4122 __le32 bcast_accept_all;
4123 __le32 vlan_filter[2];
4124 __le32 unmatched_unicast;
4125};
4126
4127
4128/*
4129 * tx only queue init ramrod data
4130 */
4131struct tx_queue_init_ramrod_data {
4132 struct client_init_general_data general;
4133 struct client_init_tx_data tx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004134};
4135
4136
4137/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004138 * Three RX producers for ETH
4139 */
4140struct ustorm_eth_rx_producers {
4141#if defined(__BIG_ENDIAN)
4142 u16 bd_prod;
4143 u16 cqe_prod;
4144#elif defined(__LITTLE_ENDIAN)
4145 u16 cqe_prod;
4146 u16 bd_prod;
4147#endif
4148#if defined(__BIG_ENDIAN)
4149 u16 reserved;
4150 u16 sge_prod;
4151#elif defined(__LITTLE_ENDIAN)
4152 u16 sge_prod;
4153 u16 reserved;
4154#endif
4155};
4156
4157
4158/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004159 * cfc delete event data
4160 */
4161struct cfc_del_event_data {
4162 u32 cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004163 u32 reserved0;
4164 u32 reserved1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004165};
4166
4167
4168/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004169 * per-port SAFC demo variables
4170 */
4171struct cmng_flags_per_port {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004172 u32 cmng_enables;
4173#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
4174#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
4175#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
4176#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004177#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<2)
4178#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 2
4179#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<3)
4180#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 3
4181#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0xFFFFFFF<<4)
4182#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 4
4183 u32 __reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004184};
4185
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004186
4187/*
4188 * per-port rate shaping variables
4189 */
4190struct rate_shaping_vars_per_port {
4191 u32 rs_periodic_timeout;
4192 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004193};
4194
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004195/*
4196 * per-port fairness variables
4197 */
4198struct fairness_vars_per_port {
4199 u32 upper_bound;
4200 u32 fair_threshold;
4201 u32 fairness_timeout;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004202 u32 reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004203};
4204
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004205/*
4206 * per-port SAFC variables
4207 */
4208struct safc_struct_per_port {
4209#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004210 u16 __reserved1;
4211 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004212 u8 safc_timeout_usec;
4213#elif defined(__LITTLE_ENDIAN)
4214 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004215 u8 __reserved0;
4216 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004217#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004218 u8 cos_to_traffic_types[MAX_COS_NUMBER];
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004219 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004220};
4221
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004222/*
4223 * Per-port congestion management variables
4224 */
4225struct cmng_struct_per_port {
4226 struct rate_shaping_vars_per_port rs_vars;
4227 struct fairness_vars_per_port fair_vars;
4228 struct safc_struct_per_port safc_vars;
4229 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004230};
4231
4232
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004233/*
4234 * Protocol-common command ID for slow path elements
4235 */
4236enum common_spqe_cmd_id {
4237 RAMROD_CMD_ID_COMMON_UNUSED,
4238 RAMROD_CMD_ID_COMMON_FUNCTION_START,
4239 RAMROD_CMD_ID_COMMON_FUNCTION_STOP,
4240 RAMROD_CMD_ID_COMMON_CFC_DEL,
4241 RAMROD_CMD_ID_COMMON_CFC_DEL_WB,
4242 RAMROD_CMD_ID_COMMON_STAT_QUERY,
4243 RAMROD_CMD_ID_COMMON_STOP_TRAFFIC,
4244 RAMROD_CMD_ID_COMMON_START_TRAFFIC,
4245 RAMROD_CMD_ID_COMMON_RESERVED1,
4246 RAMROD_CMD_ID_COMMON_RESERVED2,
4247 MAX_COMMON_SPQE_CMD_ID
4248};
4249
4250
4251/*
4252 * Per-protocol connection types
4253 */
4254enum connection_type {
4255 ETH_CONNECTION_TYPE,
4256 TOE_CONNECTION_TYPE,
4257 RDMA_CONNECTION_TYPE,
4258 ISCSI_CONNECTION_TYPE,
4259 FCOE_CONNECTION_TYPE,
4260 RESERVED_CONNECTION_TYPE_0,
4261 RESERVED_CONNECTION_TYPE_1,
4262 RESERVED_CONNECTION_TYPE_2,
4263 NONE_CONNECTION_TYPE,
4264 MAX_CONNECTION_TYPE
4265};
4266
4267
4268/*
4269 * Cos modes
4270 */
4271enum cos_mode {
4272 OVERRIDE_COS,
4273 STATIC_COS,
4274 FW_WRR,
4275 MAX_COS_MODE
4276};
4277
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004278
4279/*
4280 * Dynamic HC counters set by the driver
4281 */
4282struct hc_dynamic_drv_counter {
4283 u32 val[HC_SB_MAX_DYNAMIC_INDICES];
4284};
4285
4286/*
4287 * zone A per-queue data
4288 */
4289struct cstorm_queue_zone_data {
4290 struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
4291 struct regpair reserved[2];
4292};
4293
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004294
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004295/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004296 * Vf-PF channel data in cstorm ram (non-triggered zone)
Eilon Greensteinca003922009-08-12 22:53:28 -07004297 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004298struct vf_pf_channel_zone_data {
4299 u32 msg_addr_lo;
4300 u32 msg_addr_hi;
4301};
4302
4303/*
4304 * zone for VF non-triggered data
4305 */
4306struct non_trigger_vf_zone {
4307 struct vf_pf_channel_zone_data vf_pf_channel;
4308};
4309
4310/*
4311 * Vf-PF channel trigger zone in cstorm ram
4312 */
4313struct vf_pf_channel_zone_trigger {
4314 u8 addr_valid;
4315};
4316
4317/*
4318 * zone that triggers the in-bound interrupt
4319 */
4320struct trigger_vf_zone {
4321#if defined(__BIG_ENDIAN)
4322 u16 reserved1;
4323 u8 reserved0;
4324 struct vf_pf_channel_zone_trigger vf_pf_channel;
4325#elif defined(__LITTLE_ENDIAN)
4326 struct vf_pf_channel_zone_trigger vf_pf_channel;
4327 u8 reserved0;
4328 u16 reserved1;
4329#endif
4330 u32 reserved2;
4331};
4332
4333/*
4334 * zone B per-VF data
4335 */
4336struct cstorm_vf_zone_data {
4337 struct non_trigger_vf_zone non_trigger;
4338 struct trigger_vf_zone trigger;
4339};
4340
4341
4342/*
4343 * Dynamic host coalescing init parameters, per state machine
4344 */
4345struct dynamic_hc_sm_config {
Eilon Greensteinca003922009-08-12 22:53:28 -07004346 u32 threshold[3];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004347 u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
4348 u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
4349 u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
4350 u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
4351 u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
Eilon Greensteinca003922009-08-12 22:53:28 -07004352};
4353
Eilon Greensteinca003922009-08-12 22:53:28 -07004354/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004355 * Dynamic host coalescing init parameters
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004356 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004357struct dynamic_hc_config {
4358 struct dynamic_hc_sm_config sm_config[HC_SB_MAX_SM];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004359};
4360
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004361
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004362struct e2_integ_data {
4363#if defined(__BIG_ENDIAN)
4364 u8 flags;
4365#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4366#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4367#define E2_INTEG_DATA_LB_TX (0x1<<1)
4368#define E2_INTEG_DATA_LB_TX_SHIFT 1
4369#define E2_INTEG_DATA_COS_TX (0x1<<2)
4370#define E2_INTEG_DATA_COS_TX_SHIFT 2
4371#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4372#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4373#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4374#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4375#define E2_INTEG_DATA_RESERVED (0x7<<5)
4376#define E2_INTEG_DATA_RESERVED_SHIFT 5
4377 u8 cos;
4378 u8 voq;
4379 u8 pbf_queue;
4380#elif defined(__LITTLE_ENDIAN)
4381 u8 pbf_queue;
4382 u8 voq;
4383 u8 cos;
4384 u8 flags;
4385#define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4386#define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4387#define E2_INTEG_DATA_LB_TX (0x1<<1)
4388#define E2_INTEG_DATA_LB_TX_SHIFT 1
4389#define E2_INTEG_DATA_COS_TX (0x1<<2)
4390#define E2_INTEG_DATA_COS_TX_SHIFT 2
4391#define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4392#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4393#define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4394#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4395#define E2_INTEG_DATA_RESERVED (0x7<<5)
4396#define E2_INTEG_DATA_RESERVED_SHIFT 5
4397#endif
4398#if defined(__BIG_ENDIAN)
4399 u16 reserved3;
4400 u8 reserved2;
4401 u8 ramEn;
4402#elif defined(__LITTLE_ENDIAN)
4403 u8 ramEn;
4404 u8 reserved2;
4405 u16 reserved3;
4406#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004407};
4408
4409
4410/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004411 * set mac event data
4412 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004413struct eth_event_data {
4414 u32 echo;
4415 u32 reserved0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004416 u32 reserved1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004417};
4418
4419
4420/*
4421 * pf-vf event data
4422 */
4423struct vf_pf_event_data {
4424 u8 vf_id;
4425 u8 reserved0;
4426 u16 reserved1;
4427 u32 msg_addr_lo;
4428 u32 msg_addr_hi;
4429};
4430
4431/*
4432 * VF FLR event data
4433 */
4434struct vf_flr_event_data {
4435 u8 vf_id;
4436 u8 reserved0;
4437 u16 reserved1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004438 u32 reserved2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004439 u32 reserved3;
4440};
4441
4442/*
4443 * malicious VF event data
4444 */
4445struct malicious_vf_event_data {
4446 u8 vf_id;
4447 u8 reserved0;
4448 u16 reserved1;
4449 u32 reserved2;
4450 u32 reserved3;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004451};
4452
4453/*
4454 * union for all event ring message types
4455 */
4456union event_data {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004457 struct vf_pf_event_data vf_pf_event;
4458 struct eth_event_data eth_event;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004459 struct cfc_del_event_data cfc_del_event;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004460 struct vf_flr_event_data vf_flr_event;
4461 struct malicious_vf_event_data malicious_vf_event;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004462};
4463
4464
4465/*
4466 * per PF event ring data
4467 */
4468struct event_ring_data {
4469 struct regpair base_addr;
4470#if defined(__BIG_ENDIAN)
4471 u8 index_id;
4472 u8 sb_id;
4473 u16 producer;
4474#elif defined(__LITTLE_ENDIAN)
4475 u16 producer;
4476 u8 sb_id;
4477 u8 index_id;
4478#endif
4479 u32 reserved0;
4480};
4481
4482
4483/*
4484 * event ring message element (each element is 128 bits)
4485 */
4486struct event_ring_msg {
4487 u8 opcode;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004488 u8 error;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004489 u16 reserved1;
4490 union event_data data;
4491};
4492
4493/*
4494 * event ring next page element (128 bits)
4495 */
4496struct event_ring_next {
4497 struct regpair addr;
4498 u32 reserved[2];
4499};
4500
4501/*
4502 * union for event ring element types (each element is 128 bits)
4503 */
4504union event_ring_elem {
4505 struct event_ring_msg message;
4506 struct event_ring_next next_page;
4507};
4508
4509
4510/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004511 * Common event ring opcodes
4512 */
4513enum event_ring_opcode {
4514 EVENT_RING_OPCODE_VF_PF_CHANNEL,
4515 EVENT_RING_OPCODE_FUNCTION_START,
4516 EVENT_RING_OPCODE_FUNCTION_STOP,
4517 EVENT_RING_OPCODE_CFC_DEL,
4518 EVENT_RING_OPCODE_CFC_DEL_WB,
4519 EVENT_RING_OPCODE_STAT_QUERY,
4520 EVENT_RING_OPCODE_STOP_TRAFFIC,
4521 EVENT_RING_OPCODE_START_TRAFFIC,
4522 EVENT_RING_OPCODE_VF_FLR,
4523 EVENT_RING_OPCODE_MALICIOUS_VF,
4524 EVENT_RING_OPCODE_FORWARD_SETUP,
4525 EVENT_RING_OPCODE_RSS_UPDATE_RULES,
4526 EVENT_RING_OPCODE_RESERVED1,
4527 EVENT_RING_OPCODE_RESERVED2,
4528 EVENT_RING_OPCODE_SET_MAC,
4529 EVENT_RING_OPCODE_CLASSIFICATION_RULES,
4530 EVENT_RING_OPCODE_FILTERS_RULES,
4531 EVENT_RING_OPCODE_MULTICAST_RULES,
4532 MAX_EVENT_RING_OPCODE
4533};
4534
4535
4536/*
4537 * Modes for fairness algorithm
4538 */
4539enum fairness_mode {
4540 FAIRNESS_COS_WRR_MODE,
4541 FAIRNESS_COS_ETS_MODE,
4542 MAX_FAIRNESS_MODE
4543};
4544
4545
4546/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004547 * per-vnic fairness variables
4548 */
4549struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004550 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004551 u32 vn_credit_delta;
4552 u32 __reserved0;
4553};
4554
4555
4556/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004557 * Priority and cos
4558 */
4559struct priority_cos {
4560 u8 priority;
4561 u8 cos;
4562 __le16 reserved1;
4563};
4564
4565/*
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004566 * The data for flow control configuration
4567 */
4568struct flow_control_configuration {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004569 struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES];
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004570 u8 dcb_enabled;
4571 u8 dcb_version;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004572 u8 dont_add_pri_0_en;
4573 u8 reserved1;
4574 __le32 reserved2;
4575};
4576
4577
4578/*
4579 *
4580 */
4581struct function_start_data {
4582 __le16 function_mode;
4583 __le16 sd_vlan_tag;
4584 u16 reserved;
4585 u8 path_id;
4586 u8 network_cos_mode;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004587};
4588
4589
4590/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004591 * FW version stored in the Xstorm RAM
4592 */
4593struct fw_version {
4594#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004595 u8 engineering;
4596 u8 revision;
4597 u8 minor;
4598 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004599#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004600 u8 major;
4601 u8 minor;
4602 u8 revision;
4603 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004604#endif
4605 u32 flags;
4606#define FW_VERSION_OPTIMIZED (0x1<<0)
4607#define FW_VERSION_OPTIMIZED_SHIFT 0
4608#define FW_VERSION_BIG_ENDIEN (0x1<<1)
4609#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004610#define FW_VERSION_CHIP_VERSION (0x3<<2)
4611#define FW_VERSION_CHIP_VERSION_SHIFT 2
4612#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
4613#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004614};
4615
4616
4617/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004618 * Dynamic Host-Coalescing - Driver(host) counters
4619 */
4620struct hc_dynamic_sb_drv_counters {
4621 u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
4622};
4623
4624
4625/*
4626 * 2 bytes. configuration/state parameters for a single protocol index
4627 */
4628struct hc_index_data {
4629#if defined(__BIG_ENDIAN)
4630 u8 flags;
4631#define HC_INDEX_DATA_SM_ID (0x1<<0)
4632#define HC_INDEX_DATA_SM_ID_SHIFT 0
4633#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
4634#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
4635#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
4636#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
4637#define HC_INDEX_DATA_RESERVE (0x1F<<3)
4638#define HC_INDEX_DATA_RESERVE_SHIFT 3
4639 u8 timeout;
4640#elif defined(__LITTLE_ENDIAN)
4641 u8 timeout;
4642 u8 flags;
4643#define HC_INDEX_DATA_SM_ID (0x1<<0)
4644#define HC_INDEX_DATA_SM_ID_SHIFT 0
4645#define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
4646#define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
4647#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
4648#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
4649#define HC_INDEX_DATA_RESERVE (0x1F<<3)
4650#define HC_INDEX_DATA_RESERVE_SHIFT 3
4651#endif
4652};
4653
4654
4655/*
4656 * HC state-machine
4657 */
4658struct hc_status_block_sm {
4659#if defined(__BIG_ENDIAN)
4660 u8 igu_seg_id;
4661 u8 igu_sb_id;
4662 u8 timer_value;
4663 u8 __flags;
4664#elif defined(__LITTLE_ENDIAN)
4665 u8 __flags;
4666 u8 timer_value;
4667 u8 igu_sb_id;
4668 u8 igu_seg_id;
4669#endif
4670 u32 time_to_expire;
4671};
4672
4673/*
4674 * hold PCI identification variables- used in various places in firmware
4675 */
4676struct pci_entity {
4677#if defined(__BIG_ENDIAN)
4678 u8 vf_valid;
4679 u8 vf_id;
4680 u8 vnic_id;
4681 u8 pf_id;
4682#elif defined(__LITTLE_ENDIAN)
4683 u8 pf_id;
4684 u8 vnic_id;
4685 u8 vf_id;
4686 u8 vf_valid;
4687#endif
4688};
4689
4690/*
4691 * The fast-path status block meta-data, common to all chips
4692 */
4693struct hc_sb_data {
4694 struct regpair host_sb_addr;
4695 struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
4696 struct pci_entity p_func;
4697#if defined(__BIG_ENDIAN)
4698 u8 rsrv0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004699 u8 state;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004700 u8 dhc_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004701 u8 same_igu_sb_1b;
4702#elif defined(__LITTLE_ENDIAN)
4703 u8 same_igu_sb_1b;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004704 u8 dhc_qzone_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004705 u8 state;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004706 u8 rsrv0;
4707#endif
4708 struct regpair rsrv1[2];
4709};
4710
4711
4712/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004713 * Segment types for host coaslescing
4714 */
4715enum hc_segment {
4716 HC_REGULAR_SEGMENT,
4717 HC_DEFAULT_SEGMENT,
4718 MAX_HC_SEGMENT
4719};
4720
4721
4722/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004723 * The fast-path status block meta-data
4724 */
4725struct hc_sp_status_block_data {
4726 struct regpair host_sb_addr;
4727#if defined(__BIG_ENDIAN)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004728 u8 rsrv1;
4729 u8 state;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004730 u8 igu_seg_id;
4731 u8 igu_sb_id;
4732#elif defined(__LITTLE_ENDIAN)
4733 u8 igu_sb_id;
4734 u8 igu_seg_id;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004735 u8 state;
4736 u8 rsrv1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004737#endif
4738 struct pci_entity p_func;
4739};
4740
4741
4742/*
4743 * The fast-path status block meta-data
4744 */
4745struct hc_status_block_data_e1x {
4746 struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
4747 struct hc_sb_data common;
4748};
4749
4750
4751/*
4752 * The fast-path status block meta-data
4753 */
4754struct hc_status_block_data_e2 {
4755 struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
4756 struct hc_sb_data common;
4757};
4758
4759
4760/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004761 * IGU block operartion modes (in Everest2)
4762 */
4763enum igu_mode {
4764 HC_IGU_BC_MODE,
4765 HC_IGU_NBC_MODE,
4766 MAX_IGU_MODE
4767};
4768
4769
4770/*
4771 * IP versions
4772 */
4773enum ip_ver {
4774 IP_V4,
4775 IP_V6,
4776 MAX_IP_VER
4777};
4778
4779
4780/*
4781 * Multi-function modes
4782 */
4783enum mf_mode {
4784 SINGLE_FUNCTION,
4785 MULTI_FUNCTION_SD,
4786 MULTI_FUNCTION_SI,
4787 MULTI_FUNCTION_RESERVED,
4788 MAX_MF_MODE
4789};
4790
4791/*
4792 * Protocol-common statistics collected by the Tstorm (per pf)
4793 */
4794struct tstorm_per_pf_stats {
4795 struct regpair rcv_error_bytes;
4796};
4797
4798/*
4799 *
4800 */
4801struct per_pf_stats {
4802 struct tstorm_per_pf_stats tstorm_pf_statistics;
4803};
4804
4805
4806/*
4807 * Protocol-common statistics collected by the Tstorm (per port)
4808 */
4809struct tstorm_per_port_stats {
4810 __le32 mac_discard;
4811 __le32 mac_filter_discard;
4812 __le32 brb_truncate_discard;
4813 __le32 mf_tag_discard;
4814 __le32 packet_drop;
4815 __le32 reserved;
4816};
4817
4818/*
4819 *
4820 */
4821struct per_port_stats {
4822 struct tstorm_per_port_stats tstorm_port_statistics;
4823};
4824
4825
4826/*
4827 * Protocol-common statistics collected by the Tstorm (per client)
4828 */
4829struct tstorm_per_queue_stats {
4830 struct regpair rcv_ucast_bytes;
4831 __le32 rcv_ucast_pkts;
4832 __le32 checksum_discard;
4833 struct regpair rcv_bcast_bytes;
4834 __le32 rcv_bcast_pkts;
4835 __le32 pkts_too_big_discard;
4836 struct regpair rcv_mcast_bytes;
4837 __le32 rcv_mcast_pkts;
4838 __le32 ttl0_discard;
4839 __le16 no_buff_discard;
4840 __le16 reserved0;
4841 __le32 reserved1;
4842};
4843
4844/*
4845 * Protocol-common statistics collected by the Ustorm (per client)
4846 */
4847struct ustorm_per_queue_stats {
4848 struct regpair ucast_no_buff_bytes;
4849 struct regpair mcast_no_buff_bytes;
4850 struct regpair bcast_no_buff_bytes;
4851 __le32 ucast_no_buff_pkts;
4852 __le32 mcast_no_buff_pkts;
4853 __le32 bcast_no_buff_pkts;
4854 __le32 coalesced_pkts;
4855 struct regpair coalesced_bytes;
4856 __le32 coalesced_events;
4857 __le32 coalesced_aborts;
4858};
4859
4860/*
4861 * Protocol-common statistics collected by the Xstorm (per client)
4862 */
4863struct xstorm_per_queue_stats {
4864 struct regpair ucast_bytes_sent;
4865 struct regpair mcast_bytes_sent;
4866 struct regpair bcast_bytes_sent;
4867 __le32 ucast_pkts_sent;
4868 __le32 mcast_pkts_sent;
4869 __le32 bcast_pkts_sent;
4870 __le32 error_drop_pkts;
4871};
4872
4873/*
4874 *
4875 */
4876struct per_queue_stats {
4877 struct tstorm_per_queue_stats tstorm_queue_statistics;
4878 struct ustorm_per_queue_stats ustorm_queue_statistics;
4879 struct xstorm_per_queue_stats xstorm_queue_statistics;
4880};
4881
4882
4883/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004884 * FW version stored in first line of pram
4885 */
4886struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004887 u8 major;
4888 u8 minor;
4889 u8 revision;
4890 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004891 u8 flags;
4892#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
4893#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
4894#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
4895#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
4896#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
4897#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004898#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
4899#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
4900#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
4901#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
4902};
4903
4904
4905/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004906 * Ethernet slow path element
4907 */
4908union protocol_common_specific_data {
4909 u8 protocol_data[8];
4910 struct regpair phy_address;
4911 struct regpair mac_config_addr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004912};
4913
4914/*
Eilon Greensteinca003922009-08-12 22:53:28 -07004915 * The send queue element
4916 */
4917struct protocol_common_spe {
4918 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004919 union protocol_common_specific_data data;
Eilon Greensteinca003922009-08-12 22:53:28 -07004920};
4921
4922
4923/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004924 * a single rate shaping counter. can be used as protocol or vnic counter
4925 */
4926struct rate_shaping_counter {
4927 u32 quota;
4928#if defined(__BIG_ENDIAN)
4929 u16 __reserved0;
4930 u16 rate;
4931#elif defined(__LITTLE_ENDIAN)
4932 u16 rate;
4933 u16 __reserved0;
4934#endif
4935};
4936
4937
4938/*
4939 * per-vnic rate shaping variables
4940 */
4941struct rate_shaping_vars_per_vn {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004942 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004943};
4944
4945
4946/*
4947 * The send queue element
4948 */
4949struct slow_path_element {
4950 struct spe_hdr hdr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004951 struct regpair protocol_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004952};
4953
4954
4955/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004956 * Protocol-common statistics counter
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004957 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004958struct stats_counter {
4959 __le16 xstats_counter;
4960 __le16 reserved0;
4961 __le32 reserved1;
4962 __le16 tstats_counter;
4963 __le16 reserved2;
4964 __le32 reserved3;
4965 __le16 ustats_counter;
4966 __le16 reserved4;
4967 __le32 reserved5;
4968 __le16 cstats_counter;
4969 __le16 reserved6;
4970 __le32 reserved7;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004971};
4972
4973
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004974/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004975 *
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004976 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004977struct stats_query_entry {
4978 u8 kind;
4979 u8 index;
4980 __le16 funcID;
4981 __le32 reserved;
4982 struct regpair address;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004983};
4984
4985/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004986 * statistic command
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004988struct stats_query_cmd_group {
4989 struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
4990};
4991
4992
4993/*
4994 * statistic command header
4995 */
4996struct stats_query_header {
4997 u8 cmd_num;
4998 u8 reserved0;
4999 __le16 drv_stats_counter;
5000 __le32 reserved1;
5001 struct regpair stats_counters_addrs;
5002};
5003
5004
5005/*
5006 * Types of statistcis query entry
5007 */
5008enum stats_query_type {
5009 STATS_TYPE_QUEUE,
5010 STATS_TYPE_PORT,
5011 STATS_TYPE_PF,
5012 STATS_TYPE_TOE,
5013 STATS_TYPE_FCOE,
5014 MAX_STATS_QUERY_TYPE
5015};
5016
5017
5018/*
5019 * Indicate of the function status block state
5020 */
5021enum status_block_state {
5022 SB_DISABLED,
5023 SB_ENABLED,
5024 SB_CLEANED,
5025 MAX_STATUS_BLOCK_STATE
5026};
5027
5028
5029/*
5030 * Storm IDs (including attentions for IGU related enums)
5031 */
5032enum storm_id {
5033 USTORM_ID,
5034 CSTORM_ID,
5035 XSTORM_ID,
5036 TSTORM_ID,
5037 ATTENTION_ID,
5038 MAX_STORM_ID
5039};
5040
5041
5042/*
5043 * Taffic types used in ETS and flow control algorithms
5044 */
5045enum traffic_type {
5046 LLFC_TRAFFIC_TYPE_NW,
5047 LLFC_TRAFFIC_TYPE_FCOE,
5048 LLFC_TRAFFIC_TYPE_ISCSI,
5049 MAX_TRAFFIC_TYPE
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005050};
5051
5052
5053/*
5054 * zone A per-queue data
5055 */
5056struct tstorm_queue_zone_data {
5057 struct regpair reserved[4];
5058};
5059
5060
5061/*
5062 * zone B per-VF data
5063 */
5064struct tstorm_vf_zone_data {
5065 struct regpair reserved;
5066};
5067
5068
5069/*
5070 * zone A per-queue data
5071 */
5072struct ustorm_queue_zone_data {
5073 struct ustorm_eth_rx_producers eth_rx_producers;
5074 struct regpair reserved[3];
5075};
5076
5077
5078/*
5079 * zone B per-VF data
5080 */
5081struct ustorm_vf_zone_data {
5082 struct regpair reserved;
5083};
5084
5085
5086/*
5087 * data per VF-PF channel
5088 */
5089struct vf_pf_channel_data {
5090#if defined(__BIG_ENDIAN)
5091 u16 reserved0;
5092 u8 valid;
5093 u8 state;
5094#elif defined(__LITTLE_ENDIAN)
5095 u8 state;
5096 u8 valid;
5097 u16 reserved0;
5098#endif
5099 u32 reserved1;
5100};
5101
5102
5103/*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005104 * State of VF-PF channel
5105 */
5106enum vf_pf_channel_state {
5107 VF_PF_CHANNEL_STATE_READY,
5108 VF_PF_CHANNEL_STATE_WAITING_FOR_ACK,
5109 MAX_VF_PF_CHANNEL_STATE
5110};
5111
5112
5113/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005114 * zone A per-queue data
5115 */
5116struct xstorm_queue_zone_data {
5117 struct regpair reserved[4];
5118};
5119
5120
5121/*
5122 * zone B per-VF data
5123 */
5124struct xstorm_vf_zone_data {
5125 struct regpair reserved;
5126};
5127
5128#endif /* BNX2X_HSI_H */