blob: 6c1e4d6c12cda7235f8b07c063c56945d80ab552 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030049#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030051#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<1) /* Register operand. */
53#define DstMem (3<<1) /* Memory operand. */
54#define DstAcc (4<<1) /* Destination Accumulator */
55#define DstDI (5<<1) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<1) /* 64bit memory operand */
57#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030085/* Misc flags */
Avi Kivity5a506b12010-08-01 15:10:29 +030086#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +030087#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +030088#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020089#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020090#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030091#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010092/* Source 2 operand type */
93#define Src2None (0<<29)
94#define Src2CL (1<<29)
95#define Src2ImmByte (2<<29)
96#define Src2One (3<<29)
97#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080098
Avi Kivityd0e53322010-07-29 15:11:54 +030099#define X2(x...) x, x
100#define X3(x...) X2(x), x
101#define X4(x...) X2(x), X2(x)
102#define X5(x...) X4(x), x
103#define X6(x...) X4(x), X2(x)
104#define X7(x...) X4(x), X3(x)
105#define X8(x...) X4(x), X4(x)
106#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300107
Avi Kivityd65b1de2010-07-29 15:11:35 +0300108struct opcode {
109 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300110 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300111 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300112 struct opcode *group;
113 struct group_dual *gdual;
114 } u;
115};
116
117struct group_dual {
118 struct opcode mod012[8];
119 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300120};
121
Avi Kivity6aa8b732006-12-10 02:21:36 -0800122/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200123#define EFLG_ID (1<<21)
124#define EFLG_VIP (1<<20)
125#define EFLG_VIF (1<<19)
126#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200127#define EFLG_VM (1<<17)
128#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200129#define EFLG_IOPL (3<<12)
130#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800131#define EFLG_OF (1<<11)
132#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200133#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200134#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800135#define EFLG_SF (1<<7)
136#define EFLG_ZF (1<<6)
137#define EFLG_AF (1<<4)
138#define EFLG_PF (1<<2)
139#define EFLG_CF (1<<0)
140
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300141#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
142#define EFLG_RESERVED_ONE_MASK 2
143
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144/*
145 * Instruction emulation:
146 * Most instructions are emulated directly via a fragment of inline assembly
147 * code. This allows us to save/restore EFLAGS and thus very easily pick up
148 * any modified flags.
149 */
150
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800151#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800152#define _LO32 "k" /* force 32-bit operand */
153#define _STK "%%rsp" /* stack pointer */
154#elif defined(__i386__)
155#define _LO32 "" /* force 32-bit operand */
156#define _STK "%%esp" /* stack pointer */
157#endif
158
159/*
160 * These EFLAGS bits are restored from saved value during emulation, and
161 * any changes are written back to the saved value after emulation.
162 */
163#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
164
165/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200166#define _PRE_EFLAGS(_sav, _msk, _tmp) \
167 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
168 "movl %"_sav",%"_LO32 _tmp"; " \
169 "push %"_tmp"; " \
170 "push %"_tmp"; " \
171 "movl %"_msk",%"_LO32 _tmp"; " \
172 "andl %"_LO32 _tmp",("_STK"); " \
173 "pushf; " \
174 "notl %"_LO32 _tmp"; " \
175 "andl %"_LO32 _tmp",("_STK"); " \
176 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
177 "pop %"_tmp"; " \
178 "orl %"_LO32 _tmp",("_STK"); " \
179 "popf; " \
180 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800181
182/* After executing instruction: write-back necessary bits in EFLAGS. */
183#define _POST_EFLAGS(_sav, _msk, _tmp) \
184 /* _sav |= EFLAGS & _msk; */ \
185 "pushf; " \
186 "pop %"_tmp"; " \
187 "andl %"_msk",%"_LO32 _tmp"; " \
188 "orl %"_LO32 _tmp",%"_sav"; "
189
Avi Kivitydda96d82008-11-26 15:14:10 +0200190#ifdef CONFIG_X86_64
191#define ON64(x) x
192#else
193#define ON64(x)
194#endif
195
Avi Kivity6b7ad612008-11-26 15:30:45 +0200196#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
197 do { \
198 __asm__ __volatile__ ( \
199 _PRE_EFLAGS("0", "4", "2") \
200 _op _suffix " %"_x"3,%1; " \
201 _POST_EFLAGS("0", "4", "2") \
202 : "=m" (_eflags), "=m" ((_dst).val), \
203 "=&r" (_tmp) \
204 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200205 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200206
207
Avi Kivity6aa8b732006-12-10 02:21:36 -0800208/* Raw emulation: instruction has two explicit operands. */
209#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200210 do { \
211 unsigned long _tmp; \
212 \
213 switch ((_dst).bytes) { \
214 case 2: \
215 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
216 break; \
217 case 4: \
218 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
219 break; \
220 case 8: \
221 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
222 break; \
223 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800224 } while (0)
225
226#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
227 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200228 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400229 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200231 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800232 break; \
233 default: \
234 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
235 _wx, _wy, _lx, _ly, _qx, _qy); \
236 break; \
237 } \
238 } while (0)
239
240/* Source operand is byte-sized and may be restricted to just %cl. */
241#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
242 __emulate_2op(_op, _src, _dst, _eflags, \
243 "b", "c", "b", "c", "b", "c", "b", "c")
244
245/* Source operand is byte, word, long or quad sized. */
246#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
247 __emulate_2op(_op, _src, _dst, _eflags, \
248 "b", "q", "w", "r", _LO32, "r", "", "r")
249
250/* Source operand is word, long or quad sized. */
251#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
252 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
253 "w", "r", _LO32, "r", "", "r")
254
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100255/* Instruction has three operands and one operand is stored in ECX register */
256#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
257 do { \
258 unsigned long _tmp; \
259 _type _clv = (_cl).val; \
260 _type _srcv = (_src).val; \
261 _type _dstv = (_dst).val; \
262 \
263 __asm__ __volatile__ ( \
264 _PRE_EFLAGS("0", "5", "2") \
265 _op _suffix " %4,%1 \n" \
266 _POST_EFLAGS("0", "5", "2") \
267 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
268 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
269 ); \
270 \
271 (_cl).val = (unsigned long) _clv; \
272 (_src).val = (unsigned long) _srcv; \
273 (_dst).val = (unsigned long) _dstv; \
274 } while (0)
275
276#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
277 do { \
278 switch ((_dst).bytes) { \
279 case 2: \
280 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
281 "w", unsigned short); \
282 break; \
283 case 4: \
284 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
285 "l", unsigned int); \
286 break; \
287 case 8: \
288 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
289 "q", unsigned long)); \
290 break; \
291 } \
292 } while (0)
293
Avi Kivitydda96d82008-11-26 15:14:10 +0200294#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800295 do { \
296 unsigned long _tmp; \
297 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200298 __asm__ __volatile__ ( \
299 _PRE_EFLAGS("0", "3", "2") \
300 _op _suffix " %1; " \
301 _POST_EFLAGS("0", "3", "2") \
302 : "=m" (_eflags), "+m" ((_dst).val), \
303 "=&r" (_tmp) \
304 : "i" (EFLAGS_MASK)); \
305 } while (0)
306
307/* Instruction has only one explicit operand (no source operand). */
308#define emulate_1op(_op, _dst, _eflags) \
309 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400310 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200311 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
312 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
313 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
314 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800315 } \
316 } while (0)
317
Avi Kivity6aa8b732006-12-10 02:21:36 -0800318/* Fetch next part of the instruction being emulated. */
319#define insn_fetch(_type, _size, _eip) \
320({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200321 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200322 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800323 goto done; \
324 (_eip) += (_size); \
325 (_type)_x; \
326})
327
Gleb Natapov414e6272010-04-28 19:15:26 +0300328#define insn_fetch_arr(_arr, _size, _eip) \
329({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
330 if (rc != X86EMUL_CONTINUE) \
331 goto done; \
332 (_eip) += (_size); \
333})
334
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800335static inline unsigned long ad_mask(struct decode_cache *c)
336{
337 return (1UL << (c->ad_bytes << 3)) - 1;
338}
339
Avi Kivity6aa8b732006-12-10 02:21:36 -0800340/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800341static inline unsigned long
342address_mask(struct decode_cache *c, unsigned long reg)
343{
344 if (c->ad_bytes == sizeof(unsigned long))
345 return reg;
346 else
347 return reg & ad_mask(c);
348}
349
350static inline unsigned long
351register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
352{
353 return base + address_mask(c, reg);
354}
355
Harvey Harrison7a9572752008-02-19 07:40:41 -0800356static inline void
357register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
358{
359 if (c->ad_bytes == sizeof(unsigned long))
360 *reg += inc;
361 else
362 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
363}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800364
Harvey Harrison7a9572752008-02-19 07:40:41 -0800365static inline void jmp_rel(struct decode_cache *c, int rel)
366{
367 register_address_increment(c, &c->eip, rel);
368}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300369
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300370static void set_seg_override(struct decode_cache *c, int seg)
371{
372 c->has_seg_override = true;
373 c->seg_override = seg;
374}
375
Gleb Natapov79168fd2010-04-28 19:15:30 +0300376static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
377 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300378{
379 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
380 return 0;
381
Gleb Natapov79168fd2010-04-28 19:15:30 +0300382 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300383}
384
385static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300386 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300387 struct decode_cache *c)
388{
389 if (!c->has_seg_override)
390 return 0;
391
Gleb Natapov79168fd2010-04-28 19:15:30 +0300392 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300393}
394
Gleb Natapov79168fd2010-04-28 19:15:30 +0300395static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
396 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300397{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300398 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300399}
400
Gleb Natapov79168fd2010-04-28 19:15:30 +0300401static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
402 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300403{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300404 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300405}
406
Gleb Natapov54b84862010-04-28 19:15:44 +0300407static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
408 u32 error, bool valid)
409{
410 ctxt->exception = vec;
411 ctxt->error_code = error;
412 ctxt->error_code_valid = valid;
413 ctxt->restart = false;
414}
415
416static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
417{
418 emulate_exception(ctxt, GP_VECTOR, err, true);
419}
420
421static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
422 int err)
423{
424 ctxt->cr2 = addr;
425 emulate_exception(ctxt, PF_VECTOR, err, true);
426}
427
428static void emulate_ud(struct x86_emulate_ctxt *ctxt)
429{
430 emulate_exception(ctxt, UD_VECTOR, 0, false);
431}
432
433static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
434{
435 emulate_exception(ctxt, TS_VECTOR, err, true);
436}
437
Avi Kivity62266862007-11-20 13:15:52 +0200438static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
439 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300440 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200441{
442 struct fetch_cache *fc = &ctxt->decode.fetch;
443 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300444 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200445
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300446 if (eip == fc->end) {
447 cur_size = fc->end - fc->start;
448 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
449 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
450 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900451 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200452 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300453 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200454 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300455 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900456 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200457}
458
459static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
460 struct x86_emulate_ops *ops,
461 unsigned long eip, void *dest, unsigned size)
462{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900463 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200464
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200465 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200466 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200467 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200468 while (size--) {
469 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900470 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200471 return rc;
472 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900473 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200474}
475
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000476/*
477 * Given the 'reg' portion of a ModRM byte, and a register block, return a
478 * pointer into the block that addresses the relevant register.
479 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
480 */
481static void *decode_register(u8 modrm_reg, unsigned long *regs,
482 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800483{
484 void *p;
485
486 p = &regs[modrm_reg];
487 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
488 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
489 return p;
490}
491
492static int read_descriptor(struct x86_emulate_ctxt *ctxt,
493 struct x86_emulate_ops *ops,
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300494 ulong addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800495 u16 *size, unsigned long *address, int op_bytes)
496{
497 int rc;
498
499 if (op_bytes == 2)
500 op_bytes = 3;
501 *address = 0;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300502 rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900503 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800504 return rc;
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300505 rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800506 return rc;
507}
508
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300509static int test_cc(unsigned int condition, unsigned int flags)
510{
511 int rc = 0;
512
513 switch ((condition & 15) >> 1) {
514 case 0: /* o */
515 rc |= (flags & EFLG_OF);
516 break;
517 case 1: /* b/c/nae */
518 rc |= (flags & EFLG_CF);
519 break;
520 case 2: /* z/e */
521 rc |= (flags & EFLG_ZF);
522 break;
523 case 3: /* be/na */
524 rc |= (flags & (EFLG_CF|EFLG_ZF));
525 break;
526 case 4: /* s */
527 rc |= (flags & EFLG_SF);
528 break;
529 case 5: /* p/pe */
530 rc |= (flags & EFLG_PF);
531 break;
532 case 7: /* le/ng */
533 rc |= (flags & EFLG_ZF);
534 /* fall through */
535 case 6: /* l/nge */
536 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
537 break;
538 }
539
540 /* Odd condition identifiers (lsb == 1) have inverted sense. */
541 return (!!rc ^ (condition & 1));
542}
543
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300544static void fetch_register_operand(struct operand *op)
545{
546 switch (op->bytes) {
547 case 1:
548 op->val = *(u8 *)op->addr.reg;
549 break;
550 case 2:
551 op->val = *(u16 *)op->addr.reg;
552 break;
553 case 4:
554 op->val = *(u32 *)op->addr.reg;
555 break;
556 case 8:
557 op->val = *(u64 *)op->addr.reg;
558 break;
559 }
560}
561
Avi Kivity3c118e22007-10-31 10:27:04 +0200562static void decode_register_operand(struct operand *op,
563 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200564 int inhibit_bytereg)
565{
Avi Kivity33615aa2007-10-31 11:15:56 +0200566 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200567 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200568
569 if (!(c->d & ModRM))
570 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200571 op->type = OP_REG;
572 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300573 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200574 op->bytes = 1;
575 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300576 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200577 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200578 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300579 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200580 op->orig_val = op->val;
581}
582
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200583static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300584 struct x86_emulate_ops *ops,
585 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200586{
587 struct decode_cache *c = &ctxt->decode;
588 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700589 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900590 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300591 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200592
593 if (c->rex_prefix) {
594 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
595 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
596 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
597 }
598
599 c->modrm = insn_fetch(u8, 1, c->eip);
600 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
601 c->modrm_reg |= (c->modrm & 0x38) >> 3;
602 c->modrm_rm |= (c->modrm & 0x07);
Avi Kivity09ee57c2010-08-01 12:07:29 +0300603 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200604
605 if (c->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300606 op->type = OP_REG;
607 op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
608 op->addr.reg = decode_register(c->modrm_rm,
Avi Kivity107d6d22008-05-05 14:58:26 +0300609 c->regs, c->d & ByteOp);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300610 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200611 return rc;
612 }
613
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300614 op->type = OP_MEM;
615
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200616 if (c->ad_bytes == 2) {
617 unsigned bx = c->regs[VCPU_REGS_RBX];
618 unsigned bp = c->regs[VCPU_REGS_RBP];
619 unsigned si = c->regs[VCPU_REGS_RSI];
620 unsigned di = c->regs[VCPU_REGS_RDI];
621
622 /* 16-bit ModR/M decode. */
623 switch (c->modrm_mod) {
624 case 0:
625 if (c->modrm_rm == 6)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300626 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200627 break;
628 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300629 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200630 break;
631 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300632 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200633 break;
634 }
635 switch (c->modrm_rm) {
636 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300637 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200638 break;
639 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300640 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200641 break;
642 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300643 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200644 break;
645 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300646 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200647 break;
648 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300649 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200650 break;
651 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300652 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200653 break;
654 case 6:
655 if (c->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300656 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200657 break;
658 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300659 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200660 break;
661 }
662 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
663 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300664 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300665 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200666 } else {
667 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700668 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200669 sib = insn_fetch(u8, 1, c->eip);
670 index_reg |= (sib >> 3) & 7;
671 base_reg |= sib & 7;
672 scale = sib >> 6;
673
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700674 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300675 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700676 else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300677 modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700678 if (index_reg != 4)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300679 modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700680 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
681 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700682 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700683 } else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300684 modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200685 switch (c->modrm_mod) {
686 case 0:
687 if (c->modrm_rm == 5)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300688 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200689 break;
690 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300691 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200692 break;
693 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300694 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200695 break;
696 }
697 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300698 op->addr.mem = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200699done:
700 return rc;
701}
702
703static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300704 struct x86_emulate_ops *ops,
705 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200706{
707 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900708 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200709
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300710 op->type = OP_MEM;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200711 switch (c->ad_bytes) {
712 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300713 op->addr.mem = insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200714 break;
715 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300716 op->addr.mem = insn_fetch(u32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200717 break;
718 case 8:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300719 op->addr.mem = insn_fetch(u64, 8, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200720 break;
721 }
722done:
723 return rc;
724}
725
Gleb Natapov9de41572010-04-28 19:15:22 +0300726static int read_emulated(struct x86_emulate_ctxt *ctxt,
727 struct x86_emulate_ops *ops,
728 unsigned long addr, void *dest, unsigned size)
729{
730 int rc;
731 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300732 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +0300733
734 while (size) {
735 int n = min(size, 8u);
736 size -= n;
737 if (mc->pos < mc->end)
738 goto read_cached;
739
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300740 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
741 ctxt->vcpu);
742 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300743 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +0300744 if (rc != X86EMUL_CONTINUE)
745 return rc;
746 mc->end += n;
747
748 read_cached:
749 memcpy(dest, mc->data + mc->pos, n);
750 mc->pos += n;
751 dest += n;
752 addr += n;
753 }
754 return X86EMUL_CONTINUE;
755}
756
Gleb Natapov7b262e92010-03-18 15:20:27 +0200757static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
758 struct x86_emulate_ops *ops,
759 unsigned int size, unsigned short port,
760 void *dest)
761{
762 struct read_cache *rc = &ctxt->decode.io_read;
763
764 if (rc->pos == rc->end) { /* refill pio read ahead */
765 struct decode_cache *c = &ctxt->decode;
766 unsigned int in_page, n;
767 unsigned int count = c->rep_prefix ?
768 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
769 in_page = (ctxt->eflags & EFLG_DF) ?
770 offset_in_page(c->regs[VCPU_REGS_RDI]) :
771 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
772 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
773 count);
774 if (n == 0)
775 n = 1;
776 rc->pos = rc->end = 0;
777 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
778 return 0;
779 rc->end = n * size;
780 }
781
782 memcpy(dest, rc->data + rc->pos, size);
783 rc->pos += size;
784 return 1;
785}
786
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200787static u32 desc_limit_scaled(struct desc_struct *desc)
788{
789 u32 limit = get_desc_limit(desc);
790
791 return desc->g ? (limit << 12) | 0xfff : limit;
792}
793
794static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
795 struct x86_emulate_ops *ops,
796 u16 selector, struct desc_ptr *dt)
797{
798 if (selector & 1 << 2) {
799 struct desc_struct desc;
800 memset (dt, 0, sizeof *dt);
801 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
802 return;
803
804 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
805 dt->address = get_desc_base(&desc);
806 } else
807 ops->get_gdt(dt, ctxt->vcpu);
808}
809
810/* allowed just for 8 bytes segments */
811static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
812 struct x86_emulate_ops *ops,
813 u16 selector, struct desc_struct *desc)
814{
815 struct desc_ptr dt;
816 u16 index = selector >> 3;
817 int ret;
818 u32 err;
819 ulong addr;
820
821 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
822
823 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300824 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200825 return X86EMUL_PROPAGATE_FAULT;
826 }
827 addr = dt.address + index * 8;
828 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
829 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300830 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200831
832 return ret;
833}
834
835/* allowed just for 8 bytes segments */
836static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
837 struct x86_emulate_ops *ops,
838 u16 selector, struct desc_struct *desc)
839{
840 struct desc_ptr dt;
841 u16 index = selector >> 3;
842 u32 err;
843 ulong addr;
844 int ret;
845
846 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
847
848 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300849 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200850 return X86EMUL_PROPAGATE_FAULT;
851 }
852
853 addr = dt.address + index * 8;
854 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
855 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300856 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200857
858 return ret;
859}
860
861static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
862 struct x86_emulate_ops *ops,
863 u16 selector, int seg)
864{
865 struct desc_struct seg_desc;
866 u8 dpl, rpl, cpl;
867 unsigned err_vec = GP_VECTOR;
868 u32 err_code = 0;
869 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
870 int ret;
871
872 memset(&seg_desc, 0, sizeof seg_desc);
873
874 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
875 || ctxt->mode == X86EMUL_MODE_REAL) {
876 /* set real mode segment descriptor */
877 set_desc_base(&seg_desc, selector << 4);
878 set_desc_limit(&seg_desc, 0xffff);
879 seg_desc.type = 3;
880 seg_desc.p = 1;
881 seg_desc.s = 1;
882 goto load;
883 }
884
885 /* NULL selector is not valid for TR, CS and SS */
886 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
887 && null_selector)
888 goto exception;
889
890 /* TR should be in GDT only */
891 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
892 goto exception;
893
894 if (null_selector) /* for NULL selector skip all following checks */
895 goto load;
896
897 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
898 if (ret != X86EMUL_CONTINUE)
899 return ret;
900
901 err_code = selector & 0xfffc;
902 err_vec = GP_VECTOR;
903
904 /* can't load system descriptor into segment selecor */
905 if (seg <= VCPU_SREG_GS && !seg_desc.s)
906 goto exception;
907
908 if (!seg_desc.p) {
909 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
910 goto exception;
911 }
912
913 rpl = selector & 3;
914 dpl = seg_desc.dpl;
915 cpl = ops->cpl(ctxt->vcpu);
916
917 switch (seg) {
918 case VCPU_SREG_SS:
919 /*
920 * segment is not a writable data segment or segment
921 * selector's RPL != CPL or segment selector's RPL != CPL
922 */
923 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
924 goto exception;
925 break;
926 case VCPU_SREG_CS:
927 if (!(seg_desc.type & 8))
928 goto exception;
929
930 if (seg_desc.type & 4) {
931 /* conforming */
932 if (dpl > cpl)
933 goto exception;
934 } else {
935 /* nonconforming */
936 if (rpl > cpl || dpl != cpl)
937 goto exception;
938 }
939 /* CS(RPL) <- CPL */
940 selector = (selector & 0xfffc) | cpl;
941 break;
942 case VCPU_SREG_TR:
943 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
944 goto exception;
945 break;
946 case VCPU_SREG_LDTR:
947 if (seg_desc.s || seg_desc.type != 2)
948 goto exception;
949 break;
950 default: /* DS, ES, FS, or GS */
951 /*
952 * segment is not a data or readable code segment or
953 * ((segment is a data or nonconforming code segment)
954 * and (both RPL and CPL > DPL))
955 */
956 if ((seg_desc.type & 0xa) == 0x8 ||
957 (((seg_desc.type & 0xc) != 0xc) &&
958 (rpl > dpl && cpl > dpl)))
959 goto exception;
960 break;
961 }
962
963 if (seg_desc.s) {
964 /* mark segment as accessed */
965 seg_desc.type |= 1;
966 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
967 if (ret != X86EMUL_CONTINUE)
968 return ret;
969 }
970load:
971 ops->set_segment_selector(selector, seg, ctxt->vcpu);
972 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
973 return X86EMUL_CONTINUE;
974exception:
Gleb Natapov54b84862010-04-28 19:15:44 +0300975 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200976 return X86EMUL_PROPAGATE_FAULT;
977}
978
Wei Yongjunc37eda12010-06-15 09:03:33 +0800979static inline int writeback(struct x86_emulate_ctxt *ctxt,
980 struct x86_emulate_ops *ops)
981{
982 int rc;
983 struct decode_cache *c = &ctxt->decode;
984 u32 err;
985
986 switch (c->dst.type) {
987 case OP_REG:
988 /* The 4-byte case *is* correct:
989 * in 64-bit mode we zero-extend.
990 */
991 switch (c->dst.bytes) {
992 case 1:
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300993 *(u8 *)c->dst.addr.reg = (u8)c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +0800994 break;
995 case 2:
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300996 *(u16 *)c->dst.addr.reg = (u16)c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +0800997 break;
998 case 4:
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300999 *c->dst.addr.reg = (u32)c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001000 break; /* 64b: zero-ext */
1001 case 8:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001002 *c->dst.addr.reg = c->dst.val;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001003 break;
1004 }
1005 break;
1006 case OP_MEM:
1007 if (c->lock_prefix)
1008 rc = ops->cmpxchg_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001009 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001010 &c->dst.orig_val,
1011 &c->dst.val,
1012 c->dst.bytes,
1013 &err,
1014 ctxt->vcpu);
1015 else
1016 rc = ops->write_emulated(
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001017 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001018 &c->dst.val,
1019 c->dst.bytes,
1020 &err,
1021 ctxt->vcpu);
1022 if (rc == X86EMUL_PROPAGATE_FAULT)
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001023 emulate_pf(ctxt, c->dst.addr.mem, err);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001024 if (rc != X86EMUL_CONTINUE)
1025 return rc;
1026 break;
1027 case OP_NONE:
1028 /* no writeback */
1029 break;
1030 default:
1031 break;
1032 }
1033 return X86EMUL_CONTINUE;
1034}
1035
Gleb Natapov79168fd2010-04-28 19:15:30 +03001036static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1037 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001038{
1039 struct decode_cache *c = &ctxt->decode;
1040
1041 c->dst.type = OP_MEM;
1042 c->dst.bytes = c->op_bytes;
1043 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001044 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03001045 c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
1046 c->regs[VCPU_REGS_RSP]);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001047}
1048
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001049static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001050 struct x86_emulate_ops *ops,
1051 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001052{
1053 struct decode_cache *c = &ctxt->decode;
1054 int rc;
1055
Gleb Natapov79168fd2010-04-28 19:15:30 +03001056 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001057 c->regs[VCPU_REGS_RSP]),
1058 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001059 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001060 return rc;
1061
Avi Kivity350f69d2009-01-05 11:12:40 +02001062 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001063 return rc;
1064}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001065
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001066static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1067 struct x86_emulate_ops *ops,
1068 void *dest, int len)
1069{
1070 int rc;
1071 unsigned long val, change_mask;
1072 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001073 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001074
1075 rc = emulate_pop(ctxt, ops, &val, len);
1076 if (rc != X86EMUL_CONTINUE)
1077 return rc;
1078
1079 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1080 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1081
1082 switch(ctxt->mode) {
1083 case X86EMUL_MODE_PROT64:
1084 case X86EMUL_MODE_PROT32:
1085 case X86EMUL_MODE_PROT16:
1086 if (cpl == 0)
1087 change_mask |= EFLG_IOPL;
1088 if (cpl <= iopl)
1089 change_mask |= EFLG_IF;
1090 break;
1091 case X86EMUL_MODE_VM86:
1092 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001093 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001094 return X86EMUL_PROPAGATE_FAULT;
1095 }
1096 change_mask |= EFLG_IF;
1097 break;
1098 default: /* real mode */
1099 change_mask |= (EFLG_IOPL | EFLG_IF);
1100 break;
1101 }
1102
1103 *(unsigned long *)dest =
1104 (ctxt->eflags & ~change_mask) | (val & change_mask);
1105
1106 return rc;
1107}
1108
Gleb Natapov79168fd2010-04-28 19:15:30 +03001109static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1110 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001111{
1112 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001113
Gleb Natapov79168fd2010-04-28 19:15:30 +03001114 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001115
Gleb Natapov79168fd2010-04-28 19:15:30 +03001116 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001117}
1118
1119static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1120 struct x86_emulate_ops *ops, int seg)
1121{
1122 struct decode_cache *c = &ctxt->decode;
1123 unsigned long selector;
1124 int rc;
1125
1126 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001127 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001128 return rc;
1129
Gleb Natapov2e873022010-03-18 15:20:18 +02001130 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001131 return rc;
1132}
1133
Wei Yongjunc37eda12010-06-15 09:03:33 +08001134static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001135 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001136{
1137 struct decode_cache *c = &ctxt->decode;
1138 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001139 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001140 int reg = VCPU_REGS_RAX;
1141
1142 while (reg <= VCPU_REGS_RDI) {
1143 (reg == VCPU_REGS_RSP) ?
1144 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1145
Gleb Natapov79168fd2010-04-28 19:15:30 +03001146 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001147
1148 rc = writeback(ctxt, ops);
1149 if (rc != X86EMUL_CONTINUE)
1150 return rc;
1151
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001152 ++reg;
1153 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001154
1155 /* Disable writeback. */
1156 c->dst.type = OP_NONE;
1157
1158 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001159}
1160
1161static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1162 struct x86_emulate_ops *ops)
1163{
1164 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001165 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001166 int reg = VCPU_REGS_RDI;
1167
1168 while (reg >= VCPU_REGS_RAX) {
1169 if (reg == VCPU_REGS_RSP) {
1170 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1171 c->op_bytes);
1172 --reg;
1173 }
1174
1175 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001176 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001177 break;
1178 --reg;
1179 }
1180 return rc;
1181}
1182
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001183int emulate_int_real(struct x86_emulate_ctxt *ctxt,
1184 struct x86_emulate_ops *ops, int irq)
1185{
1186 struct decode_cache *c = &ctxt->decode;
1187 int rc = X86EMUL_CONTINUE;
1188 struct desc_ptr dt;
1189 gva_t cs_addr;
1190 gva_t eip_addr;
1191 u16 cs, eip;
1192 u32 err;
1193
1194 /* TODO: Add limit checks */
1195 c->src.val = ctxt->eflags;
1196 emulate_push(ctxt, ops);
1197
1198 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1199
1200 c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1201 emulate_push(ctxt, ops);
1202
1203 c->src.val = c->eip;
1204 emulate_push(ctxt, ops);
1205
1206 ops->get_idt(&dt, ctxt->vcpu);
1207
1208 eip_addr = dt.address + (irq << 2);
1209 cs_addr = dt.address + (irq << 2) + 2;
1210
1211 rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
1212 if (rc != X86EMUL_CONTINUE)
1213 return rc;
1214
1215 rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
1216 if (rc != X86EMUL_CONTINUE)
1217 return rc;
1218
1219 rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
1220 if (rc != X86EMUL_CONTINUE)
1221 return rc;
1222
1223 c->eip = eip;
1224
1225 return rc;
1226}
1227
1228static int emulate_int(struct x86_emulate_ctxt *ctxt,
1229 struct x86_emulate_ops *ops, int irq)
1230{
1231 switch(ctxt->mode) {
1232 case X86EMUL_MODE_REAL:
1233 return emulate_int_real(ctxt, ops, irq);
1234 case X86EMUL_MODE_VM86:
1235 case X86EMUL_MODE_PROT16:
1236 case X86EMUL_MODE_PROT32:
1237 case X86EMUL_MODE_PROT64:
1238 default:
1239 /* Protected mode interrupts unimplemented yet */
1240 return X86EMUL_UNHANDLEABLE;
1241 }
1242}
1243
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001244static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1245 struct x86_emulate_ops *ops)
1246{
1247 struct decode_cache *c = &ctxt->decode;
1248 int rc = X86EMUL_CONTINUE;
1249 unsigned long temp_eip = 0;
1250 unsigned long temp_eflags = 0;
1251 unsigned long cs = 0;
1252 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1253 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1254 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1255 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1256
1257 /* TODO: Add stack limit check */
1258
1259 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1260
1261 if (rc != X86EMUL_CONTINUE)
1262 return rc;
1263
1264 if (temp_eip & ~0xffff) {
1265 emulate_gp(ctxt, 0);
1266 return X86EMUL_PROPAGATE_FAULT;
1267 }
1268
1269 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1270
1271 if (rc != X86EMUL_CONTINUE)
1272 return rc;
1273
1274 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1275
1276 if (rc != X86EMUL_CONTINUE)
1277 return rc;
1278
1279 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1280
1281 if (rc != X86EMUL_CONTINUE)
1282 return rc;
1283
1284 c->eip = temp_eip;
1285
1286
1287 if (c->op_bytes == 4)
1288 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1289 else if (c->op_bytes == 2) {
1290 ctxt->eflags &= ~0xffff;
1291 ctxt->eflags |= temp_eflags;
1292 }
1293
1294 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1295 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1296
1297 return rc;
1298}
1299
1300static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1301 struct x86_emulate_ops* ops)
1302{
1303 switch(ctxt->mode) {
1304 case X86EMUL_MODE_REAL:
1305 return emulate_iret_real(ctxt, ops);
1306 case X86EMUL_MODE_VM86:
1307 case X86EMUL_MODE_PROT16:
1308 case X86EMUL_MODE_PROT32:
1309 case X86EMUL_MODE_PROT64:
1310 default:
1311 /* iret from protected mode unimplemented yet */
1312 return X86EMUL_UNHANDLEABLE;
1313 }
1314}
1315
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001316static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1317 struct x86_emulate_ops *ops)
1318{
1319 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001320
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001321 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001322}
1323
Laurent Vivier05f086f2007-09-24 11:10:55 +02001324static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001325{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001326 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001327 switch (c->modrm_reg) {
1328 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001329 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001330 break;
1331 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001332 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001333 break;
1334 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001335 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001336 break;
1337 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001338 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001339 break;
1340 case 4: /* sal/shl */
1341 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001342 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001343 break;
1344 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001345 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001346 break;
1347 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001348 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001349 break;
1350 }
1351}
1352
1353static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001354 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001355{
1356 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001357
1358 switch (c->modrm_reg) {
1359 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001360 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001361 break;
1362 case 2: /* not */
1363 c->dst.val = ~c->dst.val;
1364 break;
1365 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001366 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001367 break;
1368 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001369 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001370 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001371 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001372}
1373
1374static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001375 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001376{
1377 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001378
1379 switch (c->modrm_reg) {
1380 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001381 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001382 break;
1383 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001384 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001385 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001386 case 2: /* call near abs */ {
1387 long int old_eip;
1388 old_eip = c->eip;
1389 c->eip = c->src.val;
1390 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001391 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001392 break;
1393 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001394 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001395 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001396 break;
1397 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001398 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001399 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001400 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001401 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001402}
1403
1404static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001405 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001406{
1407 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001408 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001409
1410 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1411 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001412 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1413 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001414 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001415 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001416 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1417 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001418
Laurent Vivier05f086f2007-09-24 11:10:55 +02001419 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001420 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001421 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001422}
1423
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001424static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1425 struct x86_emulate_ops *ops)
1426{
1427 struct decode_cache *c = &ctxt->decode;
1428 int rc;
1429 unsigned long cs;
1430
1431 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001432 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001433 return rc;
1434 if (c->op_bytes == 4)
1435 c->eip = (u32)c->eip;
1436 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001437 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001438 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001439 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001440 return rc;
1441}
1442
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001443static inline void
1444setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001445 struct x86_emulate_ops *ops, struct desc_struct *cs,
1446 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001447{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001448 memset(cs, 0, sizeof(struct desc_struct));
1449 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1450 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001451
1452 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001453 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001454 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001455 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001456 cs->type = 0x0b; /* Read, Execute, Accessed */
1457 cs->s = 1;
1458 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001459 cs->p = 1;
1460 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001461
Gleb Natapov79168fd2010-04-28 19:15:30 +03001462 set_desc_base(ss, 0); /* flat segment */
1463 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001464 ss->g = 1; /* 4kb granularity */
1465 ss->s = 1;
1466 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001467 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001468 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001469 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001470}
1471
1472static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001473emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001474{
1475 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001476 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001477 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001478 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001479
1480 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001481 if (ctxt->mode == X86EMUL_MODE_REAL ||
1482 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001483 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001484 return X86EMUL_PROPAGATE_FAULT;
1485 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001486
Gleb Natapov79168fd2010-04-28 19:15:30 +03001487 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001488
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001489 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001490 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001491 cs_sel = (u16)(msr_data & 0xfffc);
1492 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001493
1494 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001495 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001496 cs.l = 1;
1497 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001498 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1499 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1500 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1501 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001502
1503 c->regs[VCPU_REGS_RCX] = c->eip;
1504 if (is_long_mode(ctxt->vcpu)) {
1505#ifdef CONFIG_X86_64
1506 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1507
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001508 ops->get_msr(ctxt->vcpu,
1509 ctxt->mode == X86EMUL_MODE_PROT64 ?
1510 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001511 c->eip = msr_data;
1512
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001513 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001514 ctxt->eflags &= ~(msr_data | EFLG_RF);
1515#endif
1516 } else {
1517 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001518 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001519 c->eip = (u32)msr_data;
1520
1521 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1522 }
1523
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001524 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001525}
1526
Andre Przywara8c604352009-06-18 12:56:01 +02001527static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001528emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001529{
1530 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001531 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001532 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001533 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001534
Gleb Natapova0044752010-02-10 14:21:31 +02001535 /* inject #GP if in real mode */
1536 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001537 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001538 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001539 }
1540
1541 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1542 * Therefore, we inject an #UD.
1543 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001544 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001545 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001546 return X86EMUL_PROPAGATE_FAULT;
1547 }
Andre Przywara8c604352009-06-18 12:56:01 +02001548
Gleb Natapov79168fd2010-04-28 19:15:30 +03001549 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001550
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001551 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001552 switch (ctxt->mode) {
1553 case X86EMUL_MODE_PROT32:
1554 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001555 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001556 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001557 }
1558 break;
1559 case X86EMUL_MODE_PROT64:
1560 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001561 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001562 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001563 }
1564 break;
1565 }
1566
1567 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001568 cs_sel = (u16)msr_data;
1569 cs_sel &= ~SELECTOR_RPL_MASK;
1570 ss_sel = cs_sel + 8;
1571 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001572 if (ctxt->mode == X86EMUL_MODE_PROT64
1573 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001574 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001575 cs.l = 1;
1576 }
1577
Gleb Natapov79168fd2010-04-28 19:15:30 +03001578 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1579 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1580 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1581 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001582
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001583 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001584 c->eip = msr_data;
1585
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001586 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001587 c->regs[VCPU_REGS_RSP] = msr_data;
1588
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001589 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001590}
1591
Andre Przywara4668f052009-06-18 12:56:02 +02001592static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001593emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001594{
1595 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001596 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001597 u64 msr_data;
1598 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001599 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001600
Gleb Natapova0044752010-02-10 14:21:31 +02001601 /* inject #GP if in real mode or Virtual 8086 mode */
1602 if (ctxt->mode == X86EMUL_MODE_REAL ||
1603 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001604 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001605 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001606 }
1607
Gleb Natapov79168fd2010-04-28 19:15:30 +03001608 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001609
1610 if ((c->rex_prefix & 0x8) != 0x0)
1611 usermode = X86EMUL_MODE_PROT64;
1612 else
1613 usermode = X86EMUL_MODE_PROT32;
1614
1615 cs.dpl = 3;
1616 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001617 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001618 switch (usermode) {
1619 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001620 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02001621 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001622 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001623 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001624 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001625 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001626 break;
1627 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001628 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02001629 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001630 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001631 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001632 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001633 ss_sel = cs_sel + 8;
1634 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001635 cs.l = 1;
1636 break;
1637 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001638 cs_sel |= SELECTOR_RPL_MASK;
1639 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001640
Gleb Natapov79168fd2010-04-28 19:15:30 +03001641 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1642 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1643 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1644 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02001645
Gleb Natapovbdb475a2010-04-28 19:15:41 +03001646 c->eip = c->regs[VCPU_REGS_RDX];
1647 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02001648
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001649 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02001650}
1651
Gleb Natapov9c537242010-03-18 15:20:05 +02001652static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
1653 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001654{
1655 int iopl;
1656 if (ctxt->mode == X86EMUL_MODE_REAL)
1657 return false;
1658 if (ctxt->mode == X86EMUL_MODE_VM86)
1659 return true;
1660 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001661 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001662}
1663
1664static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
1665 struct x86_emulate_ops *ops,
1666 u16 port, u16 len)
1667{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001668 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001669 int r;
1670 u16 io_bitmap_ptr;
1671 u8 perm, bit_idx = port & 0x7;
1672 unsigned mask = (1 << len) - 1;
1673
Gleb Natapov79168fd2010-04-28 19:15:30 +03001674 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
1675 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001676 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001677 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001678 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001679 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
1680 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001681 if (r != X86EMUL_CONTINUE)
1682 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001683 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001684 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001685 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
1686 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001687 if (r != X86EMUL_CONTINUE)
1688 return false;
1689 if ((perm >> bit_idx) & mask)
1690 return false;
1691 return true;
1692}
1693
1694static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
1695 struct x86_emulate_ops *ops,
1696 u16 port, u16 len)
1697{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001698 if (ctxt->perm_ok)
1699 return true;
1700
Gleb Natapov9c537242010-03-18 15:20:05 +02001701 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001702 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
1703 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001704
1705 ctxt->perm_ok = true;
1706
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001707 return true;
1708}
1709
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001710static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
1711 struct x86_emulate_ops *ops,
1712 struct tss_segment_16 *tss)
1713{
1714 struct decode_cache *c = &ctxt->decode;
1715
1716 tss->ip = c->eip;
1717 tss->flag = ctxt->eflags;
1718 tss->ax = c->regs[VCPU_REGS_RAX];
1719 tss->cx = c->regs[VCPU_REGS_RCX];
1720 tss->dx = c->regs[VCPU_REGS_RDX];
1721 tss->bx = c->regs[VCPU_REGS_RBX];
1722 tss->sp = c->regs[VCPU_REGS_RSP];
1723 tss->bp = c->regs[VCPU_REGS_RBP];
1724 tss->si = c->regs[VCPU_REGS_RSI];
1725 tss->di = c->regs[VCPU_REGS_RDI];
1726
1727 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1728 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1729 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1730 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1731 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1732}
1733
1734static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
1735 struct x86_emulate_ops *ops,
1736 struct tss_segment_16 *tss)
1737{
1738 struct decode_cache *c = &ctxt->decode;
1739 int ret;
1740
1741 c->eip = tss->ip;
1742 ctxt->eflags = tss->flag | 2;
1743 c->regs[VCPU_REGS_RAX] = tss->ax;
1744 c->regs[VCPU_REGS_RCX] = tss->cx;
1745 c->regs[VCPU_REGS_RDX] = tss->dx;
1746 c->regs[VCPU_REGS_RBX] = tss->bx;
1747 c->regs[VCPU_REGS_RSP] = tss->sp;
1748 c->regs[VCPU_REGS_RBP] = tss->bp;
1749 c->regs[VCPU_REGS_RSI] = tss->si;
1750 c->regs[VCPU_REGS_RDI] = tss->di;
1751
1752 /*
1753 * SDM says that segment selectors are loaded before segment
1754 * descriptors
1755 */
1756 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
1757 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1758 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1759 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1760 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1761
1762 /*
1763 * Now load segment descriptors. If fault happenes at this stage
1764 * it is handled in a context of new task
1765 */
1766 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
1767 if (ret != X86EMUL_CONTINUE)
1768 return ret;
1769 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1770 if (ret != X86EMUL_CONTINUE)
1771 return ret;
1772 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1773 if (ret != X86EMUL_CONTINUE)
1774 return ret;
1775 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1776 if (ret != X86EMUL_CONTINUE)
1777 return ret;
1778 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1779 if (ret != X86EMUL_CONTINUE)
1780 return ret;
1781
1782 return X86EMUL_CONTINUE;
1783}
1784
1785static int task_switch_16(struct x86_emulate_ctxt *ctxt,
1786 struct x86_emulate_ops *ops,
1787 u16 tss_selector, u16 old_tss_sel,
1788 ulong old_tss_base, struct desc_struct *new_desc)
1789{
1790 struct tss_segment_16 tss_seg;
1791 int ret;
1792 u32 err, new_tss_base = get_desc_base(new_desc);
1793
1794 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1795 &err);
1796 if (ret == X86EMUL_PROPAGATE_FAULT) {
1797 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001798 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001799 return ret;
1800 }
1801
1802 save_state_to_tss16(ctxt, ops, &tss_seg);
1803
1804 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1805 &err);
1806 if (ret == X86EMUL_PROPAGATE_FAULT) {
1807 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001808 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001809 return ret;
1810 }
1811
1812 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1813 &err);
1814 if (ret == X86EMUL_PROPAGATE_FAULT) {
1815 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001816 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001817 return ret;
1818 }
1819
1820 if (old_tss_sel != 0xffff) {
1821 tss_seg.prev_task_link = old_tss_sel;
1822
1823 ret = ops->write_std(new_tss_base,
1824 &tss_seg.prev_task_link,
1825 sizeof tss_seg.prev_task_link,
1826 ctxt->vcpu, &err);
1827 if (ret == X86EMUL_PROPAGATE_FAULT) {
1828 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001829 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001830 return ret;
1831 }
1832 }
1833
1834 return load_state_from_tss16(ctxt, ops, &tss_seg);
1835}
1836
1837static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
1838 struct x86_emulate_ops *ops,
1839 struct tss_segment_32 *tss)
1840{
1841 struct decode_cache *c = &ctxt->decode;
1842
1843 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
1844 tss->eip = c->eip;
1845 tss->eflags = ctxt->eflags;
1846 tss->eax = c->regs[VCPU_REGS_RAX];
1847 tss->ecx = c->regs[VCPU_REGS_RCX];
1848 tss->edx = c->regs[VCPU_REGS_RDX];
1849 tss->ebx = c->regs[VCPU_REGS_RBX];
1850 tss->esp = c->regs[VCPU_REGS_RSP];
1851 tss->ebp = c->regs[VCPU_REGS_RBP];
1852 tss->esi = c->regs[VCPU_REGS_RSI];
1853 tss->edi = c->regs[VCPU_REGS_RDI];
1854
1855 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1856 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1857 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1858 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1859 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
1860 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
1861 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1862}
1863
1864static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
1865 struct x86_emulate_ops *ops,
1866 struct tss_segment_32 *tss)
1867{
1868 struct decode_cache *c = &ctxt->decode;
1869 int ret;
1870
Gleb Natapov0f122442010-04-28 19:15:31 +03001871 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001872 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03001873 return X86EMUL_PROPAGATE_FAULT;
1874 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001875 c->eip = tss->eip;
1876 ctxt->eflags = tss->eflags | 2;
1877 c->regs[VCPU_REGS_RAX] = tss->eax;
1878 c->regs[VCPU_REGS_RCX] = tss->ecx;
1879 c->regs[VCPU_REGS_RDX] = tss->edx;
1880 c->regs[VCPU_REGS_RBX] = tss->ebx;
1881 c->regs[VCPU_REGS_RSP] = tss->esp;
1882 c->regs[VCPU_REGS_RBP] = tss->ebp;
1883 c->regs[VCPU_REGS_RSI] = tss->esi;
1884 c->regs[VCPU_REGS_RDI] = tss->edi;
1885
1886 /*
1887 * SDM says that segment selectors are loaded before segment
1888 * descriptors
1889 */
1890 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
1891 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1892 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1893 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1894 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1895 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
1896 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
1897
1898 /*
1899 * Now load segment descriptors. If fault happenes at this stage
1900 * it is handled in a context of new task
1901 */
1902 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
1903 if (ret != X86EMUL_CONTINUE)
1904 return ret;
1905 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1906 if (ret != X86EMUL_CONTINUE)
1907 return ret;
1908 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1909 if (ret != X86EMUL_CONTINUE)
1910 return ret;
1911 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1912 if (ret != X86EMUL_CONTINUE)
1913 return ret;
1914 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1915 if (ret != X86EMUL_CONTINUE)
1916 return ret;
1917 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
1918 if (ret != X86EMUL_CONTINUE)
1919 return ret;
1920 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
1921 if (ret != X86EMUL_CONTINUE)
1922 return ret;
1923
1924 return X86EMUL_CONTINUE;
1925}
1926
1927static int task_switch_32(struct x86_emulate_ctxt *ctxt,
1928 struct x86_emulate_ops *ops,
1929 u16 tss_selector, u16 old_tss_sel,
1930 ulong old_tss_base, struct desc_struct *new_desc)
1931{
1932 struct tss_segment_32 tss_seg;
1933 int ret;
1934 u32 err, new_tss_base = get_desc_base(new_desc);
1935
1936 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1937 &err);
1938 if (ret == X86EMUL_PROPAGATE_FAULT) {
1939 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001940 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001941 return ret;
1942 }
1943
1944 save_state_to_tss32(ctxt, ops, &tss_seg);
1945
1946 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1947 &err);
1948 if (ret == X86EMUL_PROPAGATE_FAULT) {
1949 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001950 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001951 return ret;
1952 }
1953
1954 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1955 &err);
1956 if (ret == X86EMUL_PROPAGATE_FAULT) {
1957 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001958 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001959 return ret;
1960 }
1961
1962 if (old_tss_sel != 0xffff) {
1963 tss_seg.prev_task_link = old_tss_sel;
1964
1965 ret = ops->write_std(new_tss_base,
1966 &tss_seg.prev_task_link,
1967 sizeof tss_seg.prev_task_link,
1968 ctxt->vcpu, &err);
1969 if (ret == X86EMUL_PROPAGATE_FAULT) {
1970 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001971 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001972 return ret;
1973 }
1974 }
1975
1976 return load_state_from_tss32(ctxt, ops, &tss_seg);
1977}
1978
1979static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02001980 struct x86_emulate_ops *ops,
1981 u16 tss_selector, int reason,
1982 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001983{
1984 struct desc_struct curr_tss_desc, next_tss_desc;
1985 int ret;
1986 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
1987 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03001988 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02001989 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001990
1991 /* FIXME: old_tss_base == ~0 ? */
1992
1993 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
1994 if (ret != X86EMUL_CONTINUE)
1995 return ret;
1996 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
1997 if (ret != X86EMUL_CONTINUE)
1998 return ret;
1999
2000 /* FIXME: check that next_tss_desc is tss */
2001
2002 if (reason != TASK_SWITCH_IRET) {
2003 if ((tss_selector & 3) > next_tss_desc.dpl ||
2004 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002005 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002006 return X86EMUL_PROPAGATE_FAULT;
2007 }
2008 }
2009
Gleb Natapovceffb452010-03-18 15:20:19 +02002010 desc_limit = desc_limit_scaled(&next_tss_desc);
2011 if (!next_tss_desc.p ||
2012 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2013 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002014 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002015 return X86EMUL_PROPAGATE_FAULT;
2016 }
2017
2018 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2019 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2020 write_segment_descriptor(ctxt, ops, old_tss_sel,
2021 &curr_tss_desc);
2022 }
2023
2024 if (reason == TASK_SWITCH_IRET)
2025 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2026
2027 /* set back link to prev task only if NT bit is set in eflags
2028 note that old_tss_sel is not used afetr this point */
2029 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2030 old_tss_sel = 0xffff;
2031
2032 if (next_tss_desc.type & 8)
2033 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2034 old_tss_base, &next_tss_desc);
2035 else
2036 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2037 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002038 if (ret != X86EMUL_CONTINUE)
2039 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002040
2041 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2042 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2043
2044 if (reason != TASK_SWITCH_IRET) {
2045 next_tss_desc.type |= (1 << 1); /* set busy flag */
2046 write_segment_descriptor(ctxt, ops, tss_selector,
2047 &next_tss_desc);
2048 }
2049
2050 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2051 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2052 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2053
Jan Kiszkae269fb22010-04-14 15:51:09 +02002054 if (has_error_code) {
2055 struct decode_cache *c = &ctxt->decode;
2056
2057 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2058 c->lock_prefix = 0;
2059 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002060 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002061 }
2062
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002063 return ret;
2064}
2065
2066int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002067 u16 tss_selector, int reason,
2068 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002069{
Avi Kivity9aabc88f2010-07-29 15:11:50 +03002070 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002071 struct decode_cache *c = &ctxt->decode;
2072 int rc;
2073
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002074 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002075 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002076
Jan Kiszkae269fb22010-04-14 15:51:09 +02002077 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2078 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002079
2080 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002081 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002082 if (rc == X86EMUL_CONTINUE)
2083 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002084 }
2085
Gleb Natapov19d04432010-04-15 12:29:50 +03002086 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002087}
2088
Gleb Natapova682e352010-03-18 15:20:21 +02002089static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002090 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002091{
2092 struct decode_cache *c = &ctxt->decode;
2093 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2094
Gleb Natapovd9271122010-03-18 15:20:22 +02002095 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002096 op->addr.mem = register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002097}
2098
Avi Kivity63540382010-07-29 15:11:55 +03002099static int em_push(struct x86_emulate_ctxt *ctxt)
2100{
2101 emulate_push(ctxt, ctxt->ops);
2102 return X86EMUL_CONTINUE;
2103}
2104
Avi Kivity73fba5f2010-07-29 15:11:53 +03002105#define D(_y) { .flags = (_y) }
2106#define N D(0)
2107#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2108#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2109#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2110
2111static struct opcode group1[] = {
2112 X7(D(Lock)), N
2113};
2114
2115static struct opcode group1A[] = {
2116 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2117};
2118
2119static struct opcode group3[] = {
2120 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2121 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2122 X4(D(Undefined)),
2123};
2124
2125static struct opcode group4[] = {
2126 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2127 N, N, N, N, N, N,
2128};
2129
2130static struct opcode group5[] = {
2131 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2132 D(SrcMem | ModRM | Stack), N,
2133 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2134 D(SrcMem | ModRM | Stack), N,
2135};
2136
2137static struct group_dual group7 = { {
2138 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
2139 D(SrcNone | ModRM | DstMem | Mov), N,
Avi Kivity5a506b12010-08-01 15:10:29 +03002140 D(SrcMem16 | ModRM | Mov | Priv),
2141 D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002142}, {
2143 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
2144 D(SrcNone | ModRM | DstMem | Mov), N,
2145 D(SrcMem16 | ModRM | Mov | Priv), N,
2146} };
2147
2148static struct opcode group8[] = {
2149 N, N, N, N,
2150 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2151 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2152};
2153
2154static struct group_dual group9 = { {
2155 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2156}, {
2157 N, N, N, N, N, N, N, N,
2158} };
2159
2160static struct opcode opcode_table[256] = {
2161 /* 0x00 - 0x07 */
2162 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2163 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2164 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2165 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2166 /* 0x08 - 0x0F */
2167 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2168 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2169 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2170 D(ImplicitOps | Stack | No64), N,
2171 /* 0x10 - 0x17 */
2172 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2173 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2174 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2175 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2176 /* 0x18 - 0x1F */
2177 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2178 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2179 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2180 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2181 /* 0x20 - 0x27 */
2182 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2183 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2184 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2185 /* 0x28 - 0x2F */
2186 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2187 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2188 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2189 /* 0x30 - 0x37 */
2190 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2191 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2192 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2193 /* 0x38 - 0x3F */
2194 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2195 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2196 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2197 N, N,
2198 /* 0x40 - 0x4F */
2199 X16(D(DstReg)),
2200 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002201 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002202 /* 0x58 - 0x5F */
2203 X8(D(DstReg | Stack)),
2204 /* 0x60 - 0x67 */
2205 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2206 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2207 N, N, N, N,
2208 /* 0x68 - 0x6F */
Avi Kivity63540382010-07-29 15:11:55 +03002209 I(SrcImm | Mov | Stack, em_push), N,
2210 I(SrcImmByte | Mov | Stack, em_push), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002211 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
2212 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
2213 /* 0x70 - 0x7F */
2214 X16(D(SrcImmByte)),
2215 /* 0x80 - 0x87 */
2216 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2217 G(DstMem | SrcImm | ModRM | Group, group1),
2218 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2219 G(DstMem | SrcImmByte | ModRM | Group, group1),
2220 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2221 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2222 /* 0x88 - 0x8F */
2223 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
2224 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
Avi Kivity342fc632010-08-01 15:13:22 +03002225 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002226 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2227 /* 0x90 - 0x97 */
Avi Kivity3d9e77d2010-08-01 12:41:59 +03002228 X8(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002229 /* 0x98 - 0x9F */
2230 N, N, D(SrcImmFAddr | No64), N,
2231 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
2232 /* 0xA0 - 0xA7 */
2233 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
2234 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
2235 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
2236 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
2237 /* 0xA8 - 0xAF */
Wei Yongjun06cb7042010-08-04 15:36:53 +08002238 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
2239 D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002240 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
2241 D(ByteOp | DstDI | String), D(DstDI | String),
2242 /* 0xB0 - 0xB7 */
2243 X8(D(ByteOp | DstReg | SrcImm | Mov)),
2244 /* 0xB8 - 0xBF */
2245 X8(D(DstReg | SrcImm | Mov)),
2246 /* 0xC0 - 0xC7 */
2247 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
2248 N, D(ImplicitOps | Stack), N, N,
2249 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
2250 /* 0xC8 - 0xCF */
2251 N, N, N, D(ImplicitOps | Stack),
2252 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
2253 /* 0xD0 - 0xD7 */
2254 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
2255 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
2256 N, N, N, N,
2257 /* 0xD8 - 0xDF */
2258 N, N, N, N, N, N, N, N,
2259 /* 0xE0 - 0xE7 */
2260 N, N, N, N,
2261 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
2262 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
2263 /* 0xE8 - 0xEF */
2264 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2265 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2266 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
2267 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
2268 /* 0xF0 - 0xF7 */
2269 N, N, N, N,
2270 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
2271 /* 0xF8 - 0xFF */
2272 D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
2273 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2274};
2275
2276static struct opcode twobyte_table[256] = {
2277 /* 0x00 - 0x0F */
2278 N, GD(0, &group7), N, N,
2279 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
2280 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
2281 N, D(ImplicitOps | ModRM), N, N,
2282 /* 0x10 - 0x1F */
2283 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
2284 /* 0x20 - 0x2F */
Avi Kivityb27f3852010-08-01 14:25:22 +03002285 D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
2286 D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002287 N, N, N, N,
2288 N, N, N, N, N, N, N, N,
2289 /* 0x30 - 0x3F */
2290 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
2291 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
2292 N, N, N, N, N, N, N, N,
2293 /* 0x40 - 0x4F */
2294 X16(D(DstReg | SrcMem | ModRM | Mov)),
2295 /* 0x50 - 0x5F */
2296 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2297 /* 0x60 - 0x6F */
2298 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2299 /* 0x70 - 0x7F */
2300 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2301 /* 0x80 - 0x8F */
2302 X16(D(SrcImm)),
2303 /* 0x90 - 0x9F */
2304 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2305 /* 0xA0 - 0xA7 */
2306 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2307 N, D(DstMem | SrcReg | ModRM | BitOp),
2308 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2309 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
2310 /* 0xA8 - 0xAF */
2311 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2312 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2313 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2314 D(DstMem | SrcReg | Src2CL | ModRM),
2315 D(ModRM), N,
2316 /* 0xB0 - 0xB7 */
2317 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2318 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2319 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
2320 D(DstReg | SrcMem16 | ModRM | Mov),
2321 /* 0xB8 - 0xBF */
2322 N, N,
2323 G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
2324 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
2325 D(DstReg | SrcMem16 | ModRM | Mov),
2326 /* 0xC0 - 0xCF */
2327 N, N, N, D(DstMem | SrcReg | ModRM | Mov),
2328 N, N, N, GD(0, &group9),
2329 N, N, N, N, N, N, N, N,
2330 /* 0xD0 - 0xDF */
2331 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2332 /* 0xE0 - 0xEF */
2333 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2334 /* 0xF0 - 0xFF */
2335 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
2336};
2337
2338#undef D
2339#undef N
2340#undef G
2341#undef GD
2342#undef I
2343
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002344int
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002345x86_decode_insn(struct x86_emulate_ctxt *ctxt)
2346{
2347 struct x86_emulate_ops *ops = ctxt->ops;
2348 struct decode_cache *c = &ctxt->decode;
2349 int rc = X86EMUL_CONTINUE;
2350 int mode = ctxt->mode;
2351 int def_op_bytes, def_ad_bytes, dual, goffset;
2352 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002353 struct operand memop = { .type = OP_NONE };
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002354
2355 /* we cannot decode insn before we complete previous rep insn */
2356 WARN_ON(ctxt->restart);
2357
2358 c->eip = ctxt->eip;
2359 c->fetch.start = c->fetch.end = c->eip;
2360 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
2361
2362 switch (mode) {
2363 case X86EMUL_MODE_REAL:
2364 case X86EMUL_MODE_VM86:
2365 case X86EMUL_MODE_PROT16:
2366 def_op_bytes = def_ad_bytes = 2;
2367 break;
2368 case X86EMUL_MODE_PROT32:
2369 def_op_bytes = def_ad_bytes = 4;
2370 break;
2371#ifdef CONFIG_X86_64
2372 case X86EMUL_MODE_PROT64:
2373 def_op_bytes = 4;
2374 def_ad_bytes = 8;
2375 break;
2376#endif
2377 default:
2378 return -1;
2379 }
2380
2381 c->op_bytes = def_op_bytes;
2382 c->ad_bytes = def_ad_bytes;
2383
2384 /* Legacy prefixes. */
2385 for (;;) {
2386 switch (c->b = insn_fetch(u8, 1, c->eip)) {
2387 case 0x66: /* operand-size override */
2388 /* switch between 2/4 bytes */
2389 c->op_bytes = def_op_bytes ^ 6;
2390 break;
2391 case 0x67: /* address-size override */
2392 if (mode == X86EMUL_MODE_PROT64)
2393 /* switch between 4/8 bytes */
2394 c->ad_bytes = def_ad_bytes ^ 12;
2395 else
2396 /* switch between 2/4 bytes */
2397 c->ad_bytes = def_ad_bytes ^ 6;
2398 break;
2399 case 0x26: /* ES override */
2400 case 0x2e: /* CS override */
2401 case 0x36: /* SS override */
2402 case 0x3e: /* DS override */
2403 set_seg_override(c, (c->b >> 3) & 3);
2404 break;
2405 case 0x64: /* FS override */
2406 case 0x65: /* GS override */
2407 set_seg_override(c, c->b & 7);
2408 break;
2409 case 0x40 ... 0x4f: /* REX */
2410 if (mode != X86EMUL_MODE_PROT64)
2411 goto done_prefixes;
2412 c->rex_prefix = c->b;
2413 continue;
2414 case 0xf0: /* LOCK */
2415 c->lock_prefix = 1;
2416 break;
2417 case 0xf2: /* REPNE/REPNZ */
2418 c->rep_prefix = REPNE_PREFIX;
2419 break;
2420 case 0xf3: /* REP/REPE/REPZ */
2421 c->rep_prefix = REPE_PREFIX;
2422 break;
2423 default:
2424 goto done_prefixes;
2425 }
2426
2427 /* Any legacy prefix after a REX prefix nullifies its effect. */
2428
2429 c->rex_prefix = 0;
2430 }
2431
2432done_prefixes:
2433
2434 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03002435 if (c->rex_prefix & 8)
2436 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002437
2438 /* Opcode byte(s). */
2439 opcode = opcode_table[c->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08002440 /* Two-byte opcode? */
2441 if (c->b == 0x0f) {
2442 c->twobyte = 1;
2443 c->b = insn_fetch(u8, 1, c->eip);
2444 opcode = twobyte_table[c->b];
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002445 }
2446 c->d = opcode.flags;
2447
2448 if (c->d & Group) {
2449 dual = c->d & GroupDual;
2450 c->modrm = insn_fetch(u8, 1, c->eip);
2451 --c->eip;
2452
2453 if (c->d & GroupDual) {
2454 g_mod012 = opcode.u.gdual->mod012;
2455 g_mod3 = opcode.u.gdual->mod3;
2456 } else
2457 g_mod012 = g_mod3 = opcode.u.group;
2458
2459 c->d &= ~(Group | GroupDual);
2460
2461 goffset = (c->modrm >> 3) & 7;
2462
2463 if ((c->modrm >> 6) == 3)
2464 opcode = g_mod3[goffset];
2465 else
2466 opcode = g_mod012[goffset];
2467 c->d |= opcode.flags;
2468 }
2469
2470 c->execute = opcode.u.execute;
2471
2472 /* Unrecognised? */
2473 if (c->d == 0 || (c->d & Undefined)) {
2474 DPRINTF("Cannot emulate %02x\n", c->b);
2475 return -1;
2476 }
2477
2478 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
2479 c->op_bytes = 8;
2480
Avi Kivity7f9b4b72010-08-01 14:46:54 +03002481 if (c->d & Op3264) {
2482 if (mode == X86EMUL_MODE_PROT64)
2483 c->op_bytes = 8;
2484 else
2485 c->op_bytes = 4;
2486 }
2487
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002488 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03002489 if (c->d & ModRM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002490 rc = decode_modrm(ctxt, ops, &memop);
Avi Kivity09ee57c2010-08-01 12:07:29 +03002491 if (!c->has_seg_override)
2492 set_seg_override(c, c->modrm_seg);
2493 } else if (c->d & MemAbs)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002494 rc = decode_abs(ctxt, ops, &memop);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002495 if (rc != X86EMUL_CONTINUE)
2496 goto done;
2497
2498 if (!c->has_seg_override)
2499 set_seg_override(c, VCPU_SREG_DS);
2500
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002501 if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
2502 memop.addr.mem += seg_override_base(ctxt, ops, c);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002503
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002504 if (memop.type == OP_MEM && c->ad_bytes != 8)
2505 memop.addr.mem = (u32)memop.addr.mem;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002506
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002507 if (memop.type == OP_MEM && c->rip_relative)
2508 memop.addr.mem += c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002509
2510 /*
2511 * Decode and fetch the source operand: register, memory
2512 * or immediate.
2513 */
2514 switch (c->d & SrcMask) {
2515 case SrcNone:
2516 break;
2517 case SrcReg:
2518 decode_register_operand(&c->src, c, 0);
2519 break;
2520 case SrcMem16:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002521 memop.bytes = 2;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002522 goto srcmem_common;
2523 case SrcMem32:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002524 memop.bytes = 4;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002525 goto srcmem_common;
2526 case SrcMem:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002527 memop.bytes = (c->d & ByteOp) ? 1 :
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002528 c->op_bytes;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002529 srcmem_common:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002530 c->src = memop;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002531 break;
2532 case SrcImm:
2533 case SrcImmU:
2534 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002535 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002536 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2537 if (c->src.bytes == 8)
2538 c->src.bytes = 4;
2539 /* NB. Immediates are sign-extended as necessary. */
2540 switch (c->src.bytes) {
2541 case 1:
2542 c->src.val = insn_fetch(s8, 1, c->eip);
2543 break;
2544 case 2:
2545 c->src.val = insn_fetch(s16, 2, c->eip);
2546 break;
2547 case 4:
2548 c->src.val = insn_fetch(s32, 4, c->eip);
2549 break;
2550 }
2551 if ((c->d & SrcMask) == SrcImmU) {
2552 switch (c->src.bytes) {
2553 case 1:
2554 c->src.val &= 0xff;
2555 break;
2556 case 2:
2557 c->src.val &= 0xffff;
2558 break;
2559 case 4:
2560 c->src.val &= 0xffffffff;
2561 break;
2562 }
2563 }
2564 break;
2565 case SrcImmByte:
2566 case SrcImmUByte:
2567 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002568 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002569 c->src.bytes = 1;
2570 if ((c->d & SrcMask) == SrcImmByte)
2571 c->src.val = insn_fetch(s8, 1, c->eip);
2572 else
2573 c->src.val = insn_fetch(u8, 1, c->eip);
2574 break;
2575 case SrcAcc:
2576 c->src.type = OP_REG;
2577 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002578 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002579 fetch_register_operand(&c->src);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002580 break;
2581 case SrcOne:
2582 c->src.bytes = 1;
2583 c->src.val = 1;
2584 break;
2585 case SrcSI:
2586 c->src.type = OP_MEM;
2587 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002588 c->src.addr.mem =
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002589 register_address(c, seg_override_base(ctxt, ops, c),
2590 c->regs[VCPU_REGS_RSI]);
2591 c->src.val = 0;
2592 break;
2593 case SrcImmFAddr:
2594 c->src.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002595 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002596 c->src.bytes = c->op_bytes + 2;
2597 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
2598 break;
2599 case SrcMemFAddr:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002600 memop.bytes = c->op_bytes + 2;
2601 goto srcmem_common;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002602 break;
2603 }
2604
2605 /*
2606 * Decode and fetch the second source operand: register, memory
2607 * or immediate.
2608 */
2609 switch (c->d & Src2Mask) {
2610 case Src2None:
2611 break;
2612 case Src2CL:
2613 c->src2.bytes = 1;
2614 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
2615 break;
2616 case Src2ImmByte:
2617 c->src2.type = OP_IMM;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002618 c->src2.addr.mem = c->eip;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002619 c->src2.bytes = 1;
2620 c->src2.val = insn_fetch(u8, 1, c->eip);
2621 break;
2622 case Src2One:
2623 c->src2.bytes = 1;
2624 c->src2.val = 1;
2625 break;
2626 }
2627
2628 /* Decode and fetch the destination operand: register or memory. */
2629 switch (c->d & DstMask) {
2630 case ImplicitOps:
2631 /* Special instructions do their own operand decoding. */
2632 return 0;
2633 case DstReg:
2634 decode_register_operand(&c->dst, c,
2635 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
2636 break;
2637 case DstMem:
2638 case DstMem64:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002639 c->dst = memop;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002640 if ((c->d & DstMask) == DstMem64)
2641 c->dst.bytes = 8;
2642 else
2643 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002644 if (c->dst.type == OP_MEM && (c->d & BitOp)) {
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002645 unsigned long mask = ~(c->dst.bytes * 8 - 1);
2646
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002647 c->dst.addr.mem = c->dst.addr.mem +
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002648 (c->src.val & mask) / 8;
2649 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002650 c->dst.orig_val = c->dst.val;
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002651 break;
2652 case DstAcc:
2653 c->dst.type = OP_REG;
2654 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002655 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002656 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002657 c->dst.orig_val = c->dst.val;
2658 break;
2659 case DstDI:
2660 c->dst.type = OP_MEM;
2661 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002662 c->dst.addr.mem =
Avi Kivitydde7e6d122010-07-29 15:11:52 +03002663 register_address(c, es_base(ctxt, ops),
2664 c->regs[VCPU_REGS_RDI]);
2665 c->dst.val = 0;
2666 break;
2667 }
2668
2669done:
2670 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2671}
2672
2673int
Avi Kivity9aabc88f2010-07-29 15:11:50 +03002674x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002675{
Avi Kivity9aabc88f2010-07-29 15:11:50 +03002676 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002677 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002678 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002679 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002680 int saved_dst_type = c->dst.type;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002681 int irq; /* Used for int 3, int, and into */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002682
Gleb Natapov9de41572010-04-28 19:15:22 +03002683 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002684
Gleb Natapov11616242010-02-11 14:43:14 +02002685 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002686 emulate_ud(ctxt);
Gleb Natapov11616242010-02-11 14:43:14 +02002687 goto done;
2688 }
2689
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002690 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002691 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002692 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002693 goto done;
2694 }
2695
Gleb Natapove92805a2010-02-10 14:21:35 +02002696 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002697 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002698 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002699 goto done;
2700 }
2701
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002702 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002703 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002704 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002705 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002706 string_done:
2707 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002708 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002709 goto done;
2710 }
2711 /* The second termination condition only applies for REPE
2712 * and REPNE. Test if the repeat string operation prefix is
2713 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2714 * corresponding termination condition according to:
2715 * - if REPE/REPZ and ZF = 0 then done
2716 * - if REPNE/REPNZ and ZF = 1 then done
2717 */
2718 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002719 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002720 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002721 ((ctxt->eflags & EFLG_ZF) == 0))
2722 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002723 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002724 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2725 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002726 }
Gleb Natapov063db062010-03-18 15:20:06 +02002727 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002728 }
2729
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002730 if (c->src.type == OP_MEM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002731 if (c->d & NoAccess)
2732 goto no_fetch;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002733 rc = read_emulated(ctxt, ops, c->src.addr.mem,
Gleb Natapov414e6272010-04-28 19:15:26 +03002734 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002735 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002736 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002737 c->src.orig_val64 = c->src.val64;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002738 no_fetch:
2739 ;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002740 }
2741
Gleb Natapove35b7b92010-02-25 16:36:42 +02002742 if (c->src2.type == OP_MEM) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002743 rc = read_emulated(ctxt, ops, c->src2.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002744 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002745 if (rc != X86EMUL_CONTINUE)
2746 goto done;
2747 }
2748
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002749 if ((c->d & DstMask) == ImplicitOps)
2750 goto special_insn;
2751
2752
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002753 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2754 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002755 rc = read_emulated(ctxt, ops, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002756 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002757 if (rc != X86EMUL_CONTINUE)
2758 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002759 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002760 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002761
Avi Kivity018a98d2007-11-27 19:30:56 +02002762special_insn:
2763
Avi Kivityef65c882010-07-29 15:11:51 +03002764 if (c->execute) {
2765 rc = c->execute(ctxt);
2766 if (rc != X86EMUL_CONTINUE)
2767 goto done;
2768 goto writeback;
2769 }
2770
Laurent Viviere4e03de2007-09-18 11:52:50 +02002771 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772 goto twobyte_insn;
2773
Laurent Viviere4e03de2007-09-18 11:52:50 +02002774 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002775 case 0x00 ... 0x05:
2776 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002777 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002778 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002779 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002780 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002781 break;
2782 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002783 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002784 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002785 goto done;
2786 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002787 case 0x08 ... 0x0d:
2788 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002789 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002791 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002792 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002793 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794 case 0x10 ... 0x15:
2795 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002796 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002798 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002799 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002800 break;
2801 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002802 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002803 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002804 goto done;
2805 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806 case 0x18 ... 0x1d:
2807 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002808 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002809 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002810 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002811 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002812 break;
2813 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002814 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002815 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002816 goto done;
2817 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002818 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002819 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002820 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002821 break;
2822 case 0x28 ... 0x2d:
2823 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002824 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002825 break;
2826 case 0x30 ... 0x35:
2827 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002828 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829 break;
2830 case 0x38 ... 0x3d:
2831 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002832 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002833 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002834 case 0x40 ... 0x47: /* inc r16/r32 */
2835 emulate_1op("inc", c->dst, ctxt->eflags);
2836 break;
2837 case 0x48 ... 0x4f: /* dec r16/r32 */
2838 emulate_1op("dec", c->dst, ctxt->eflags);
2839 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002840 case 0x58 ... 0x5f: /* pop reg */
2841 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002842 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002843 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002844 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002845 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002846 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002847 rc = emulate_pusha(ctxt, ops);
2848 if (rc != X86EMUL_CONTINUE)
2849 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002850 break;
2851 case 0x61: /* popa */
2852 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002853 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002854 goto done;
2855 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002856 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002857 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002858 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002859 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002860 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002861 case 0x6c: /* insb */
2862 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002863 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002864 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002865 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002866 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002867 goto done;
2868 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002869 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2870 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002871 goto done; /* IO is needed, skip writeback */
2872 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002873 case 0x6e: /* outsb */
2874 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002875 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002876 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002877 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002878 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002879 goto done;
2880 }
Gleb Natapov79729952010-03-18 15:20:24 +02002881 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2882 &c->src.val, 1, ctxt->vcpu);
2883
2884 c->dst.type = OP_NONE; /* nothing to writeback */
2885 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002886 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002887 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002888 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002889 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002890 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002891 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892 case 0:
2893 goto add;
2894 case 1:
2895 goto or;
2896 case 2:
2897 goto adc;
2898 case 3:
2899 goto sbb;
2900 case 4:
2901 goto and;
2902 case 5:
2903 goto sub;
2904 case 6:
2905 goto xor;
2906 case 7:
2907 goto cmp;
2908 }
2909 break;
2910 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002911 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002912 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002913 break;
2914 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002915 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002916 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002917 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002918 case 1:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002919 *(u8 *) c->src.addr.reg = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002920 break;
2921 case 2:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002922 *(u16 *) c->src.addr.reg = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002923 break;
2924 case 4:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002925 *c->src.addr.reg = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002926 break; /* 64b reg: zero-extend */
2927 case 8:
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002928 *c->src.addr.reg = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002929 break;
2930 }
2931 /*
2932 * Write back the memory destination with implicit LOCK
2933 * prefix.
2934 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002935 c->dst.val = c->src.val;
2936 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002937 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002938 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002939 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002940 case 0x8c: /* mov r/m, sreg */
2941 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002942 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002943 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002944 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002945 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002946 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002947 case 0x8d: /* lea r16/r32, m */
Avi Kivity342fc632010-08-01 15:13:22 +03002948 c->dst.val = c->src.addr.mem;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002949 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002950 case 0x8e: { /* mov seg, r/m16 */
2951 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002952
2953 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002954
Gleb Natapovc6975182010-02-18 12:15:01 +02002955 if (c->modrm_reg == VCPU_SREG_CS ||
2956 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002957 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002958 goto done;
2959 }
2960
Glauber Costa310b5d32009-05-12 16:21:06 -04002961 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002962 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002963
Gleb Natapov2e873022010-03-18 15:20:18 +02002964 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002965
2966 c->dst.type = OP_NONE; /* Disable writeback. */
2967 break;
2968 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002970 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002971 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03002974 case 0x90 ... 0x97: /* nop / xchg reg, rax */
2975 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03002976 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002977 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002978 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002979 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002980 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002981 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002982 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002983 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002984 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002985 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002986 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2987 if (rc != X86EMUL_CONTINUE)
2988 goto done;
2989 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002990 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002991 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002992 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002993 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002994 c->dst.type = OP_NONE; /* Disable writeback. */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03002995 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
Gleb Natapova682e352010-03-18 15:20:21 +02002996 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002997 case 0xa8 ... 0xa9: /* test ax, imm */
2998 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002999 case 0xaa ... 0xab: /* stos */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003000 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02003001 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003002 case 0xae ... 0xaf: /* scas */
3003 DPRINTF("Urk! I don't handle SCAS.\n");
3004 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03003005 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02003006 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02003007 case 0xc0 ... 0xc1:
3008 emulate_grp2(ctxt);
3009 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003010 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003011 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003012 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003013 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02003014 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02003015 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
3016 mov:
3017 c->dst.val = c->src.val;
3018 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003019 case 0xcb: /* ret far */
3020 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003021 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003022 goto done;
3023 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003024 case 0xcc: /* int3 */
3025 irq = 3;
3026 goto do_interrupt;
3027 case 0xcd: /* int n */
3028 irq = c->src.val;
3029 do_interrupt:
3030 rc = emulate_int(ctxt, ops, irq);
3031 if (rc != X86EMUL_CONTINUE)
3032 goto done;
3033 break;
3034 case 0xce: /* into */
3035 if (ctxt->eflags & EFLG_OF) {
3036 irq = 4;
3037 goto do_interrupt;
3038 }
3039 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003040 case 0xcf: /* iret */
3041 rc = emulate_iret(ctxt, ops);
3042
3043 if (rc != X86EMUL_CONTINUE)
3044 goto done;
3045 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003046 case 0xd0 ... 0xd1: /* Grp2 */
3047 c->src.val = 1;
3048 emulate_grp2(ctxt);
3049 break;
3050 case 0xd2 ... 0xd3: /* Grp2 */
3051 c->src.val = c->regs[VCPU_REGS_RCX];
3052 emulate_grp2(ctxt);
3053 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003054 case 0xe4: /* inb */
3055 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003056 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003057 case 0xe6: /* outb */
3058 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003059 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003060 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003061 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003062 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003063 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003064 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003065 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003066 }
3067 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003068 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003069 case 0xea: { /* jmp far */
3070 unsigned short sel;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003071 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003072 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3073
3074 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003075 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003076
Gleb Natapov414e6272010-04-28 19:15:26 +03003077 c->eip = 0;
3078 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003079 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003080 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003081 case 0xeb:
3082 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003083 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003084 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003085 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003086 case 0xec: /* in al,dx */
3087 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003088 c->src.val = c->regs[VCPU_REGS_RDX];
3089 do_io_in:
3090 c->dst.bytes = min(c->dst.bytes, 4u);
3091 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003092 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003093 goto done;
3094 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003095 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3096 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003097 goto done; /* IO is needed */
3098 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003099 case 0xee: /* out dx,al */
3100 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003101 c->src.val = c->regs[VCPU_REGS_RDX];
3102 do_io_out:
3103 c->dst.bytes = min(c->dst.bytes, 4u);
3104 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003105 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003106 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003107 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003108 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
3109 ctxt->vcpu);
3110 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003111 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003112 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003113 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003114 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003115 case 0xf5: /* cmc */
3116 /* complement carry flag from eflags reg */
3117 ctxt->eflags ^= EFLG_CF;
3118 c->dst.type = OP_NONE; /* Disable writeback. */
3119 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003120 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02003121 if (!emulate_grp3(ctxt, ops))
3122 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003123 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003124 case 0xf8: /* clc */
3125 ctxt->eflags &= ~EFLG_CF;
3126 c->dst.type = OP_NONE; /* Disable writeback. */
3127 break;
3128 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003129 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003130 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003131 goto done;
3132 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003133 ctxt->eflags &= ~X86_EFLAGS_IF;
3134 c->dst.type = OP_NONE; /* Disable writeback. */
3135 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003136 break;
3137 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003138 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003139 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003140 goto done;
3141 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003142 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003143 ctxt->eflags |= X86_EFLAGS_IF;
3144 c->dst.type = OP_NONE; /* Disable writeback. */
3145 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003146 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003147 case 0xfc: /* cld */
3148 ctxt->eflags &= ~EFLG_DF;
3149 c->dst.type = OP_NONE; /* Disable writeback. */
3150 break;
3151 case 0xfd: /* std */
3152 ctxt->eflags |= EFLG_DF;
3153 c->dst.type = OP_NONE; /* Disable writeback. */
3154 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003155 case 0xfe: /* Grp4 */
3156 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003157 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003158 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003159 goto done;
3160 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02003161 case 0xff: /* Grp5 */
3162 if (c->modrm_reg == 5)
3163 goto jump_far;
3164 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003165 default:
3166 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003167 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003168
3169writeback:
3170 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003171 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003172 goto done;
3173
Gleb Natapov5cd21912010-03-18 15:20:26 +02003174 /*
3175 * restore dst type in case the decoding will be reused
3176 * (happens for string instruction )
3177 */
3178 c->dst.type = saved_dst_type;
3179
Gleb Natapova682e352010-03-18 15:20:21 +02003180 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003181 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3182 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003183
3184 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003185 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3186 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003187
Gleb Natapov5cd21912010-03-18 15:20:26 +02003188 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003189 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003190 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003191 /*
3192 * Re-enter guest when pio read ahead buffer is empty or,
3193 * if it is not used, after each 1024 iteration.
3194 */
3195 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3196 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003197 ctxt->restart = false;
3198 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003199 /*
3200 * reset read cache here in case string instruction is restared
3201 * without decoding
3202 */
3203 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003204 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003205
3206done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003207 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208
3209twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003210 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003212 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213 u16 size;
3214 unsigned long address;
3215
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003216 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003217 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003218 goto cannot_emulate;
3219
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003220 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003221 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003222 goto done;
3223
Avi Kivity33e38852008-05-21 15:34:25 +03003224 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003225 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003226 /* Disable writeback. */
3227 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003228 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229 case 2: /* lgdt */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003230 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003231 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003232 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233 goto done;
3234 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003235 /* Disable writeback. */
3236 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003238 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003239 if (c->modrm_mod == 3) {
3240 switch (c->modrm_rm) {
3241 case 1:
3242 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003243 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003244 goto done;
3245 break;
3246 default:
3247 goto cannot_emulate;
3248 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003249 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003250 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003251 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003252 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003253 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003254 goto done;
3255 realmode_lidt(ctxt->vcpu, size, address);
3256 }
Avi Kivity16286d02008-04-14 14:40:50 +03003257 /* Disable writeback. */
3258 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003259 break;
3260 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003261 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003262 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 break;
3264 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03003265 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02003266 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003267 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003269 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003270 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003271 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272 case 7: /* invlpg*/
Avi Kivity1f6f0582010-08-01 15:19:22 +03003273 emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
Avi Kivity16286d02008-04-14 14:40:50 +03003274 /* Disable writeback. */
3275 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003276 break;
3277 default:
3278 goto cannot_emulate;
3279 }
3280 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003281 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003282 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003283 if (rc != X86EMUL_CONTINUE)
3284 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003285 else
3286 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003287 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003288 case 0x06:
3289 emulate_clts(ctxt->vcpu);
3290 c->dst.type = OP_NONE;
3291 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003292 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003293 kvm_emulate_wbinvd(ctxt->vcpu);
3294 c->dst.type = OP_NONE;
3295 break;
3296 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003297 case 0x0d: /* GrpP (prefetch) */
3298 case 0x18: /* Grp16 (prefetch/nop) */
3299 c->dst.type = OP_NONE;
3300 break;
3301 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003302 switch (c->modrm_reg) {
3303 case 1:
3304 case 5 ... 7:
3305 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003306 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003307 goto done;
3308 }
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003309 c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003310 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003312 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3313 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003314 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003315 goto done;
3316 }
Avi Kivityb27f3852010-08-01 14:25:22 +03003317 ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003319 case 0x22: /* mov reg, cr */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003320 if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003321 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003322 goto done;
3323 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003324 c->dst.type = OP_NONE;
3325 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003326 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003327 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3328 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003329 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003330 goto done;
3331 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003332
Avi Kivityb27f3852010-08-01 14:25:22 +03003333 if (ops->set_dr(c->modrm_reg, c->src.val &
Gleb Natapov338dbc92010-04-28 19:15:32 +03003334 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3335 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3336 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003337 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003338 goto done;
3339 }
3340
Laurent Viviera01af5e2007-09-24 11:10:56 +02003341 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003343 case 0x30:
3344 /* wrmsr */
3345 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3346 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003347 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003348 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003349 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003350 }
3351 rc = X86EMUL_CONTINUE;
3352 c->dst.type = OP_NONE;
3353 break;
3354 case 0x32:
3355 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003356 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003357 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003358 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003359 } else {
3360 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3361 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3362 }
3363 rc = X86EMUL_CONTINUE;
3364 c->dst.type = OP_NONE;
3365 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003366 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003367 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003368 if (rc != X86EMUL_CONTINUE)
3369 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003370 else
3371 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003372 break;
3373 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003374 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003375 if (rc != X86EMUL_CONTINUE)
3376 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003377 else
3378 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003379 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003380 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003381 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003382 if (!test_cc(c->b, ctxt->eflags))
3383 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003384 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003385 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003386 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003387 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003388 c->dst.type = OP_NONE;
3389 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003390 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003391 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003392 break;
3393 case 0xa1: /* pop fs */
3394 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003395 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003396 goto done;
3397 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003398 case 0xa3:
3399 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003400 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003401 /* only subword offset */
3402 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003403 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003404 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003405 case 0xa4: /* shld imm8, r, r/m */
3406 case 0xa5: /* shld cl, r, r/m */
3407 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3408 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003409 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003410 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003411 break;
3412 case 0xa9: /* pop gs */
3413 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003414 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003415 goto done;
3416 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003417 case 0xab:
3418 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003419 /* only subword offset */
3420 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003421 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003422 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003423 case 0xac: /* shrd imm8, r, r/m */
3424 case 0xad: /* shrd cl, r, r/m */
3425 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3426 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003427 case 0xae: /* clflush */
3428 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003429 case 0xb0 ... 0xb1: /* cmpxchg */
3430 /*
3431 * Save real source value, then compare EAX against
3432 * destination.
3433 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003434 c->src.orig_val = c->src.val;
3435 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003436 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3437 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003439 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003440 } else {
3441 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003442 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003443 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003444 }
3445 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003446 case 0xb3:
3447 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003448 /* only subword offset */
3449 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003450 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003452 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003453 c->dst.bytes = c->op_bytes;
3454 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3455 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003456 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003457 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003458 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003459 case 0:
3460 goto bt;
3461 case 1:
3462 goto bts;
3463 case 2:
3464 goto btr;
3465 case 3:
3466 goto btc;
3467 }
3468 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003469 case 0xbb:
3470 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003471 /* only subword offset */
3472 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003473 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003474 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003475 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003476 c->dst.bytes = c->op_bytes;
3477 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3478 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003479 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003480 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003481 c->dst.bytes = c->op_bytes;
3482 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3483 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003484 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003485 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003486 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003487 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003488 goto done;
3489 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003490 default:
3491 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003492 }
3493 goto writeback;
3494
3495cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003496 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003497 return -1;
3498}